Merge remote-tracking branch 'mesa-public/master' into vulkan
[mesa.git] / src / mesa / drivers / dri / i965 / intel_reg.h
1 /**************************************************************************
2 *
3 * Copyright 2003 VMware, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28 #define CMD_MI (0x0 << 29)
29 #define CMD_2D (0x2 << 29)
30 #define CMD_3D (0x3 << 29)
31
32 #define MI_NOOP (CMD_MI | 0)
33
34 #define MI_BATCH_BUFFER_END (CMD_MI | 0xA << 23)
35
36 #define MI_FLUSH (CMD_MI | (4 << 23))
37 #define FLUSH_MAP_CACHE (1 << 0)
38 #define INHIBIT_FLUSH_RENDER_CACHE (1 << 2)
39
40 #define MI_LOAD_REGISTER_IMM (CMD_MI | (0x22 << 23))
41
42 #define MI_FLUSH_DW (CMD_MI | (0x26 << 23) | 2)
43
44 #define MI_STORE_REGISTER_MEM (CMD_MI | (0x24 << 23))
45 # define MI_STORE_REGISTER_MEM_USE_GGTT (1 << 22)
46
47 /* Load a value from memory into a register. Only available on Gen7+. */
48 #define GEN7_MI_LOAD_REGISTER_MEM (CMD_MI | (0x29 << 23))
49 # define MI_LOAD_REGISTER_MEM_USE_GGTT (1 << 22)
50 /* Haswell RS control */
51 #define MI_RS_CONTROL (CMD_MI | (0x6 << 23))
52 #define MI_RS_STORE_DATA_IMM (CMD_MI | (0x2b << 23))
53
54 /* Manipulate the predicate bit based on some register values. Only on Gen7+ */
55 #define GEN7_MI_PREDICATE (CMD_MI | (0xC << 23))
56 # define MI_PREDICATE_LOADOP_KEEP (0 << 6)
57 # define MI_PREDICATE_LOADOP_LOAD (2 << 6)
58 # define MI_PREDICATE_LOADOP_LOADINV (3 << 6)
59 # define MI_PREDICATE_COMBINEOP_SET (0 << 3)
60 # define MI_PREDICATE_COMBINEOP_AND (1 << 3)
61 # define MI_PREDICATE_COMBINEOP_OR (2 << 3)
62 # define MI_PREDICATE_COMBINEOP_XOR (3 << 3)
63 # define MI_PREDICATE_COMPAREOP_TRUE (0 << 0)
64 # define MI_PREDICATE_COMPAREOP_FALSE (1 << 0)
65 # define MI_PREDICATE_COMPAREOP_SRCS_EQUAL (2 << 0)
66 # define MI_PREDICATE_COMPAREOP_DELTAS_EQUAL (3 << 0)
67
68 /** @{
69 *
70 * PIPE_CONTROL operation, a combination MI_FLUSH and register write with
71 * additional flushing control.
72 */
73 #define _3DSTATE_PIPE_CONTROL (CMD_3D | (3 << 27) | (2 << 24))
74 #define PIPE_CONTROL_CS_STALL (1 << 20)
75 #define PIPE_CONTROL_GLOBAL_SNAPSHOT_COUNT_RESET (1 << 19)
76 #define PIPE_CONTROL_TLB_INVALIDATE (1 << 18)
77 #define PIPE_CONTROL_SYNC_GFDT (1 << 17)
78 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1 << 16)
79 #define PIPE_CONTROL_NO_WRITE (0 << 14)
80 #define PIPE_CONTROL_WRITE_IMMEDIATE (1 << 14)
81 #define PIPE_CONTROL_WRITE_DEPTH_COUNT (2 << 14)
82 #define PIPE_CONTROL_WRITE_TIMESTAMP (3 << 14)
83 #define PIPE_CONTROL_DEPTH_STALL (1 << 13)
84 #define PIPE_CONTROL_RENDER_TARGET_FLUSH (1 << 12)
85 #define PIPE_CONTROL_INSTRUCTION_INVALIDATE (1 << 11)
86 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1 << 10) /* GM45+ only */
87 #define PIPE_CONTROL_ISP_DIS (1 << 9)
88 #define PIPE_CONTROL_INTERRUPT_ENABLE (1 << 8)
89 #define PIPE_CONTROL_FLUSH_ENABLE (1 << 7) /* Gen7+ only */
90 /* GT */
91 #define PIPE_CONTROL_DATA_CACHE_INVALIDATE (1 << 5)
92 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1 << 4)
93 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1 << 3)
94 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1 << 2)
95 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1 << 1)
96 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1 << 0)
97 #define PIPE_CONTROL_PPGTT_WRITE (0 << 2)
98 #define PIPE_CONTROL_GLOBAL_GTT_WRITE (1 << 2)
99
100 /** @} */
101
102 #define XY_SETUP_BLT_CMD (CMD_2D | (0x01 << 22))
103
104 #define XY_COLOR_BLT_CMD (CMD_2D | (0x50 << 22))
105
106 #define XY_SRC_COPY_BLT_CMD (CMD_2D | (0x53 << 22))
107
108 #define XY_FAST_COPY_BLT_CMD (CMD_2D | (0x42 << 22))
109
110 #define XY_TEXT_IMMEDIATE_BLIT_CMD (CMD_2D | (0x31 << 22))
111 # define XY_TEXT_BYTE_PACKED (1 << 16)
112
113 /* BR00 */
114 #define XY_BLT_WRITE_ALPHA (1 << 21)
115 #define XY_BLT_WRITE_RGB (1 << 20)
116 #define XY_SRC_TILED (1 << 15)
117 #define XY_DST_TILED (1 << 11)
118
119 /* BR00 */
120 #define XY_FAST_SRC_TILED_64K (3 << 20)
121 #define XY_FAST_SRC_TILED_Y (2 << 20)
122 #define XY_FAST_SRC_TILED_X (1 << 20)
123
124 #define XY_FAST_DST_TILED_64K (3 << 13)
125 #define XY_FAST_DST_TILED_Y (2 << 13)
126 #define XY_FAST_DST_TILED_X (1 << 13)
127
128 /* BR13 */
129 #define BR13_8 (0x0 << 24)
130 #define BR13_565 (0x1 << 24)
131 #define BR13_8888 (0x3 << 24)
132 #define BR13_16161616 (0x4 << 24)
133 #define BR13_32323232 (0x5 << 24)
134
135 #define XY_FAST_SRC_TRMODE_YF (1 << 31)
136 #define XY_FAST_DST_TRMODE_YF (1 << 30)
137
138 /* Pipeline Statistics Counter Registers */
139 #define IA_VERTICES_COUNT 0x2310
140 #define IA_PRIMITIVES_COUNT 0x2318
141 #define VS_INVOCATION_COUNT 0x2320
142 #define HS_INVOCATION_COUNT 0x2300
143 #define DS_INVOCATION_COUNT 0x2308
144 #define GS_INVOCATION_COUNT 0x2328
145 #define GS_PRIMITIVES_COUNT 0x2330
146 #define CL_INVOCATION_COUNT 0x2338
147 #define CL_PRIMITIVES_COUNT 0x2340
148 #define PS_INVOCATION_COUNT 0x2348
149 #define CS_INVOCATION_COUNT 0x2290
150 #define PS_DEPTH_COUNT 0x2350
151
152 #define GEN6_SO_PRIM_STORAGE_NEEDED 0x2280
153 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
154
155 #define GEN6_SO_NUM_PRIMS_WRITTEN 0x2288
156 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
157
158 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
159
160 #define TIMESTAMP 0x2358
161
162 #define BCS_SWCTRL 0x22200
163 # define BCS_SWCTRL_SRC_Y (1 << 0)
164 # define BCS_SWCTRL_DST_Y (1 << 1)
165
166 #define OACONTROL 0x2360
167 # define OACONTROL_COUNTER_SELECT_SHIFT 2
168 # define OACONTROL_ENABLE_COUNTERS (1 << 0)
169
170 /* Auto-Draw / Indirect Registers */
171 #define GEN7_3DPRIM_END_OFFSET 0x2420
172 #define GEN7_3DPRIM_START_VERTEX 0x2430
173 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
174 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
175 #define GEN7_3DPRIM_START_INSTANCE 0x243C
176 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
177
178 #define GEN7_CACHE_MODE_1 0x7004
179 # define GEN8_HIZ_NP_PMA_FIX_ENABLE (1 << 11)
180 # define GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE (1 << 13)
181 # define GEN9_PARTIAL_RESOLVE_DISABLE_IN_VC (1 << 1)
182 # define GEN8_HIZ_PMA_MASK_BITS \
183 ((GEN8_HIZ_NP_PMA_FIX_ENABLE | GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE) << 16)
184
185 /* Predicate registers */
186 #define MI_PREDICATE_SRC0 0x2400
187 #define MI_PREDICATE_SRC1 0x2408
188 #define MI_PREDICATE_DATA 0x2410
189 #define MI_PREDICATE_RESULT 0x2418
190 #define MI_PREDICATE_RESULT_1 0x241C
191 #define MI_PREDICATE_RESULT_2 0x2214