i965: Rename some PIPE_CONTROL flags
[mesa.git] / src / mesa / drivers / dri / i965 / intel_reg.h
1 /**************************************************************************
2 *
3 * Copyright 2003 VMware, Inc.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL VMWARE AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28 #define CMD_MI (0x0 << 29)
29 #define CMD_2D (0x2 << 29)
30 #define CMD_3D (0x3 << 29)
31
32 #define MI_NOOP (CMD_MI | 0)
33
34 #define MI_BATCH_BUFFER_END (CMD_MI | 0xA << 23)
35
36 #define MI_FLUSH (CMD_MI | (4 << 23))
37 #define FLUSH_MAP_CACHE (1 << 0)
38 #define INHIBIT_FLUSH_RENDER_CACHE (1 << 2)
39
40 #define MI_LOAD_REGISTER_IMM (CMD_MI | (0x22 << 23))
41
42 #define MI_FLUSH_DW (CMD_MI | (0x26 << 23) | 2)
43
44 #define MI_STORE_REGISTER_MEM (CMD_MI | (0x24 << 23))
45 # define MI_STORE_REGISTER_MEM_USE_GGTT (1 << 22)
46
47 /* Load a value from memory into a register. Only available on Gen7+. */
48 #define GEN7_MI_LOAD_REGISTER_MEM (CMD_MI | (0x29 << 23))
49 # define MI_LOAD_REGISTER_MEM_USE_GGTT (1 << 22)
50
51 /** @{
52 *
53 * PIPE_CONTROL operation, a combination MI_FLUSH and register write with
54 * additional flushing control.
55 */
56 #define _3DSTATE_PIPE_CONTROL (CMD_3D | (3 << 27) | (2 << 24))
57 #define PIPE_CONTROL_CS_STALL (1 << 20)
58 #define PIPE_CONTROL_GLOBAL_SNAPSHOT_COUNT_RESET (1 << 19)
59 #define PIPE_CONTROL_TLB_INVALIDATE (1 << 18)
60 #define PIPE_CONTROL_SYNC_GFDT (1 << 17)
61 #define PIPE_CONTROL_MEDIA_STATE_CLEAR (1 << 16)
62 #define PIPE_CONTROL_NO_WRITE (0 << 14)
63 #define PIPE_CONTROL_WRITE_IMMEDIATE (1 << 14)
64 #define PIPE_CONTROL_WRITE_DEPTH_COUNT (2 << 14)
65 #define PIPE_CONTROL_WRITE_TIMESTAMP (3 << 14)
66 #define PIPE_CONTROL_DEPTH_STALL (1 << 13)
67 #define PIPE_CONTROL_RENDER_TARGET_FLUSH (1 << 12)
68 #define PIPE_CONTROL_INSTRUCTION_INVALIDATE (1 << 11)
69 #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1 << 10) /* GM45+ only */
70 #define PIPE_CONTROL_ISP_DIS (1 << 9)
71 #define PIPE_CONTROL_INTERRUPT_ENABLE (1 << 8)
72 /* GT */
73 #define PIPE_CONTROL_DATA_CACHE_INVALIDATE (1 << 5)
74 #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1 << 4)
75 #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1 << 3)
76 #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1 << 2)
77 #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1 << 1)
78 #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1 << 0)
79 #define PIPE_CONTROL_PPGTT_WRITE (0 << 2)
80 #define PIPE_CONTROL_GLOBAL_GTT_WRITE (1 << 2)
81
82 /** @} */
83
84 #define XY_SETUP_BLT_CMD (CMD_2D | (0x01 << 22))
85
86 #define XY_COLOR_BLT_CMD (CMD_2D | (0x50 << 22))
87
88 #define XY_SRC_COPY_BLT_CMD (CMD_2D | (0x53 << 22))
89
90 #define XY_TEXT_IMMEDIATE_BLIT_CMD (CMD_2D | (0x31 << 22))
91 # define XY_TEXT_BYTE_PACKED (1 << 16)
92
93 /* BR00 */
94 #define XY_BLT_WRITE_ALPHA (1 << 21)
95 #define XY_BLT_WRITE_RGB (1 << 20)
96 #define XY_SRC_TILED (1 << 15)
97 #define XY_DST_TILED (1 << 11)
98
99 /* BR13 */
100 #define BR13_8 (0x0 << 24)
101 #define BR13_565 (0x1 << 24)
102 #define BR13_8888 (0x3 << 24)
103
104 /* Pipeline Statistics Counter Registers */
105 #define IA_VERTICES_COUNT 0x2310
106 #define IA_PRIMITIVES_COUNT 0x2318
107 #define VS_INVOCATION_COUNT 0x2320
108 #define HS_INVOCATION_COUNT 0x2300
109 #define DS_INVOCATION_COUNT 0x2308
110 #define GS_INVOCATION_COUNT 0x2328
111 #define GS_PRIMITIVES_COUNT 0x2330
112 #define CL_INVOCATION_COUNT 0x2338
113 #define CL_PRIMITIVES_COUNT 0x2340
114 #define PS_INVOCATION_COUNT 0x2348
115 #define CS_INVOCATION_COUNT 0x2290
116 #define PS_DEPTH_COUNT 0x2350
117
118 #define GEN6_SO_PRIM_STORAGE_NEEDED 0x2280
119 #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
120
121 #define GEN6_SO_NUM_PRIMS_WRITTEN 0x2288
122 #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
123
124 #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
125
126 #define TIMESTAMP 0x2358
127
128 #define BCS_SWCTRL 0x22200
129 # define BCS_SWCTRL_SRC_Y (1 << 0)
130 # define BCS_SWCTRL_DST_Y (1 << 1)
131
132 #define OACONTROL 0x2360
133 # define OACONTROL_COUNTER_SELECT_SHIFT 2
134 # define OACONTROL_ENABLE_COUNTERS (1 << 0)
135
136 /* Auto-Draw / Indirect Registers */
137 #define GEN7_3DPRIM_END_OFFSET 0x2420
138 #define GEN7_3DPRIM_START_VERTEX 0x2430
139 #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
140 #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
141 #define GEN7_3DPRIM_START_INSTANCE 0x243C
142 #define GEN7_3DPRIM_BASE_VERTEX 0x2440
143
144 #define GEN7_CACHE_MODE_1 0x7004
145 # define GEN8_HIZ_NP_PMA_FIX_ENABLE (1 << 11)
146 # define GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE (1 << 13)
147 # define GEN8_HIZ_PMA_MASK_BITS \
148 ((GEN8_HIZ_NP_PMA_FIX_ENABLE | GEN8_HIZ_NP_EARLY_Z_FAILS_DISABLE) << 16)