i965: Stop passing num_samples to intel_miptree_alloc_hiz().
[mesa.git] / src / mesa / drivers / dri / intel / intel_context.h
1 /**************************************************************************
2 *
3 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
20 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
21 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
22 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
23 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
24 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
27
28 #ifndef INTELCONTEXT_INC
29 #define INTELCONTEXT_INC
30
31
32 #include <stdbool.h>
33 #include <string.h>
34 #include "main/mtypes.h"
35 #include "main/mm.h"
36
37 #ifdef __cplusplus
38 extern "C" {
39 /* Evil hack for using libdrm in a c++ compiler. */
40 #define virtual virt
41 #endif
42
43 #include "drm.h"
44 #include "intel_bufmgr.h"
45
46 #include "intel_screen.h"
47 #include "intel_tex_obj.h"
48 #include "i915_drm.h"
49
50 #ifdef __cplusplus
51 #undef virtual
52 #endif
53
54 #include "tnl/t_vertex.h"
55
56 #define TAG(x) intel##x
57 #include "tnl_dd/t_dd_vertex.h"
58 #undef TAG
59
60 #define DV_PF_555 (1<<8)
61 #define DV_PF_565 (2<<8)
62 #define DV_PF_8888 (3<<8)
63 #define DV_PF_4444 (8<<8)
64 #define DV_PF_1555 (9<<8)
65
66 struct intel_region;
67 struct intel_context;
68
69 typedef void (*intel_tri_func) (struct intel_context *, intelVertex *,
70 intelVertex *, intelVertex *);
71 typedef void (*intel_line_func) (struct intel_context *, intelVertex *,
72 intelVertex *);
73 typedef void (*intel_point_func) (struct intel_context *, intelVertex *);
74
75 /**
76 * Bits for intel->Fallback field
77 */
78 /*@{*/
79 #define INTEL_FALLBACK_DRAW_BUFFER 0x1
80 #define INTEL_FALLBACK_READ_BUFFER 0x2
81 #define INTEL_FALLBACK_DEPTH_BUFFER 0x4
82 #define INTEL_FALLBACK_STENCIL_BUFFER 0x8
83 #define INTEL_FALLBACK_USER 0x10
84 #define INTEL_FALLBACK_RENDERMODE 0x20
85 #define INTEL_FALLBACK_TEXTURE 0x40
86 #define INTEL_FALLBACK_DRIVER 0x1000 /**< first for drivers */
87 /*@}*/
88
89 extern void intelFallback(struct intel_context *intel, GLbitfield bit,
90 bool mode);
91 #define FALLBACK( intel, bit, mode ) intelFallback( intel, bit, mode )
92
93
94 #define INTEL_WRITE_PART 0x1
95 #define INTEL_WRITE_FULL 0x2
96 #define INTEL_READ 0x4
97
98 #define INTEL_MAX_FIXUP 64
99
100 #ifndef likely
101 #ifdef __GNUC__
102 #define likely(expr) (__builtin_expect(expr, 1))
103 #define unlikely(expr) (__builtin_expect(expr, 0))
104 #else
105 #define likely(expr) (expr)
106 #define unlikely(expr) (expr)
107 #endif
108 #endif
109
110 struct intel_sync_object {
111 struct gl_sync_object Base;
112
113 /** Batch associated with this sync object */
114 drm_intel_bo *bo;
115 };
116
117 struct brw_context;
118
119 struct intel_batchbuffer {
120 /** Current batchbuffer being queued up. */
121 drm_intel_bo *bo;
122 /** Last BO submitted to the hardware. Used for glFinish(). */
123 drm_intel_bo *last_bo;
124 /** BO for post-sync nonzero writes for gen6 workaround. */
125 drm_intel_bo *workaround_bo;
126 bool need_workaround_flush;
127
128 struct cached_batch_item *cached_items;
129
130 uint16_t emit, total;
131 uint16_t used, reserved_space;
132 uint32_t *map;
133 uint32_t *cpu_map;
134 #define BATCH_SZ (8192*sizeof(uint32_t))
135
136 uint32_t state_batch_offset;
137 bool is_blit;
138 bool needs_sol_reset;
139
140 struct {
141 uint16_t used;
142 int reloc_count;
143 } saved;
144 };
145
146 /**
147 * intel_context is derived from Mesa's context class: struct gl_context.
148 */
149 struct intel_context
150 {
151 struct gl_context ctx; /**< base class, must be first field */
152
153 struct
154 {
155 void (*destroy) (struct intel_context * intel);
156 void (*emit_state) (struct intel_context * intel);
157 void (*finish_batch) (struct intel_context * intel);
158 void (*new_batch) (struct intel_context * intel);
159 void (*emit_invarient_state) (struct intel_context * intel);
160 void (*update_texture_state) (struct intel_context * intel);
161
162 void (*render_start) (struct intel_context * intel);
163 void (*render_prevalidate) (struct intel_context * intel);
164 void (*set_draw_region) (struct intel_context * intel,
165 struct intel_region * draw_regions[],
166 struct intel_region * depth_region,
167 GLuint num_regions);
168 void (*update_draw_buffer)(struct intel_context *intel);
169
170 void (*reduced_primitive_state) (struct intel_context * intel,
171 GLenum rprim);
172
173 bool (*check_vertex_size) (struct intel_context * intel,
174 GLuint expected);
175 void (*invalidate_state) (struct intel_context *intel,
176 GLuint new_state);
177
178 void (*assert_not_dirty) (struct intel_context *intel);
179
180 void (*debug_batch)(struct intel_context *intel);
181 void (*annotate_aub)(struct intel_context *intel);
182 bool (*render_target_supported)(struct intel_context *intel,
183 struct gl_renderbuffer *rb);
184
185 /** Can HiZ be enabled on a depthbuffer of the given format? */
186 bool (*is_hiz_depth_format)(struct intel_context *intel,
187 gl_format format);
188
189 /**
190 * Surface state operations (i965+ only)
191 * \{
192 */
193 void (*update_texture_surface)(struct gl_context *ctx,
194 unsigned unit,
195 uint32_t *binding_table,
196 unsigned surf_index);
197 void (*update_renderbuffer_surface)(struct brw_context *brw,
198 struct gl_renderbuffer *rb,
199 unsigned unit);
200 void (*update_null_renderbuffer_surface)(struct brw_context *brw,
201 unsigned unit);
202 void (*create_constant_surface)(struct brw_context *brw,
203 drm_intel_bo *bo,
204 uint32_t offset,
205 uint32_t size,
206 uint32_t *out_offset,
207 bool dword_pitch);
208 /** \} */
209
210 /**
211 * Send the appropriate state packets to configure depth, stencil, and
212 * HiZ buffers (i965+ only)
213 */
214 void (*emit_depth_stencil_hiz)(struct brw_context *brw,
215 struct intel_mipmap_tree *depth_mt,
216 uint32_t depth_offset,
217 uint32_t depthbuffer_format,
218 uint32_t depth_surface_type,
219 struct intel_mipmap_tree *stencil_mt,
220 bool hiz, bool separate_stencil,
221 uint32_t width, uint32_t height,
222 uint32_t tile_x, uint32_t tile_y);
223
224 } vtbl;
225
226 GLbitfield Fallback; /**< mask of INTEL_FALLBACK_x bits */
227 GLuint NewGLState;
228
229 dri_bufmgr *bufmgr;
230 unsigned int maxBatchSize;
231
232 /**
233 * Generation number of the hardware: 2 is 8xx, 3 is 9xx pre-965, 4 is 965.
234 */
235 int gen;
236 int gt;
237 bool needs_ff_sync;
238 bool is_haswell;
239 bool is_baytrail;
240 bool is_g4x;
241 bool is_945;
242 bool has_separate_stencil;
243 bool must_use_separate_stencil;
244 bool has_hiz;
245 bool has_llc;
246 bool has_swizzling;
247
248 int urb_size;
249
250 drm_intel_context *hw_ctx;
251
252 struct intel_batchbuffer batch;
253
254 drm_intel_bo *first_post_swapbuffers_batch;
255 bool need_throttle;
256 bool no_batch_wrap;
257 bool tnl_pipeline_running; /**< Set while i915's _tnl_run_pipeline. */
258
259 /**
260 * Set if we're either a debug context or the INTEL_DEBUG=perf environment
261 * variable is set, this is the flag indicating to do expensive work that
262 * might lead to a perf_debug() call.
263 */
264 bool perf_debug;
265
266 struct
267 {
268 GLuint id;
269 uint32_t start_ptr; /**< for i8xx */
270 uint32_t primitive; /**< Current hardware primitive type */
271 void (*flush) (struct intel_context *);
272 drm_intel_bo *vb_bo;
273 uint8_t *vb;
274 unsigned int start_offset; /**< Byte offset of primitive sequence */
275 unsigned int current_offset; /**< Byte offset of next vertex */
276 unsigned int count; /**< Number of vertices in current primitive */
277 } prim;
278
279 struct {
280 drm_intel_bo *bo;
281 GLuint offset;
282 uint32_t buffer_len;
283 uint32_t buffer_offset;
284 char buffer[4096];
285 } upload;
286
287 uint32_t max_gtt_map_object_size;
288
289 GLuint stats_wm;
290
291 /* Offsets of fields within the current vertex:
292 */
293 GLuint coloroffset;
294 GLuint specoffset;
295 GLuint wpos_offset;
296
297 struct tnl_attr_map vertex_attrs[VERT_ATTRIB_MAX];
298 GLuint vertex_attr_count;
299
300 GLfloat polygon_offset_scale; /* dependent on depth_scale, bpp */
301
302 bool hw_stencil;
303 bool hw_stipple;
304 bool no_rast;
305 bool always_flush_batch;
306 bool always_flush_cache;
307 bool disable_throttling;
308
309 /* State for intelvb.c and inteltris.c.
310 */
311 GLuint RenderIndex;
312 GLmatrix ViewportMatrix;
313 GLenum render_primitive;
314 GLenum reduced_primitive; /*< Only gen < 6 */
315 GLuint vertex_size;
316 GLubyte *verts; /* points to tnl->clipspace.vertex_buf */
317
318 /* Fallback rasterization functions
319 */
320 intel_point_func draw_point;
321 intel_line_func draw_line;
322 intel_tri_func draw_tri;
323
324 /**
325 * Set if rendering has occured to the drawable's front buffer.
326 *
327 * This is used in the DRI2 case to detect that glFlush should also copy
328 * the contents of the fake front buffer to the real front buffer.
329 */
330 bool front_buffer_dirty;
331
332 /**
333 * Track whether front-buffer rendering is currently enabled
334 *
335 * A separate flag is used to track this in order to support MRT more
336 * easily.
337 */
338 bool is_front_buffer_rendering;
339 /**
340 * Track whether front-buffer is the current read target.
341 *
342 * This is closely associated with is_front_buffer_rendering, but may
343 * be set separately. The DRI2 fake front buffer must be referenced
344 * either way.
345 */
346 bool is_front_buffer_reading;
347
348 bool use_early_z;
349
350 int driFd;
351
352 __DRIcontext *driContext;
353 struct intel_screen *intelScreen;
354 void (*saved_viewport)(struct gl_context * ctx,
355 GLint x, GLint y, GLsizei width, GLsizei height);
356
357 /**
358 * Configuration cache
359 */
360 driOptionCache optionCache;
361 };
362
363 extern char *__progname;
364
365
366 #define SUBPIXEL_X 0.125
367 #define SUBPIXEL_Y 0.125
368
369 /**
370 * Align a value down to an alignment value
371 *
372 * If \c value is not already aligned to the requested alignment value, it
373 * will be rounded down.
374 *
375 * \param value Value to be rounded
376 * \param alignment Alignment value to be used. This must be a power of two.
377 *
378 * \sa ALIGN()
379 */
380 #define ROUND_DOWN_TO(value, alignment) ((value) & ~(alignment - 1))
381
382 #define IS_POWER_OF_TWO(val) (((val) & (val - 1)) == 0)
383
384 static INLINE uint32_t
385 U_FIXED(float value, uint32_t frac_bits)
386 {
387 value *= (1 << frac_bits);
388 return value < 0 ? 0 : value;
389 }
390
391 static INLINE uint32_t
392 S_FIXED(float value, uint32_t frac_bits)
393 {
394 return value * (1 << frac_bits);
395 }
396
397 #define INTEL_FIREVERTICES(intel) \
398 do { \
399 if ((intel)->prim.flush) \
400 (intel)->prim.flush(intel); \
401 } while (0)
402
403 /* ================================================================
404 * From linux kernel i386 header files, copes with odd sizes better
405 * than COPY_DWORDS would:
406 * XXX Put this in src/mesa/main/imports.h ???
407 */
408 #if defined(i386) || defined(__i386__)
409 static INLINE void * __memcpy(void * to, const void * from, size_t n)
410 {
411 int d0, d1, d2;
412 __asm__ __volatile__(
413 "rep ; movsl\n\t"
414 "testb $2,%b4\n\t"
415 "je 1f\n\t"
416 "movsw\n"
417 "1:\ttestb $1,%b4\n\t"
418 "je 2f\n\t"
419 "movsb\n"
420 "2:"
421 : "=&c" (d0), "=&D" (d1), "=&S" (d2)
422 :"0" (n/4), "q" (n),"1" ((long) to),"2" ((long) from)
423 : "memory");
424 return (to);
425 }
426 #else
427 #define __memcpy(a,b,c) memcpy(a,b,c)
428 #endif
429
430
431 /* ================================================================
432 * Debugging:
433 */
434 extern int INTEL_DEBUG;
435
436 #define DEBUG_TEXTURE 0x1
437 #define DEBUG_STATE 0x2
438 #define DEBUG_IOCTL 0x4
439 #define DEBUG_BLIT 0x8
440 #define DEBUG_MIPTREE 0x10
441 #define DEBUG_PERF 0x20
442 #define DEBUG_BATCH 0x80
443 #define DEBUG_PIXEL 0x100
444 #define DEBUG_BUFMGR 0x200
445 #define DEBUG_REGION 0x400
446 #define DEBUG_FBO 0x800
447 #define DEBUG_GS 0x1000
448 #define DEBUG_SYNC 0x2000
449 #define DEBUG_PRIMS 0x4000
450 #define DEBUG_VERTS 0x8000
451 #define DEBUG_DRI 0x10000
452 #define DEBUG_SF 0x20000
453 #define DEBUG_STATS 0x100000
454 #define DEBUG_WM 0x400000
455 #define DEBUG_URB 0x800000
456 #define DEBUG_VS 0x1000000
457 #define DEBUG_CLIP 0x2000000
458 #define DEBUG_AUB 0x4000000
459 #define DEBUG_SHADER_TIME 0x8000000
460 #define DEBUG_BLORP 0x10000000
461 #define DEBUG_NO16 0x20000000
462
463 #ifdef HAVE_ANDROID_PLATFORM
464 #define LOG_TAG "INTEL-MESA"
465 #include <cutils/log.h>
466 #ifndef ALOGW
467 #define ALOGW LOGW
468 #endif
469 #define dbg_printf(...) ALOGW(__VA_ARGS__)
470 #else
471 #define dbg_printf(...) printf(__VA_ARGS__)
472 #endif /* HAVE_ANDROID_PLATFORM */
473
474 #define DBG(...) do { \
475 if (unlikely(INTEL_DEBUG & FILE_DEBUG_FLAG)) \
476 dbg_printf(__VA_ARGS__); \
477 } while(0)
478
479 #define perf_debug(...) do { \
480 static GLuint msg_id = 0; \
481 if (unlikely(INTEL_DEBUG & DEBUG_PERF)) \
482 dbg_printf(__VA_ARGS__); \
483 if (intel->perf_debug) \
484 _mesa_gl_debug(&intel->ctx, &msg_id, \
485 MESA_DEBUG_TYPE_PERFORMANCE, \
486 MESA_DEBUG_SEVERITY_MEDIUM, \
487 __VA_ARGS__); \
488 } while(0)
489
490 #define WARN_ONCE(cond, fmt...) do { \
491 if (unlikely(cond)) { \
492 static bool _warned = false; \
493 static GLuint msg_id = 0; \
494 if (!_warned) { \
495 fprintf(stderr, "WARNING: "); \
496 fprintf(stderr, fmt); \
497 _warned = true; \
498 \
499 _mesa_gl_debug(ctx, &msg_id, \
500 MESA_DEBUG_TYPE_OTHER, \
501 MESA_DEBUG_SEVERITY_HIGH, fmt); \
502 } \
503 } \
504 } while (0)
505
506 #define PCI_CHIP_845_G 0x2562
507 #define PCI_CHIP_I830_M 0x3577
508 #define PCI_CHIP_I855_GM 0x3582
509 #define PCI_CHIP_I865_G 0x2572
510 #define PCI_CHIP_I915_G 0x2582
511 #define PCI_CHIP_I915_GM 0x2592
512 #define PCI_CHIP_I945_G 0x2772
513 #define PCI_CHIP_I945_GM 0x27A2
514 #define PCI_CHIP_I945_GME 0x27AE
515 #define PCI_CHIP_G33_G 0x29C2
516 #define PCI_CHIP_Q35_G 0x29B2
517 #define PCI_CHIP_Q33_G 0x29D2
518
519
520 /* ================================================================
521 * intel_context.c:
522 */
523
524 extern bool intelInitContext(struct intel_context *intel,
525 int api,
526 unsigned major_version,
527 unsigned minor_version,
528 const struct gl_config * mesaVis,
529 __DRIcontext * driContextPriv,
530 void *sharedContextPrivate,
531 struct dd_function_table *functions,
532 unsigned *dri_ctx_error);
533
534 extern void intelFinish(struct gl_context * ctx);
535 extern void intel_flush_rendering_to_batch(struct gl_context *ctx);
536 extern void _intel_flush(struct gl_context * ctx, const char *file, int line);
537
538 #define intel_flush(ctx) _intel_flush(ctx, __FILE__, __LINE__)
539
540 extern void intelInitDriverFunctions(struct dd_function_table *functions);
541
542 void intel_init_syncobj_functions(struct dd_function_table *functions);
543
544
545 /* ================================================================
546 * intel_state.c:
547 */
548
549 #define COMPAREFUNC_ALWAYS 0
550 #define COMPAREFUNC_NEVER 0x1
551 #define COMPAREFUNC_LESS 0x2
552 #define COMPAREFUNC_EQUAL 0x3
553 #define COMPAREFUNC_LEQUAL 0x4
554 #define COMPAREFUNC_GREATER 0x5
555 #define COMPAREFUNC_NOTEQUAL 0x6
556 #define COMPAREFUNC_GEQUAL 0x7
557
558 #define STENCILOP_KEEP 0
559 #define STENCILOP_ZERO 0x1
560 #define STENCILOP_REPLACE 0x2
561 #define STENCILOP_INCRSAT 0x3
562 #define STENCILOP_DECRSAT 0x4
563 #define STENCILOP_INCR 0x5
564 #define STENCILOP_DECR 0x6
565 #define STENCILOP_INVERT 0x7
566
567 #define LOGICOP_CLEAR 0
568 #define LOGICOP_NOR 0x1
569 #define LOGICOP_AND_INV 0x2
570 #define LOGICOP_COPY_INV 0x3
571 #define LOGICOP_AND_RVRSE 0x4
572 #define LOGICOP_INV 0x5
573 #define LOGICOP_XOR 0x6
574 #define LOGICOP_NAND 0x7
575 #define LOGICOP_AND 0x8
576 #define LOGICOP_EQUIV 0x9
577 #define LOGICOP_NOOP 0xa
578 #define LOGICOP_OR_INV 0xb
579 #define LOGICOP_COPY 0xc
580 #define LOGICOP_OR_RVRSE 0xd
581 #define LOGICOP_OR 0xe
582 #define LOGICOP_SET 0xf
583
584 #define BLENDFACT_ZERO 0x01
585 #define BLENDFACT_ONE 0x02
586 #define BLENDFACT_SRC_COLR 0x03
587 #define BLENDFACT_INV_SRC_COLR 0x04
588 #define BLENDFACT_SRC_ALPHA 0x05
589 #define BLENDFACT_INV_SRC_ALPHA 0x06
590 #define BLENDFACT_DST_ALPHA 0x07
591 #define BLENDFACT_INV_DST_ALPHA 0x08
592 #define BLENDFACT_DST_COLR 0x09
593 #define BLENDFACT_INV_DST_COLR 0x0a
594 #define BLENDFACT_SRC_ALPHA_SATURATE 0x0b
595 #define BLENDFACT_CONST_COLOR 0x0c
596 #define BLENDFACT_INV_CONST_COLOR 0x0d
597 #define BLENDFACT_CONST_ALPHA 0x0e
598 #define BLENDFACT_INV_CONST_ALPHA 0x0f
599 #define BLENDFACT_MASK 0x0f
600
601 enum {
602 DRI_CONF_BO_REUSE_DISABLED,
603 DRI_CONF_BO_REUSE_ALL
604 };
605
606 extern int intel_translate_shadow_compare_func(GLenum func);
607 extern int intel_translate_compare_func(GLenum func);
608 extern int intel_translate_stencil_op(GLenum op);
609 extern int intel_translate_blend_factor(GLenum factor);
610 extern int intel_translate_logic_op(GLenum opcode);
611
612 void intel_update_renderbuffers(__DRIcontext *context,
613 __DRIdrawable *drawable);
614 void intel_prepare_render(struct intel_context *intel);
615
616 void
617 intel_downsample_for_dri2_flush(struct intel_context *intel,
618 __DRIdrawable *drawable);
619
620 void i915_set_buf_info_for_region(uint32_t *state, struct intel_region *region,
621 uint32_t buffer_id);
622 void intel_init_texture_formats(struct gl_context *ctx);
623
624 /*======================================================================
625 * Inline conversion functions.
626 * These are better-typed than the macros used previously:
627 */
628 static INLINE struct intel_context *
629 intel_context(struct gl_context * ctx)
630 {
631 return (struct intel_context *) ctx;
632 }
633
634 static INLINE bool
635 is_power_of_two(uint32_t value)
636 {
637 return (value & (value - 1)) == 0;
638 }
639
640 #ifdef __cplusplus
641 }
642 #endif
643
644 #endif