2 Copyright (C) The Weather Channel, Inc. 2002. All Rights Reserved.
4 The Weather Channel (TM) funded Tungsten Graphics to develop the
5 initial release of the Radeon 8500 driver under the XFree86 license.
6 This notice must be preserved.
8 Permission is hereby granted, free of charge, to any person obtaining
9 a copy of this software and associated documentation files (the
10 "Software"), to deal in the Software without restriction, including
11 without limitation the rights to use, copy, modify, merge, publish,
12 distribute, sublicense, and/or sell copies of the Software, and to
13 permit persons to whom the Software is furnished to do so, subject to
14 the following conditions:
16 The above copyright notice and this permission notice (including the
17 next paragraph) shall be included in all copies or substantial
18 portions of the Software.
20 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
21 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
23 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
24 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
25 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
26 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
31 * Keith Whitwell <keith@tungstengraphics.com>
34 #include "main/glheader.h"
35 #include "main/imports.h"
36 #include "main/macros.h"
37 #include "main/context.h"
38 #include "swrast/swrast.h"
39 #include "main/simple_list.h"
41 #include "radeon_common.h"
42 #include "r200_context.h"
43 #include "r200_state.h"
44 #include "r200_ioctl.h"
46 #include "r200_sanity.h"
47 #include "radeon_reg.h"
49 /* The state atoms will be emitted in the order they appear in the atom list,
50 * so this step is important.
52 void r200SetUpAtomList( r200ContextPtr rmesa
)
56 mtu
= rmesa
->radeon
.glCtx
->Const
.MaxTextureUnits
;
58 make_empty_list(&rmesa
->radeon
.hw
.atomlist
);
59 rmesa
->radeon
.hw
.atomlist
.name
= "atom-list";
61 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.ctx
);
62 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.set
);
63 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.lin
);
64 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.msk
);
65 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vpt
);
66 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vtx
);
67 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vap
);
68 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vte
);
69 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.msc
);
70 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.cst
);
71 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.zbs
);
72 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.tcl
);
73 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.msl
);
74 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.tcg
);
75 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.grd
);
76 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.fog
);
77 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.tam
);
78 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.tf
);
79 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.atf
);
80 for (i
= 0; i
< mtu
; ++i
)
81 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.tex
[i
] );
82 for (i
= 0; i
< mtu
; ++i
)
83 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.cube
[i
] );
84 for (i
= 0; i
< 6; ++i
)
85 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.pix
[i
] );
86 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.afs
[0] );
87 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.afs
[1] );
88 for (i
= 0; i
< 8; ++i
)
89 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.lit
[i
] );
90 for (i
= 0; i
< 3 + mtu
; ++i
)
91 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.mat
[i
] );
92 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.eye
);
93 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.glt
);
94 for (i
= 0; i
< 2; ++i
)
95 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.mtl
[i
] );
96 for (i
= 0; i
< 6; ++i
)
97 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.ucp
[i
] );
98 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.spr
);
99 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.ptp
);
100 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.prf
);
101 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.pvs
);
102 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vpp
[0] );
103 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vpp
[1] );
104 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vpi
[0] );
105 insert_at_tail( &rmesa
->radeon
.hw
.atomlist
, &rmesa
->hw
.vpi
[1] );
108 void r200EmitScissor(r200ContextPtr rmesa
)
110 BATCH_LOCALS(&rmesa
->radeon
);
111 if (!rmesa
->radeon
.radeonScreen
->kernel_mm
) {
114 if (rmesa
->radeon
.state
.scissor
.enabled
) {
116 OUT_BATCH(CP_PACKET0(R200_RE_CNTL
, 0));
117 OUT_BATCH(R200_SCISSOR_ENABLE
| rmesa
->hw
.set
.cmd
[SET_RE_CNTL
]);
118 OUT_BATCH(CP_PACKET0(R200_RE_AUX_SCISSOR_CNTL
, 0));
119 OUT_BATCH(R200_SCISSOR_ENABLE_0
);
120 OUT_BATCH(CP_PACKET0(R200_RE_SCISSOR_TL_0
, 0));
121 OUT_BATCH((rmesa
->radeon
.state
.scissor
.rect
.y1
<< 16) |
122 rmesa
->radeon
.state
.scissor
.rect
.x1
);
123 OUT_BATCH(CP_PACKET0(R200_RE_SCISSOR_BR_0
, 0));
124 OUT_BATCH(((rmesa
->radeon
.state
.scissor
.rect
.y2
- 1) << 16) |
125 (rmesa
->radeon
.state
.scissor
.rect
.x2
- 1));
129 OUT_BATCH(CP_PACKET0(R200_RE_CNTL
, 0));
130 OUT_BATCH(rmesa
->hw
.set
.cmd
[SET_RE_CNTL
] & ~R200_SCISSOR_ENABLE
);
131 OUT_BATCH(CP_PACKET0(R200_RE_AUX_SCISSOR_CNTL
, 0));
137 /* Fire a section of the retained (indexed_verts) buffer as a regular
140 void r200EmitVbufPrim( r200ContextPtr rmesa
,
144 BATCH_LOCALS(&rmesa
->radeon
);
146 assert(!(primitive
& R200_VF_PRIM_WALK_IND
));
148 radeonEmitState(&rmesa
->radeon
);
150 if (R200_DEBUG
& (DEBUG_IOCTL
|DEBUG_PRIMS
))
151 fprintf(stderr
, "%s cmd_used/4: %d prim %x nr %d\n", __FUNCTION__
,
152 rmesa
->store
.cmd_used
/4, primitive
, vertex_nr
);
153 r200EmitScissor(rmesa
);
156 OUT_BATCH_PACKET3_CLIP(R200_CP_CMD_3D_DRAW_VBUF_2
, 0);
157 OUT_BATCH(primitive
| R200_VF_PRIM_WALK_LIST
| R200_VF_COLOR_ORDER_RGBA
|
158 (vertex_nr
<< R200_VF_VERTEX_NUMBER_SHIFT
));
162 static void r200FireEB(r200ContextPtr rmesa
, int vertex_count
, int type
)
164 BATCH_LOCALS(&rmesa
->radeon
);
166 if (vertex_count
> 0) {
167 r200EmitScissor(rmesa
);
169 OUT_BATCH_PACKET3_CLIP(R200_CP_CMD_3D_DRAW_INDX_2
, 0);
170 OUT_BATCH(R200_VF_PRIM_WALK_IND
|
171 R200_VF_COLOR_ORDER_RGBA
|
172 ((vertex_count
+ 0) << 16) |
175 if (!rmesa
->radeon
.radeonScreen
->kernel_mm
) {
176 OUT_BATCH_PACKET3(R200_CP_CMD_INDX_BUFFER
, 2);
177 OUT_BATCH((0x80 << 24) | (0 << 16) | 0x810);
178 OUT_BATCH_RELOC(rmesa
->radeon
.tcl
.elt_dma_offset
,
179 rmesa
->radeon
.tcl
.elt_dma_bo
,
180 rmesa
->radeon
.tcl
.elt_dma_offset
,
181 RADEON_GEM_DOMAIN_GTT
, 0, 0);
182 OUT_BATCH((vertex_count
+ 1)/2);
184 OUT_BATCH_PACKET3(R200_CP_CMD_INDX_BUFFER
, 2);
185 OUT_BATCH((0x80 << 24) | (0 << 16) | 0x810);
186 OUT_BATCH(rmesa
->radeon
.tcl
.elt_dma_offset
);
187 OUT_BATCH((vertex_count
+ 1)/2);
188 radeon_cs_write_reloc(rmesa
->radeon
.cmdbuf
.cs
,
189 rmesa
->radeon
.tcl
.elt_dma_bo
,
190 RADEON_GEM_DOMAIN_GTT
, 0, 0);
196 void r200FlushElts(GLcontext
*ctx
)
198 r200ContextPtr rmesa
= R200_CONTEXT(ctx
);
199 int nr
, elt_used
= rmesa
->tcl
.elt_used
;
201 if (R200_DEBUG
& (DEBUG_IOCTL
|DEBUG_PRIMS
))
202 fprintf(stderr
, "%s %x %d\n", __FUNCTION__
, rmesa
->tcl
.hw_primitive
, elt_used
);
204 assert( rmesa
->radeon
.dma
.flush
== r200FlushElts
);
205 rmesa
->radeon
.dma
.flush
= NULL
;
209 radeon_bo_unmap(rmesa
->radeon
.tcl
.elt_dma_bo
);
211 r200FireEB(rmesa
, nr
, rmesa
->tcl
.hw_primitive
);
213 radeon_bo_unref(rmesa
->radeon
.tcl
.elt_dma_bo
);
214 rmesa
->radeon
.tcl
.elt_dma_bo
= NULL
;
216 if (R200_DEBUG
& DEBUG_SYNC
) {
217 fprintf(stderr
, "%s: Syncing\n", __FUNCTION__
);
218 radeonFinish( rmesa
->radeon
.glCtx
);
223 GLushort
*r200AllocEltsOpenEnded( r200ContextPtr rmesa
,
230 if (R200_DEBUG
& DEBUG_IOCTL
)
231 fprintf(stderr
, "%s %d prim %x\n", __FUNCTION__
, min_nr
, primitive
);
233 assert((primitive
& R200_VF_PRIM_WALK_IND
));
235 radeonEmitState(&rmesa
->radeon
);
237 #ifdef RADEON_DEBUG_BO
238 rmesa
->radeon
.tcl
.elt_dma_bo
= radeon_bo_open(rmesa
->radeon
.radeonScreen
->bom
,
239 0, R200_ELT_BUF_SZ
, 4,
240 RADEON_GEM_DOMAIN_GTT
, 0, "ELT");
242 rmesa
->radeon
.tcl
.elt_dma_bo
= radeon_bo_open(rmesa
->radeon
.radeonScreen
->bom
,
243 0, R200_ELT_BUF_SZ
, 4,
244 RADEON_GEM_DOMAIN_GTT
, 0);
246 rmesa
->radeon
.tcl
.elt_dma_offset
= 0;
247 rmesa
->tcl
.elt_used
= min_nr
* 2;
249 ret
= radeon_cs_space_check_with_bo(rmesa
->radeon
.cmdbuf
.cs
, rmesa
->radeon
.tcl
.elt_dma_bo
,
250 RADEON_GEM_DOMAIN_GTT
, 0);
252 fprintf(stderr
,"failure to revalidate BOs - badness\n");
255 radeon_bo_map(rmesa
->radeon
.tcl
.elt_dma_bo
, 1);
256 retval
= rmesa
->radeon
.tcl
.elt_dma_bo
->ptr
+ rmesa
->radeon
.tcl
.elt_dma_offset
;
259 if (R200_DEBUG
& DEBUG_PRIMS
)
260 fprintf(stderr
, "%s: header prim %x \n",
261 __FUNCTION__
, primitive
);
263 assert(!rmesa
->radeon
.dma
.flush
);
264 rmesa
->radeon
.glCtx
->Driver
.NeedFlush
|= FLUSH_STORED_VERTICES
;
265 rmesa
->radeon
.dma
.flush
= r200FlushElts
;
272 void r200EmitVertexAOS( r200ContextPtr rmesa
,
274 struct radeon_bo
*bo
,
277 BATCH_LOCALS(&rmesa
->radeon
);
279 if (R200_DEBUG
& (DEBUG_PRIMS
|DEBUG_IOCTL
))
280 fprintf(stderr
, "%s: vertex_size 0x%x offset 0x%x \n",
281 __FUNCTION__
, vertex_size
, offset
);
285 OUT_BATCH_PACKET3(R200_CP_CMD_3D_LOAD_VBPNTR
, 2);
287 OUT_BATCH(vertex_size
| (vertex_size
<< 8));
288 OUT_BATCH_RELOC(offset
, bo
, offset
, RADEON_GEM_DOMAIN_GTT
, 0, 0);
292 void r200EmitAOS(r200ContextPtr rmesa
, GLuint nr
, GLuint offset
)
294 BATCH_LOCALS(&rmesa
->radeon
);
296 int sz
= 1 + (nr
>> 1) * 3 + (nr
& 1) * 2;
299 if (RADEON_DEBUG
& DEBUG_VERTS
)
300 fprintf(stderr
, "%s: nr=%d, ofs=0x%08x\n", __FUNCTION__
, nr
,
303 BEGIN_BATCH(sz
+2+ (nr
*2));
304 OUT_BATCH_PACKET3(R200_CP_CMD_3D_LOAD_VBPNTR
, sz
- 1);
308 if (!rmesa
->radeon
.radeonScreen
->kernel_mm
) {
309 for (i
= 0; i
+ 1 < nr
; i
+= 2) {
310 OUT_BATCH((rmesa
->radeon
.tcl
.aos
[i
].components
<< 0) |
311 (rmesa
->radeon
.tcl
.aos
[i
].stride
<< 8) |
312 (rmesa
->radeon
.tcl
.aos
[i
+ 1].components
<< 16) |
313 (rmesa
->radeon
.tcl
.aos
[i
+ 1].stride
<< 24));
315 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 0].offset
+
316 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 0].stride
;
317 OUT_BATCH_RELOC(voffset
,
318 rmesa
->radeon
.tcl
.aos
[i
].bo
,
320 RADEON_GEM_DOMAIN_GTT
,
322 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 1].offset
+
323 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 1].stride
;
324 OUT_BATCH_RELOC(voffset
,
325 rmesa
->radeon
.tcl
.aos
[i
+1].bo
,
327 RADEON_GEM_DOMAIN_GTT
,
332 OUT_BATCH((rmesa
->radeon
.tcl
.aos
[nr
- 1].components
<< 0) |
333 (rmesa
->radeon
.tcl
.aos
[nr
- 1].stride
<< 8));
334 voffset
= rmesa
->radeon
.tcl
.aos
[nr
- 1].offset
+
335 offset
* 4 * rmesa
->radeon
.tcl
.aos
[nr
- 1].stride
;
336 OUT_BATCH_RELOC(voffset
,
337 rmesa
->radeon
.tcl
.aos
[nr
- 1].bo
,
339 RADEON_GEM_DOMAIN_GTT
,
343 for (i
= 0; i
+ 1 < nr
; i
+= 2) {
344 OUT_BATCH((rmesa
->radeon
.tcl
.aos
[i
].components
<< 0) |
345 (rmesa
->radeon
.tcl
.aos
[i
].stride
<< 8) |
346 (rmesa
->radeon
.tcl
.aos
[i
+ 1].components
<< 16) |
347 (rmesa
->radeon
.tcl
.aos
[i
+ 1].stride
<< 24));
349 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 0].offset
+
350 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 0].stride
;
352 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 1].offset
+
353 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 1].stride
;
358 OUT_BATCH((rmesa
->radeon
.tcl
.aos
[nr
- 1].components
<< 0) |
359 (rmesa
->radeon
.tcl
.aos
[nr
- 1].stride
<< 8));
360 voffset
= rmesa
->radeon
.tcl
.aos
[nr
- 1].offset
+
361 offset
* 4 * rmesa
->radeon
.tcl
.aos
[nr
- 1].stride
;
364 for (i
= 0; i
+ 1 < nr
; i
+= 2) {
365 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 0].offset
+
366 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 0].stride
;
367 radeon_cs_write_reloc(rmesa
->radeon
.cmdbuf
.cs
,
368 rmesa
->radeon
.tcl
.aos
[i
+0].bo
,
369 RADEON_GEM_DOMAIN_GTT
,
371 voffset
= rmesa
->radeon
.tcl
.aos
[i
+ 1].offset
+
372 offset
* 4 * rmesa
->radeon
.tcl
.aos
[i
+ 1].stride
;
373 radeon_cs_write_reloc(rmesa
->radeon
.cmdbuf
.cs
,
374 rmesa
->radeon
.tcl
.aos
[i
+1].bo
,
375 RADEON_GEM_DOMAIN_GTT
,
379 voffset
= rmesa
->radeon
.tcl
.aos
[nr
- 1].offset
+
380 offset
* 4 * rmesa
->radeon
.tcl
.aos
[nr
- 1].stride
;
381 radeon_cs_write_reloc(rmesa
->radeon
.cmdbuf
.cs
,
382 rmesa
->radeon
.tcl
.aos
[nr
-1].bo
,
383 RADEON_GEM_DOMAIN_GTT
,