Fixed typos.
[mesa.git] / src / mesa / drivers / dri / r300 / r300_reg.h
1 #ifndef _R300_REG_H
2 #define _R300_REG_H
3
4 #define R300_MC_INIT_MISC_LAT_TIMER 0x180
5 # define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT 0
6 # define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT 4
7 # define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT 8
8 # define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT 12
9 # define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT 16
10 # define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT 20
11 # define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT 24
12 # define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT 28
13
14
15 #define R300_MC_INIT_GFX_LAT_TIMER 0x154
16 # define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT 0
17 # define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT 4
18 # define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT 8
19 # define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT 12
20 # define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT 16
21 # define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT 20
22 # define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT 24
23 # define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT 28
24
25 /*
26 This file contains registers and constants for the R300. They have been
27 found mostly by examining command buffers captured using glxtest, as well
28 as by extrapolating some known registers and constants from the R200.
29
30 I am fairly certain that they are correct unless stated otherwise in comments.
31 */
32
33 #define R300_SE_VPORT_XSCALE 0x1D98
34 #define R300_SE_VPORT_XOFFSET 0x1D9C
35 #define R300_SE_VPORT_YSCALE 0x1DA0
36 #define R300_SE_VPORT_YOFFSET 0x1DA4
37 #define R300_SE_VPORT_ZSCALE 0x1DA8
38 #define R300_SE_VPORT_ZOFFSET 0x1DAC
39
40
41 /* This register is written directly and also starts data section in many 3d CP_PACKET3's */
42 #define R300_VAP_VF_CNTL 0x2084
43
44 # define R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT 0
45 # define R300_VAP_VF_CNTL__PRIM_NONE (0<<0)
46 # define R300_VAP_VF_CNTL__PRIM_POINTS (1<<0)
47 # define R300_VAP_VF_CNTL__PRIM_LINES (2<<0)
48 # define R300_VAP_VF_CNTL__PRIM_LINE_STRIP (3<<0)
49 # define R300_VAP_VF_CNTL__PRIM_TRIANGLES (4<<0)
50 # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN (5<<0)
51 # define R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP (6<<0)
52 # define R300_VAP_VF_CNTL__PRIM_LINE_LOOP (12<<0)
53 # define R300_VAP_VF_CNTL__PRIM_QUADS (13<<0)
54 # define R300_VAP_VF_CNTL__PRIM_QUAD_STRIP (14<<0)
55 # define R300_VAP_VF_CNTL__PRIM_POLYGON (15<<0)
56
57 # define R300_VAP_VF_CNTL__PRIM_WALK__SHIFT 4
58 /* State based - direct writes to registers trigger vertex generation */
59 # define R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED (0<<4)
60 # define R300_VAP_VF_CNTL__PRIM_WALK_INDICES (1<<4)
61 # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST (2<<4)
62 # define R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED (3<<4)
63
64 /* I don't think I saw these three used.. */
65 # define R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT 6
66 # define R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT 9
67 # define R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT 10
68
69 /* index size - when not set the indices are assumed to be 16 bit */
70 # define R300_VAP_VF_CNTL__INDEX_SIZE_32bit (1<<11)
71 /* number of vertices */
72 # define R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT 16
73
74 /* BEGIN: Wild guesses */
75 #define R300_VAP_OUTPUT_VTX_FMT_0 0x2090
76 # define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT (1<<0)
77 # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_PRESENT (1<<1)
78 # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2) /* GUESS */
79 # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3) /* GUESS */
80 # define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4) /* GUESS */
81 # define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16) /* GUESS */
82
83 #define R300_VAP_OUTPUT_VTX_FMT_1 0x2094
84 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
85 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
86 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
87 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
88 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
89 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
90 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
91 # define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
92 /* END */
93
94 #define R300_SE_VTE_CNTL 0x20b0
95 # define R300_VPORT_X_SCALE_ENA 0x00000001
96 # define R300_VPORT_X_OFFSET_ENA 0x00000002
97 # define R300_VPORT_Y_SCALE_ENA 0x00000004
98 # define R300_VPORT_Y_OFFSET_ENA 0x00000008
99 # define R300_VPORT_Z_SCALE_ENA 0x00000010
100 # define R300_VPORT_Z_OFFSET_ENA 0x00000020
101 # define R300_VTX_XY_FMT 0x00000100
102 # define R300_VTX_Z_FMT 0x00000200
103 # define R300_VTX_W0_FMT 0x00000400
104 # define R300_VTX_W0_NORMALIZE 0x00000800
105 # define R300_VTX_ST_DENORMALIZED 0x00001000
106
107 /* BEGIN: Vertex data assembly - lots of uncertainties */
108 /* gap */
109 /* Where do we get our vertex data?
110 //
111 // Vertex data either comes either from immediate mode registers or from
112 // vertex arrays.
113 // There appears to be no mixed mode (though we can force the pitch of
114 // vertex arrays to 0, effectively reusing the same element over and over
115 // again).
116 //
117 // Immediate mode is controlled by the INPUT_CNTL registers. I am not sure
118 // if these registers influence vertex array processing.
119 //
120 // Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3.
121 //
122 // In both cases, vertex attributes are then passed through INPUT_ROUTE.
123
124 // Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data
125 // into the vertex processor's input registers.
126 // The first word routes the first input, the second word the second, etc.
127 // The corresponding input is routed into the register with the given index.
128 // The list is ended by a word with INPUT_ROUTE_END set.
129 //
130 // Always set COMPONENTS_4 in immediate mode. */
131
132 #define R300_VAP_INPUT_ROUTE_0_0 0x2150
133 # define R300_INPUT_ROUTE_COMPONENTS_1 (0 << 0)
134 # define R300_INPUT_ROUTE_COMPONENTS_2 (1 << 0)
135 # define R300_INPUT_ROUTE_COMPONENTS_3 (2 << 0)
136 # define R300_INPUT_ROUTE_COMPONENTS_4 (3 << 0)
137 # define R300_INPUT_ROUTE_COMPONENTS_RGBA (4 << 0) /* GUESS */
138 # define R300_VAP_INPUT_ROUTE_IDX_SHIFT 8
139 # define R300_VAP_INPUT_ROUTE_IDX_MASK (31 << 8) /* GUESS */
140 # define R300_VAP_INPUT_ROUTE_END (1 << 13)
141 # define R300_INPUT_ROUTE_IMMEDIATE_MODE (0 << 14) /* GUESS */
142 # define R300_INPUT_ROUTE_FLOAT (1 << 14) /* GUESS */
143 # define R300_INPUT_ROUTE_UNSIGNED_BYTE (2 << 14) /* GUESS */
144 # define R300_INPUT_ROUTE_FLOAT_COLOR (3 << 14) /* GUESS */
145 #define R300_VAP_INPUT_ROUTE_0_1 0x2154
146 #define R300_VAP_INPUT_ROUTE_0_2 0x2158
147 #define R300_VAP_INPUT_ROUTE_0_3 0x215C
148 #define R300_VAP_INPUT_ROUTE_0_4 0x2160
149 #define R300_VAP_INPUT_ROUTE_0_5 0x2164
150 #define R300_VAP_INPUT_ROUTE_0_6 0x2168
151 #define R300_VAP_INPUT_ROUTE_0_7 0x216C
152
153 /* gap */
154 /* Notes:
155 // - always set up to produce at least two attributes:
156 // if vertex program uses only position, fglrx will set normal, too
157 // - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal */
158 #define R300_VAP_INPUT_CNTL_0 0x2180
159 # define R300_INPUT_CNTL_0_COLOR 0x00000001
160 #define R300_VAP_INPUT_CNTL_1 0x2184
161 # define R300_INPUT_CNTL_POS 0x00000001
162 # define R300_INPUT_CNTL_NORMAL 0x00000002
163 # define R300_INPUT_CNTL_COLOR 0x00000004
164 # define R300_INPUT_CNTL_TC0 0x00000400
165 # define R300_INPUT_CNTL_TC1 0x00000800
166 # define R300_INPUT_CNTL_TC2 0x00001000 /* GUESS */
167 # define R300_INPUT_CNTL_TC3 0x00002000 /* GUESS */
168 # define R300_INPUT_CNTL_TC4 0x00004000 /* GUESS */
169 # define R300_INPUT_CNTL_TC5 0x00008000 /* GUESS */
170 # define R300_INPUT_CNTL_TC6 0x00010000 /* GUESS */
171 # define R300_INPUT_CNTL_TC7 0x00020000 /* GUESS */
172
173 /* gap */
174 /* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0
175 // are set to a swizzling bit pattern, other words are 0.
176 //
177 // In immediate mode, the pattern is always set to xyzw. In vertex array
178 // mode, the swizzling pattern is e.g. used to set zw components in texture
179 // coordinates with only tweo components. */
180 #define R300_VAP_INPUT_ROUTE_1_0 0x21E0
181 # define R300_INPUT_ROUTE_SELECT_X 0
182 # define R300_INPUT_ROUTE_SELECT_Y 1
183 # define R300_INPUT_ROUTE_SELECT_Z 2
184 # define R300_INPUT_ROUTE_SELECT_W 3
185 # define R300_INPUT_ROUTE_SELECT_ZERO 4
186 # define R300_INPUT_ROUTE_SELECT_ONE 5
187 # define R300_INPUT_ROUTE_SELECT_MASK 7
188 # define R300_INPUT_ROUTE_X_SHIFT 0
189 # define R300_INPUT_ROUTE_Y_SHIFT 3
190 # define R300_INPUT_ROUTE_Z_SHIFT 6
191 # define R300_INPUT_ROUTE_W_SHIFT 9
192 # define R300_INPUT_ROUTE_ENABLE (15 << 12)
193 #define R300_VAP_INPUT_ROUTE_1_1 0x21E4
194 #define R300_VAP_INPUT_ROUTE_1_2 0x21E8
195 #define R300_VAP_INPUT_ROUTE_1_3 0x21EC
196 #define R300_VAP_INPUT_ROUTE_1_4 0x21F0
197 #define R300_VAP_INPUT_ROUTE_1_5 0x21F4
198 #define R300_VAP_INPUT_ROUTE_1_6 0x21F8
199 #define R300_VAP_INPUT_ROUTE_1_7 0x21FC
200
201 /* END */
202
203 /* gap */
204 /* BEGIN: Upload vertex program and data
205 // The programmable vertex shader unit has a memory bank of unknown size
206 // that can be written to in 16 byte units by writing the address into
207 // UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs).
208 //
209 // Pointers into the memory bank are always in multiples of 16 bytes.
210 //
211 // The memory bank is divided into areas with fixed meaning.
212 //
213 // Starting at address UPLOAD_PROGRAM: Vertex program instructions.
214 // Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB),
215 // whereas the difference between known addresses suggests size 512.
216 //
217 // Starting at address UPLOAD_PARAMETERS: Vertex program parameters.
218 // Native reported limits and the VPI layout suggest size 256, whereas
219 // difference between known addresses suggests size 512.
220 //
221 // At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the
222 // floating point pointsize. The exact purpose of this state is uncertain,
223 // as there is also the R300_RE_POINTSIZE register.
224 //
225 // Multiple vertex programs and parameter sets can be loaded at once,
226 // which could explain the size discrepancy. */
227 #define R300_VAP_PVS_UPLOAD_ADDRESS 0x2200
228 # define R300_PVS_UPLOAD_PROGRAM 0x00000000
229 # define R300_PVS_UPLOAD_PARAMETERS 0x00000200
230 # define R300_PVS_UPLOAD_POINTSIZE 0x00000406
231 /* gap */
232 #define R300_VAP_PVS_UPLOAD_DATA 0x2208
233 /* END */
234
235 /* gap */
236 /* I do not know the purpose of this register. However, I do know that
237 // it is set to 221C_CLEAR for clear operations and to 221C_NORMAL
238 // for normal rendering. */
239 #define R300_VAP_UNKNOWN_221C 0x221C
240 # define R300_221C_NORMAL 0x00000000
241 # define R300_221C_CLEAR 0x0001C000
242
243 /* gap */
244 /* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between
245 // rendering commands and overwriting vertex program parameters.
246 // Therefore, I suspect writing zero to 0x2284 synchronizes the engine and
247 // avoids bugs caused by still running shaders reading bad data from memory. */
248 #define R300_VAP_PVS_WAITIDLE 0x2284 /* GUESS */
249
250 /* Absolutely no clue what this register is about. */
251 #define R300_VAP_UNKNOWN_2288 0x2288
252 # define R300_2288_R300 0x00750000 /* -- nh */
253 # define R300_2288_RV350 0x0000FFFF /* -- Vladimir */
254
255 /* gap */
256 /* Addresses are relative to the vertex program instruction area of the
257 // memory bank. PROGRAM_END points to the last instruction of the active
258 // program
259 //
260 // The meaning of the two UNKNOWN fields is obviously not known. However,
261 // experiments so far have shown that both *must* point to an instruction
262 // inside the vertex program, otherwise the GPU locks up.
263 // fglrx usually sets CNTL_3_UNKNOWN to the end of the program and
264 // CNTL_1_UNKNOWN points to instruction where last write to position takes place.
265 // Most likely this is used to ignore rest of the program in cases where group of verts arent visible.
266 // For some reason this "section" is sometimes accepted other instruction that have
267 // no relationship with position calculations.
268 */
269 #define R300_VAP_PVS_CNTL_1 0x22D0
270 # define R300_PVS_CNTL_1_PROGRAM_START_SHIFT 0
271 # define R300_PVS_CNTL_1_POS_END_SHIFT 10
272 # define R300_PVS_CNTL_1_PROGRAM_END_SHIFT 20
273 /* Addresses are relative the the vertex program parameters area. */
274 #define R300_VAP_PVS_CNTL_2 0x22D4
275 # define R300_PVS_CNTL_2_PARAM_OFFSET_SHIFT 0
276 # define R300_PVS_CNTL_2_PARAM_COUNT_SHIFT 16
277 #define R300_VAP_PVS_CNTL_3 0x22D8
278 # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN_SHIFT 10
279 # define R300_PVS_CNTL_3_PROGRAM_UNKNOWN2_SHIFT 0
280
281 /* The entire range from 0x2300 to 0x2AC inclusive seems to be used for
282 // immediate vertices */
283 #define R300_VAP_VTX_COLOR_R 0x2464
284 #define R300_VAP_VTX_COLOR_G 0x2468
285 #define R300_VAP_VTX_COLOR_B 0x246C
286 #define R300_VAP_VTX_POS_0_X_1 0x2490 /* used for glVertex2*() */
287 #define R300_VAP_VTX_POS_0_Y_1 0x2494
288 #define R300_VAP_VTX_COLOR_PKD 0x249C /* RGBA */
289 #define R300_VAP_VTX_POS_0_X_2 0x24A0 /* used for glVertex3*() */
290 #define R300_VAP_VTX_POS_0_Y_2 0x24A4
291 #define R300_VAP_VTX_POS_0_Z_2 0x24A8
292 #define R300_VAP_VTX_END_OF_PKT 0x24AC /* write 0 to indicate end of packet? */
293
294 /* gap */
295
296 /* These are values from r300_reg/r300_reg.h - they are known to be correct
297 and are here so we can use one register file instead of several
298 - Vladimir */
299 #define R300_GB_VAP_RASTER_VTX_FMT_0 0x4000
300 # define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT (1<<0)
301 # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT (1<<1)
302 # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT (1<<2)
303 # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT (1<<3)
304 # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT (1<<4)
305 # define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE (0xf<<5)
306 # define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT (0x1<<16)
307
308 #define R300_GB_VAP_RASTER_VTX_FMT_1 0x4004
309 /* each of the following is 3 bits wide, specifies number
310 of components */
311 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
312 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
313 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
314 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
315 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
316 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
317 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
318 # define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
319
320 /* UNK30 seems to enables point to quad transformation on textures
321 (or something closely related to that).
322 This bit is rather fatal at the time being due to lackings at pixel shader side */
323 #define R300_GB_ENABLE 0x4008
324 # define R300_GB_POINT_STUFF_ENABLE (1<<0)
325 # define R300_GB_LINE_STUFF_ENABLE (1<<1)
326 # define R300_GB_TRIANGLE_STUFF_ENABLE (1<<2)
327 # define R300_GB_STENCIL_AUTO_ENABLE (1<<4)
328 # define R300_GB_UNK30 (1<<30)
329 /* each of the following is 2 bits wide */
330 #define R300_GB_TEX_REPLICATE 0
331 #define R300_GB_TEX_ST 1
332 #define R300_GB_TEX_STR 2
333 # define R300_GB_TEX0_SOURCE_SHIFT 16
334 # define R300_GB_TEX1_SOURCE_SHIFT 18
335 # define R300_GB_TEX2_SOURCE_SHIFT 20
336 # define R300_GB_TEX3_SOURCE_SHIFT 22
337 # define R300_GB_TEX4_SOURCE_SHIFT 24
338 # define R300_GB_TEX5_SOURCE_SHIFT 26
339 # define R300_GB_TEX6_SOURCE_SHIFT 28
340 # define R300_GB_TEX7_SOURCE_SHIFT 30
341
342 /* MSPOS - positions for multisample antialiasing (?) */
343 #define R300_GB_MSPOS0 0x4010
344 /* shifts - each of the fields is 4 bits */
345 # define R300_GB_MSPOS0__MS_X0_SHIFT 0
346 # define R300_GB_MSPOS0__MS_Y0_SHIFT 4
347 # define R300_GB_MSPOS0__MS_X1_SHIFT 8
348 # define R300_GB_MSPOS0__MS_Y1_SHIFT 12
349 # define R300_GB_MSPOS0__MS_X2_SHIFT 16
350 # define R300_GB_MSPOS0__MS_Y2_SHIFT 20
351 # define R300_GB_MSPOS0__MSBD0_Y 24
352 # define R300_GB_MSPOS0__MSBD0_X 28
353
354 #define R300_GB_MSPOS1 0x4014
355 # define R300_GB_MSPOS1__MS_X3_SHIFT 0
356 # define R300_GB_MSPOS1__MS_Y3_SHIFT 4
357 # define R300_GB_MSPOS1__MS_X4_SHIFT 8
358 # define R300_GB_MSPOS1__MS_Y4_SHIFT 12
359 # define R300_GB_MSPOS1__MS_X5_SHIFT 16
360 # define R300_GB_MSPOS1__MS_Y5_SHIFT 20
361 # define R300_GB_MSPOS1__MSBD1 24
362
363
364 #define R300_GB_TILE_CONFIG 0x4018
365 # define R300_GB_TILE_ENABLE (1<<0)
366 # define R300_GB_TILE_PIPE_COUNT_RV300 0
367 # define R300_GB_TILE_PIPE_COUNT_R300 (3<<1)
368 # define R300_GB_TILE_PIPE_COUNT_R420 (7<<1)
369 # define R300_GB_TILE_SIZE_8 0
370 # define R300_GB_TILE_SIZE_16 (1<<4)
371 # define R300_GB_TILE_SIZE_32 (2<<4)
372 # define R300_GB_SUPER_SIZE_1 (0<<6)
373 # define R300_GB_SUPER_SIZE_2 (1<<6)
374 # define R300_GB_SUPER_SIZE_4 (2<<6)
375 # define R300_GB_SUPER_SIZE_8 (3<<6)
376 # define R300_GB_SUPER_SIZE_16 (4<<6)
377 # define R300_GB_SUPER_SIZE_32 (5<<6)
378 # define R300_GB_SUPER_SIZE_64 (6<<6)
379 # define R300_GB_SUPER_SIZE_128 (7<<6)
380 # define R300_GB_SUPER_X_SHIFT 9 /* 3 bits wide */
381 # define R300_GB_SUPER_Y_SHIFT 12 /* 3 bits wide */
382 # define R300_GB_SUPER_TILE_A 0
383 # define R300_GB_SUPER_TILE_B (1<<15)
384 # define R300_GB_SUBPIXEL_1_12 0
385 # define R300_GB_SUBPIXEL_1_16 (1<<16)
386
387 #define R300_GB_FIFO_SIZE 0x4024
388 /* each of the following is 2 bits wide */
389 #define R300_GB_FIFO_SIZE_32 0
390 #define R300_GB_FIFO_SIZE_64 1
391 #define R300_GB_FIFO_SIZE_128 2
392 #define R300_GB_FIFO_SIZE_256 3
393 # define R300_SC_IFIFO_SIZE_SHIFT 0
394 # define R300_SC_TZFIFO_SIZE_SHIFT 2
395 # define R300_SC_BFIFO_SIZE_SHIFT 4
396
397 # define R300_US_OFIFO_SIZE_SHIFT 12
398 # define R300_US_WFIFO_SIZE_SHIFT 14
399 /* the following use the same constants as above, but meaning is
400 is times 2 (i.e. instead of 32 words it means 64 */
401 # define R300_RS_TFIFO_SIZE_SHIFT 6
402 # define R300_RS_CFIFO_SIZE_SHIFT 8
403 # define R300_US_RAM_SIZE_SHIFT 10
404 /* watermarks, 3 bits wide */
405 # define R300_RS_HIGHWATER_COL_SHIFT 16
406 # define R300_RS_HIGHWATER_TEX_SHIFT 19
407 # define R300_OFIFO_HIGHWATER_SHIFT 22 /* two bits only */
408 # define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT 24
409
410 #define R300_GB_SELECT 0x401C
411 # define R300_GB_FOG_SELECT_C0A 0
412 # define R300_GB_FOG_SELECT_C1A 1
413 # define R300_GB_FOG_SELECT_C2A 2
414 # define R300_GB_FOG_SELECT_C3A 3
415 # define R300_GB_FOG_SELECT_1_1_W 4
416 # define R300_GB_FOG_SELECT_Z 5
417 # define R300_GB_DEPTH_SELECT_Z 0
418 # define R300_GB_DEPTH_SELECT_1_1_W (1<<3)
419 # define R300_GB_W_SELECT_1_W 0
420 # define R300_GB_W_SELECT_1 (1<<4)
421
422 #define R300_GB_AA_CONFIG 0x4020
423 # define R300_AA_ENABLE 0x01
424 # define R300_AA_SUBSAMPLES_2 0
425 # define R300_AA_SUBSAMPLES_3 (1<<1)
426 # define R300_AA_SUBSAMPLES_4 (2<<1)
427 # define R300_AA_SUBSAMPLES_6 (3<<1)
428
429 /* END */
430
431 /* gap */
432 /* The upper enable bits are guessed, based on fglrx reported limits. */
433 #define R300_TX_ENABLE 0x4104
434 # define R300_TX_ENABLE_0 (1 << 0)
435 # define R300_TX_ENABLE_1 (1 << 1)
436 # define R300_TX_ENABLE_2 (1 << 2)
437 # define R300_TX_ENABLE_3 (1 << 3)
438 # define R300_TX_ENABLE_4 (1 << 4)
439 # define R300_TX_ENABLE_5 (1 << 5)
440 # define R300_TX_ENABLE_6 (1 << 6)
441 # define R300_TX_ENABLE_7 (1 << 7)
442 # define R300_TX_ENABLE_8 (1 << 8)
443 # define R300_TX_ENABLE_9 (1 << 9)
444 # define R300_TX_ENABLE_10 (1 << 10)
445 # define R300_TX_ENABLE_11 (1 << 11)
446 # define R300_TX_ENABLE_12 (1 << 12)
447 # define R300_TX_ENABLE_13 (1 << 13)
448 # define R300_TX_ENABLE_14 (1 << 14)
449 # define R300_TX_ENABLE_15 (1 << 15)
450
451 /* The pointsize is given in multiples of 6. The pointsize can be
452 // enormous: Clear() renders a single point that fills the entire
453 // framebuffer. */
454 #define R300_RE_POINTSIZE 0x421C
455 # define R300_POINTSIZE_Y_SHIFT 0
456 # define R300_POINTSIZE_Y_MASK (0xFFFF << 0) /* GUESS */
457 # define R300_POINTSIZE_X_SHIFT 16
458 # define R300_POINTSIZE_X_MASK (0xFFFF << 16) /* GUESS */
459 # define R300_POINTSIZE_MAX (R300_POINTSIZE_Y_MASK / 6)
460
461 /* The line width is given in multiples of 6.
462 In default mode lines are classified as vertical lines.
463 HO: horizontal
464 VE: vertical or horizontal
465 HO & VE: no classification
466 */
467 #define R300_RE_LINE_CNT 0x4234
468 # define R300_LINESIZE_SHIFT 0
469 # define R300_LINESIZE_MASK (0xFFFF << 0) /* GUESS */
470 # define R300_LINESIZE_MAX (R300_LINESIZE_MASK / 6)
471 # define R300_LINE_CNT_HO (1 << 16)
472 # define R300_LINE_CNT_VE (1 << 17)
473
474 /* Some sort of scale or clamp value for texcoordless textures. */
475 #define R300_RE_UNK4238 0x4238
476
477 #define R300_RE_SHADE_MODEL 0x4278
478 # define R300_RE_SHADE_MODEL_SMOOTH 0x3aaaa
479 # define R300_RE_SHADE_MODEL_FLAT 0x39595
480
481 /* Dangerous */
482 #define R300_RE_POLYGON_MODE 0x4288
483 # define R300_PM_ENABLED (1 << 0)
484 # define R300_PM_FRONT_POINT (0 << 0)
485 # define R300_PM_BACK_POINT (0 << 0)
486 # define R300_PM_FRONT_LINE (1 << 4)
487 # define R300_PM_FRONT_FILL (1 << 5)
488 # define R300_PM_BACK_LINE (1 << 7)
489 # define R300_PM_BACK_FILL (1 << 8)
490
491 /* Not sure why there are duplicate of factor and constant values.
492 My best guess so far is that there are seperate zbiases for test and write.
493 Ordering might be wrong.
494 Some of the tests indicate that fgl has a fallback implementation of zbias
495 via pixel shaders. */
496 #define R300_RE_ZBIAS_T_FACTOR 0x42A4
497 #define R300_RE_ZBIAS_T_CONSTANT 0x42A8
498 #define R300_RE_ZBIAS_W_FACTOR 0x42AC
499 #define R300_RE_ZBIAS_W_CONSTANT 0x42B0
500
501 /* This register needs to be set to (1<<1) for RV350 to correctly
502 perform depth test (see --vb-triangles in r300_demo)
503 Don't know about other chips. - Vladimir
504 This is set to 3 when GL_POLYGON_OFFSET_FILL is on.
505 My guess is that there are two bits for each zbias primitive (FILL, LINE, POINT).
506 One to enable depth test and one for depth write.
507 Yet this doesnt explain why depth writes work ...
508 */
509 #define R300_RE_OCCLUSION_CNTL 0x42B4
510 # define R300_OCCLUSION_ON (1<<1)
511
512 #define R300_RE_CULL_CNTL 0x42B8
513 # define R300_CULL_FRONT (1 << 0)
514 # define R300_CULL_BACK (1 << 1)
515 # define R300_FRONT_FACE_CCW (0 << 2)
516 # define R300_FRONT_FACE_CW (1 << 2)
517
518
519 /* BEGIN: Rasterization / Interpolators - many guesses
520 // 0_UNKNOWN_18 has always been set except for clear operations.
521 // TC_CNT is the number of incoming texture coordinate sets (i.e. it depends
522 // on the vertex program, *not* the fragment program) */
523 #define R300_RS_CNTL_0 0x4300
524 # define R300_RS_CNTL_TC_CNT_SHIFT 2
525 # define R300_RS_CNTL_TC_CNT_MASK (7 << 2)
526 # define R300_RS_CNTL_CI_CNT_SHIFT 7 /* number of color interpolators used */
527 # define R300_RS_CNTL_0_UNKNOWN_18 (1 << 18)
528 /* Guess: RS_CNTL_1 holds the index of the highest used RS_ROUTE_n register. */
529 #define R300_RS_CNTL_1 0x4304
530
531 /* gap */
532 /* Only used for texture coordinates.
533 // Use the source field to route texture coordinate input from the vertex program
534 // to the desired interpolator. Note that the source field is relative to the
535 // outputs the vertex program *actually* writes. If a vertex program only writes
536 // texcoord[1], this will be source index 0.
537 // Set INTERP_USED on all interpolators that produce data used by the
538 // fragment program. INTERP_USED looks like a swizzling mask, but
539 // I haven't seen it used that way.
540 //
541 // Note: The _UNKNOWN constants are always set in their respective register.
542 // I don't know if this is necessary. */
543 #define R300_RS_INTERP_0 0x4310
544 #define R300_RS_INTERP_1 0x4314
545 # define R300_RS_INTERP_1_UNKNOWN 0x40
546 #define R300_RS_INTERP_2 0x4318
547 # define R300_RS_INTERP_2_UNKNOWN 0x80
548 #define R300_RS_INTERP_3 0x431C
549 # define R300_RS_INTERP_3_UNKNOWN 0xC0
550 #define R300_RS_INTERP_4 0x4320
551 #define R300_RS_INTERP_5 0x4324
552 #define R300_RS_INTERP_6 0x4328
553 #define R300_RS_INTERP_7 0x432C
554 # define R300_RS_INTERP_SRC_SHIFT 2
555 # define R300_RS_INTERP_SRC_MASK (7 << 2)
556 # define R300_RS_INTERP_USED 0x00D10000
557
558 /* These DWORDs control how vertex data is routed into fragment program
559 // registers, after interpolators. */
560 #define R300_RS_ROUTE_0 0x4330
561 #define R300_RS_ROUTE_1 0x4334
562 #define R300_RS_ROUTE_2 0x4338
563 #define R300_RS_ROUTE_3 0x433C /* GUESS */
564 #define R300_RS_ROUTE_4 0x4340 /* GUESS */
565 #define R300_RS_ROUTE_5 0x4344 /* GUESS */
566 #define R300_RS_ROUTE_6 0x4348 /* GUESS */
567 #define R300_RS_ROUTE_7 0x434C /* GUESS */
568 # define R300_RS_ROUTE_SOURCE_INTERP_0 0
569 # define R300_RS_ROUTE_SOURCE_INTERP_1 1
570 # define R300_RS_ROUTE_SOURCE_INTERP_2 2
571 # define R300_RS_ROUTE_SOURCE_INTERP_3 3
572 # define R300_RS_ROUTE_SOURCE_INTERP_4 4
573 # define R300_RS_ROUTE_SOURCE_INTERP_5 5 /* GUESS */
574 # define R300_RS_ROUTE_SOURCE_INTERP_6 6 /* GUESS */
575 # define R300_RS_ROUTE_SOURCE_INTERP_7 7 /* GUESS */
576 # define R300_RS_ROUTE_ENABLE (1 << 3) /* GUESS */
577 # define R300_RS_ROUTE_DEST_SHIFT 6
578 # define R300_RS_ROUTE_DEST_MASK (31 << 6) /* GUESS */
579
580 /* Special handling for color: When the fragment program uses color,
581 // the ROUTE_0_COLOR bit is set and ROUTE_0_COLOR_DEST contains the
582 // color register index. */
583 # define R300_RS_ROUTE_0_COLOR (1 << 14)
584 # define R300_RS_ROUTE_0_COLOR_DEST_SHIFT 17
585 # define R300_RS_ROUTE_0_COLOR_DEST_MASK (31 << 17) /* GUESS */
586 /* As above, but for secondary color */
587 # define R300_RS_ROUTE_1_COLOR1 (1 << 14)
588 # define R300_RS_ROUTE_1_COLOR1_DEST_SHIFT 17
589 # define R300_RS_ROUTE_1_COLOR1_DEST_MASK (31 << 17)
590 # define R300_RS_ROUTE_1_UNKNOWN11 (1 << 11)
591 /* END */
592
593 /* BEGIN: Scissors and cliprects
594 // There are four clipping rectangles. Their corner coordinates are inclusive.
595 // Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending
596 // on whether the pixel is inside cliprects 0-3, respectively. For example,
597 // if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned
598 // the number 3 (binary 0011).
599 // Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set,
600 // the pixel is rasterized.
601 //
602 // In addition to this, there is a scissors rectangle. Only pixels inside the
603 // scissors rectangle are drawn. (coordinates are inclusive)
604 //
605 // For some reason, the top-left corner of the framebuffer is at (1440, 1440)
606 // for the purpose of clipping and scissors. */
607 #define R300_RE_CLIPRECT_TL_0 0x43B0
608 #define R300_RE_CLIPRECT_BR_0 0x43B4
609 #define R300_RE_CLIPRECT_TL_1 0x43B8
610 #define R300_RE_CLIPRECT_BR_1 0x43BC
611 #define R300_RE_CLIPRECT_TL_2 0x43C0
612 #define R300_RE_CLIPRECT_BR_2 0x43C4
613 #define R300_RE_CLIPRECT_TL_3 0x43C8
614 #define R300_RE_CLIPRECT_BR_3 0x43CC
615 # define R300_CLIPRECT_OFFSET 1440
616 # define R300_CLIPRECT_MASK 0x1FFF
617 # define R300_CLIPRECT_X_SHIFT 0
618 # define R300_CLIPRECT_X_MASK (0x1FFF << 0)
619 # define R300_CLIPRECT_Y_SHIFT 13
620 # define R300_CLIPRECT_Y_MASK (0x1FFF << 13)
621 #define R300_RE_CLIPRECT_CNTL 0x43D0
622 # define R300_CLIP_OUT (1 << 0)
623 # define R300_CLIP_0 (1 << 1)
624 # define R300_CLIP_1 (1 << 2)
625 # define R300_CLIP_10 (1 << 3)
626 # define R300_CLIP_2 (1 << 4)
627 # define R300_CLIP_20 (1 << 5)
628 # define R300_CLIP_21 (1 << 6)
629 # define R300_CLIP_210 (1 << 7)
630 # define R300_CLIP_3 (1 << 8)
631 # define R300_CLIP_30 (1 << 9)
632 # define R300_CLIP_31 (1 << 10)
633 # define R300_CLIP_310 (1 << 11)
634 # define R300_CLIP_32 (1 << 12)
635 # define R300_CLIP_320 (1 << 13)
636 # define R300_CLIP_321 (1 << 14)
637 # define R300_CLIP_3210 (1 << 15)
638
639 /* gap */
640 #define R300_RE_SCISSORS_TL 0x43E0
641 #define R300_RE_SCISSORS_BR 0x43E4
642 # define R300_SCISSORS_OFFSET 1440
643 # define R300_SCISSORS_X_SHIFT 0
644 # define R300_SCISSORS_X_MASK (0x1FFF << 0)
645 # define R300_SCISSORS_Y_SHIFT 13
646 # define R300_SCISSORS_Y_MASK (0x1FFF << 13)
647 /* END */
648
649 /* BEGIN: Texture specification
650 // The texture specification dwords are grouped by meaning and not by texture unit.
651 // This means that e.g. the offset for texture image unit N is found in register
652 // TX_OFFSET_0 + (4*N) */
653 #define R300_TX_FILTER_0 0x4400
654 # define R300_TX_REPEAT 0
655 # define R300_TX_MIRRORED 1
656 # define R300_TX_CLAMP 4
657 # define R300_TX_CLAMP_TO_EDGE 2
658 # define R300_TX_CLAMP_TO_BORDER 6
659 # define R300_TX_WRAP_S_SHIFT 0
660 # define R300_TX_WRAP_S_MASK (7 << 0)
661 # define R300_TX_WRAP_T_SHIFT 3
662 # define R300_TX_WRAP_T_MASK (7 << 3)
663 # define R300_TX_WRAP_Q_SHIFT 6
664 # define R300_TX_WRAP_Q_MASK (7 << 6)
665 # define R300_TX_MAG_FILTER_NEAREST (1 << 9)
666 # define R300_TX_MAG_FILTER_LINEAR (2 << 9)
667 # define R300_TX_MAG_FILTER_MASK (3 << 9)
668 # define R300_TX_MIN_FILTER_NEAREST (1 << 11)
669 # define R300_TX_MIN_FILTER_LINEAR (2 << 11)
670 # define R300_TX_MIN_FILTER_NEAREST_MIP_NEAREST (5 << 11)
671 # define R300_TX_MIN_FILTER_NEAREST_MIP_LINEAR (9 << 11)
672 # define R300_TX_MIN_FILTER_LINEAR_MIP_NEAREST (6 << 11)
673 # define R300_TX_MIN_FILTER_LINEAR_MIP_LINEAR (10 << 11)
674
675 /* NOTE: NEAREST doesnt seem to exist.
676 Im not seting MAG_FILTER_MASK and (3 << 11) on for all
677 anisotropy modes because that would void selected mag filter */
678 # define R300_TX_MIN_FILTER_ANISO_NEAREST ((0 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
679 # define R300_TX_MIN_FILTER_ANISO_LINEAR ((0 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
680 # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST ((1 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
681 # define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR ((2 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
682 # define R300_TX_MIN_FILTER_MASK ( (15 << 11) | (3 << 13) )
683 # define R300_TX_MAX_ANISO_1_TO_1 (0 << 21)
684 # define R300_TX_MAX_ANISO_2_TO_1 (2 << 21)
685 # define R300_TX_MAX_ANISO_4_TO_1 (4 << 21)
686 # define R300_TX_MAX_ANISO_8_TO_1 (6 << 21)
687 # define R300_TX_MAX_ANISO_16_TO_1 (8 << 21)
688 # define R300_TX_MAX_ANISO_MASK (14 << 21)
689
690 #define R300_TX_UNK1_0 0x4440
691 # define R300_LOD_BIAS_MASK 0x1fff
692
693 #define R300_TX_SIZE_0 0x4480
694 # define R300_TX_WIDTHMASK_SHIFT 0
695 # define R300_TX_WIDTHMASK_MASK (2047 << 0)
696 # define R300_TX_HEIGHTMASK_SHIFT 11
697 # define R300_TX_HEIGHTMASK_MASK (2047 << 11)
698 # define R300_TX_UNK23 (1 << 23)
699 # define R300_TX_SIZE_SHIFT 26 /* largest of width, height */
700 # define R300_TX_SIZE_MASK (15 << 26)
701 #define R300_TX_FORMAT_0 0x44C0
702 /* The interpretation of the format word by Wladimir van der Laan */
703 /* The X, Y, Z and W refer to the layout of the components.
704 They are given meanings as R, G, B and Alpha by the swizzle
705 specification */
706 # define R300_TX_FORMAT_X8 0x0
707 # define R300_TX_FORMAT_X16 0x1
708 # define R300_TX_FORMAT_Y4X4 0x2
709 # define R300_TX_FORMAT_Y8X8 0x3
710 # define R300_TX_FORMAT_Y16X16 0x4
711 # define R300_TX_FORMAT_Z3Y3X2 0x5
712 # define R300_TX_FORMAT_Z5Y6X5 0x6
713 # define R300_TX_FORMAT_Z6Y5X5 0x7
714 # define R300_TX_FORMAT_Z11Y11X10 0x8
715 # define R300_TX_FORMAT_Z10Y11X11 0x9
716 # define R300_TX_FORMAT_W4Z4Y4X4 0xA
717 # define R300_TX_FORMAT_W1Z5Y5X5 0xB
718 # define R300_TX_FORMAT_W8Z8Y8X8 0xC
719 # define R300_TX_FORMAT_W2Z10Y10X10 0xD
720 # define R300_TX_FORMAT_W16Z16Y16X16 0xE
721 # define R300_TX_FORMAT_DXT1 0xF
722 # define R300_TX_FORMAT_DXT3 0x10
723 # define R300_TX_FORMAT_DXT5 0x11
724 # define R300_TX_FORMAT_D3DMFT_CxV8U8 0x12 /* no swizzle */
725 # define R300_TX_FORMAT_A8R8G8B8 0x13 /* no swizzle */
726 # define R300_TX_FORMAT_B8G8_B8G8 0x14 /* no swizzle */
727 # define R300_TX_FORMAT_G8R8_G8B8 0x15 /* no swizzle */
728 /* 0x16 - some 16 bit green format.. ?? */
729 # define R300_TX_FORMAT_UNK25 (1 << 25) /* no swizzle */
730
731 /* gap */
732 /* Floating point formats */
733 /* Note - hardware supports both 16 and 32 bit floating point */
734 # define R300_TX_FORMAT_FL_I16 0x18
735 # define R300_TX_FORMAT_FL_I16A16 0x19
736 # define R300_TX_FORMAT_FL_R16G16B16A16 0x1A
737 # define R300_TX_FORMAT_FL_I32 0x1B
738 # define R300_TX_FORMAT_FL_I32A32 0x1C
739 # define R300_TX_FORMAT_FL_R32G32B32A32 0x1D
740 /* alpha modes, convenience mostly */
741 /* if you have alpha, pick constant appropriate to the
742 number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */
743 # define R300_TX_FORMAT_ALPHA_1CH 0x000
744 # define R300_TX_FORMAT_ALPHA_2CH 0x200
745 # define R300_TX_FORMAT_ALPHA_4CH 0x600
746 # define R300_TX_FORMAT_ALPHA_NONE 0xA00
747 /* Swizzling */
748 /* constants */
749 # define R300_TX_FORMAT_X 0
750 # define R300_TX_FORMAT_Y 1
751 # define R300_TX_FORMAT_Z 2
752 # define R300_TX_FORMAT_W 3
753 # define R300_TX_FORMAT_ZERO 4
754 # define R300_TX_FORMAT_ONE 5
755 # define R300_TX_FORMAT_CUT_Z 6 /* 2.0*Z, everything above 1.0 is set to 0.0 */
756 # define R300_TX_FORMAT_CUT_W 7 /* 2.0*W, everything above 1.0 is set to 0.0 */
757
758 # define R300_TX_FORMAT_B_SHIFT 18
759 # define R300_TX_FORMAT_G_SHIFT 15
760 # define R300_TX_FORMAT_R_SHIFT 12
761 # define R300_TX_FORMAT_A_SHIFT 9
762 /* Convenience macro to take care of layout and swizzling */
763 # define R300_EASY_TX_FORMAT(B, G, R, A, FMT) (\
764 ((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT) \
765 | ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT) \
766 | ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT) \
767 | ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT) \
768 | (R300_TX_FORMAT_##FMT) \
769 )
770 /* These can be ORed with result of R300_EASY_TX_FORMAT() */
771 /* We don't really know what they do. Take values from a constant color ? */
772 # define R300_TX_FORMAT_CONST_X (1<<5)
773 # define R300_TX_FORMAT_CONST_Y (2<<5)
774 # define R300_TX_FORMAT_CONST_Z (4<<5)
775 # define R300_TX_FORMAT_CONST_W (8<<5)
776
777 # define R300_TX_FORMAT_YUV_MODE 0x00800000
778
779 #define R300_TX_OFFSET_0 0x4540
780 /* BEGIN: Guess from R200 */
781 # define R300_TXO_ENDIAN_NO_SWAP (0 << 0)
782 # define R300_TXO_ENDIAN_BYTE_SWAP (1 << 0)
783 # define R300_TXO_ENDIAN_WORD_SWAP (2 << 0)
784 # define R300_TXO_ENDIAN_HALFDW_SWAP (3 << 0)
785 # define R300_TXO_OFFSET_MASK 0xffffffe0
786 # define R300_TXO_OFFSET_SHIFT 5
787 /* END */
788 #define R300_TX_UNK4_0 0x4580
789 #define R300_TX_BORDER_COLOR_0 0x45C0 //ff00ff00 == { 0, 1.0, 0, 1.0 }
790
791 /* END */
792
793 /* BEGIN: Fragment program instruction set
794 // Fragment programs are written directly into register space.
795 // There are separate instruction streams for texture instructions and ALU
796 // instructions.
797 // In order to synchronize these streams, the program is divided into up
798 // to 4 nodes. Each node begins with a number of TEX operations, followed
799 // by a number of ALU operations.
800 // The first node can have zero TEX ops, all subsequent nodes must have at least
801 // one TEX ops.
802 // All nodes must have at least one ALU op.
803 //
804 // The index of the last node is stored in PFS_CNTL_0: A value of 0 means
805 // 1 node, a value of 3 means 4 nodes.
806 // The total amount of instructions is defined in PFS_CNTL_2. The offsets are
807 // offsets into the respective instruction streams, while *_END points to the
808 // last instruction relative to this offset. */
809 #define R300_PFS_CNTL_0 0x4600
810 # define R300_PFS_CNTL_LAST_NODES_SHIFT 0
811 # define R300_PFS_CNTL_LAST_NODES_MASK (3 << 0)
812 # define R300_PFS_CNTL_FIRST_NODE_HAS_TEX (1 << 3)
813 #define R300_PFS_CNTL_1 0x4604
814 /* There is an unshifted value here which has so far always been equal to the
815 // index of the highest used temporary register. */
816 #define R300_PFS_CNTL_2 0x4608
817 # define R300_PFS_CNTL_ALU_OFFSET_SHIFT 0
818 # define R300_PFS_CNTL_ALU_OFFSET_MASK (63 << 0)
819 # define R300_PFS_CNTL_ALU_END_SHIFT 6
820 # define R300_PFS_CNTL_ALU_END_MASK (63 << 0)
821 # define R300_PFS_CNTL_TEX_OFFSET_SHIFT 12
822 # define R300_PFS_CNTL_TEX_OFFSET_MASK (31 << 12) /* GUESS */
823 # define R300_PFS_CNTL_TEX_END_SHIFT 18
824 # define R300_PFS_CNTL_TEX_END_MASK (31 << 18) /* GUESS */
825
826 /* gap */
827 /* Nodes are stored backwards. The last active node is always stored in
828 // PFS_NODE_3.
829 // Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The
830 // first node is stored in NODE_2, the second node is stored in NODE_3.
831 //
832 // Offsets are relative to the master offset from PFS_CNTL_2.
833 // LAST_NODE is set for the last node, and only for the last node. */
834 #define R300_PFS_NODE_0 0x4610
835 #define R300_PFS_NODE_1 0x4614
836 #define R300_PFS_NODE_2 0x4618
837 #define R300_PFS_NODE_3 0x461C
838 # define R300_PFS_NODE_ALU_OFFSET_SHIFT 0
839 # define R300_PFS_NODE_ALU_OFFSET_MASK (63 << 0)
840 # define R300_PFS_NODE_ALU_END_SHIFT 6
841 # define R300_PFS_NODE_ALU_END_MASK (63 << 6)
842 # define R300_PFS_NODE_TEX_OFFSET_SHIFT 12
843 # define R300_PFS_NODE_TEX_OFFSET_MASK (31 << 12)
844 # define R300_PFS_NODE_TEX_END_SHIFT 17
845 # define R300_PFS_NODE_TEX_END_MASK (31 << 17)
846 # define R300_PFS_NODE_LAST_NODE (1 << 22)
847
848 /* TEX
849 // As far as I can tell, texture instructions cannot write into output
850 // registers directly. A subsequent ALU instruction is always necessary,
851 // even if it's just MAD o0, r0, 1, 0 */
852 #define R300_PFS_TEXI_0 0x4620
853 # define R300_FPITX_SRC_SHIFT 0
854 # define R300_FPITX_SRC_MASK (31 << 0)
855 # define R300_FPITX_SRC_CONST (1 << 5) /* GUESS */
856 # define R300_FPITX_DST_SHIFT 6
857 # define R300_FPITX_DST_MASK (31 << 6)
858 # define R300_FPITX_IMAGE_SHIFT 11
859 # define R300_FPITX_IMAGE_MASK (15 << 11) /* GUESS based on layout and native limits */
860 /* Unsure if these are opcodes, or some kind of bitfield, but this is how
861 * they were set when I checked
862 */
863 # define R300_FPITX_OPCODE_SHIFT 15
864 # define R300_FPITX_OP_TEX 1
865 # define R300_FPITX_OP_TXP 3
866 # define R300_FPITX_OP_TXB 4
867
868 /* ALU
869 // The ALU instructions register blocks are enumerated according to the order
870 // in which fglrx. I assume there is space for 64 instructions, since
871 // each block has space for a maximum of 64 DWORDs, and this matches reported
872 // native limits.
873 //
874 // The basic functional block seems to be one MAD for each color and alpha,
875 // and an adder that adds all components after the MUL.
876 // - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands
877 // - DP4: Use OUTC_DP4, OUTA_DP4
878 // - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands
879 // - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands
880 // - CMP: If ARG2 < 0, return ARG1, else return ARG0
881 // - FLR: use FRC+MAD
882 // - XPD: use MAD+MAD
883 // - SGE, SLT: use MAD+CMP
884 // - RSQ: use ABS modifier for argument
885 // - Use OUTC_REPL_ALPHA to write results of an alpha-only operation (e.g. RCP)
886 // into color register
887 // - apparently, there's no quick DST operation
888 // - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2"
889 // - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0"
890 // - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1"
891 //
892 // Operand selection
893 // First stage selects three sources from the available registers and
894 // constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha).
895 // fglrx sorts the three source fields: Registers before constants,
896 // lower indices before higher indices; I do not know whether this is necessary.
897 // fglrx fills unused sources with "read constant 0"
898 // According to specs, you cannot select more than two different constants.
899 //
900 // Second stage selects the operands from the sources. This is defined in
901 // INSTR0 (color) and INSTR2 (alpha). You can also select the special constants
902 // zero and one.
903 // Swizzling and negation happens in this stage, as well.
904 //
905 // Important: Color and alpha seem to be mostly separate, i.e. their sources
906 // selection appears to be fully independent (the register storage is probably
907 // physically split into a color and an alpha section).
908 // However (because of the apparent physical split), there is some interaction
909 // WRT swizzling. If, for example, you want to load an R component into an
910 // Alpha operand, this R component is taken from a *color* source, not from
911 // an alpha source. The corresponding register doesn't even have to appear in
912 // the alpha sources list. (I hope this alll makes sense to you)
913 //
914 // Destination selection
915 // The destination register index is in FPI1 (color) and FPI3 (alpha) together
916 // with enable bits.
917 // There are separate enable bits for writing into temporary registers
918 // (DSTC_REG_* /DSTA_REG) and and program output registers (DSTC_OUTPUT_* /DSTA_OUTPUT).
919 // You can write to both at once, or not write at all (the same index
920 // must be used for both).
921 //
922 // Note: There is a special form for LRP
923 // - Argument order is the same as in ARB_fragment_program.
924 // - Operation is MAD
925 // - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP
926 // - Set FPI0/FPI2_SPECIAL_LRP
927 // Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD */
928 #define R300_PFS_INSTR1_0 0x46C0
929 # define R300_FPI1_SRC0C_SHIFT 0
930 # define R300_FPI1_SRC0C_MASK (31 << 0)
931 # define R300_FPI1_SRC0C_CONST (1 << 5)
932 # define R300_FPI1_SRC1C_SHIFT 6
933 # define R300_FPI1_SRC1C_MASK (31 << 6)
934 # define R300_FPI1_SRC1C_CONST (1 << 11)
935 # define R300_FPI1_SRC2C_SHIFT 12
936 # define R300_FPI1_SRC2C_MASK (31 << 12)
937 # define R300_FPI1_SRC2C_CONST (1 << 17)
938 # define R300_FPI1_DSTC_SHIFT 18
939 # define R300_FPI1_DSTC_MASK (31 << 18)
940 # define R300_FPI1_DSTC_REG_X (1 << 23)
941 # define R300_FPI1_DSTC_REG_Y (1 << 24)
942 # define R300_FPI1_DSTC_REG_Z (1 << 25)
943 # define R300_FPI1_DSTC_OUTPUT_X (1 << 26)
944 # define R300_FPI1_DSTC_OUTPUT_Y (1 << 27)
945 # define R300_FPI1_DSTC_OUTPUT_Z (1 << 28)
946
947 #define R300_PFS_INSTR3_0 0x47C0
948 # define R300_FPI3_SRC0A_SHIFT 0
949 # define R300_FPI3_SRC0A_MASK (31 << 0)
950 # define R300_FPI3_SRC0A_CONST (1 << 5)
951 # define R300_FPI3_SRC1A_SHIFT 6
952 # define R300_FPI3_SRC1A_MASK (31 << 6)
953 # define R300_FPI3_SRC1A_CONST (1 << 11)
954 # define R300_FPI3_SRC2A_SHIFT 12
955 # define R300_FPI3_SRC2A_MASK (31 << 12)
956 # define R300_FPI3_SRC2A_CONST (1 << 17)
957 # define R300_FPI3_DSTA_SHIFT 18
958 # define R300_FPI3_DSTA_MASK (31 << 18)
959 # define R300_FPI3_DSTA_REG (1 << 23)
960 # define R300_FPI3_DSTA_OUTPUT (1 << 24)
961
962 #define R300_PFS_INSTR0_0 0x48C0
963 # define R300_FPI0_ARGC_SRC0C_XYZ 0
964 # define R300_FPI0_ARGC_SRC0C_XXX 1
965 # define R300_FPI0_ARGC_SRC0C_YYY 2
966 # define R300_FPI0_ARGC_SRC0C_ZZZ 3
967 # define R300_FPI0_ARGC_SRC1C_XYZ 4
968 # define R300_FPI0_ARGC_SRC1C_XXX 5
969 # define R300_FPI0_ARGC_SRC1C_YYY 6
970 # define R300_FPI0_ARGC_SRC1C_ZZZ 7
971 # define R300_FPI0_ARGC_SRC2C_XYZ 8
972 # define R300_FPI0_ARGC_SRC2C_XXX 9
973 # define R300_FPI0_ARGC_SRC2C_YYY 10
974 # define R300_FPI0_ARGC_SRC2C_ZZZ 11
975 # define R300_FPI0_ARGC_SRC0A 12
976 # define R300_FPI0_ARGC_SRC1A 13
977 # define R300_FPI0_ARGC_SRC2A 14
978 # define R300_FPI0_ARGC_SRC1C_LRP 15
979 # define R300_FPI0_ARGC_ZERO 20
980 # define R300_FPI0_ARGC_ONE 21
981 # define R300_FPI0_ARGC_HALF 22 /* GUESS */
982 # define R300_FPI0_ARGC_SRC0C_YZX 23
983 # define R300_FPI0_ARGC_SRC1C_YZX 24
984 # define R300_FPI0_ARGC_SRC2C_YZX 25
985 # define R300_FPI0_ARGC_SRC0C_ZXY 26
986 # define R300_FPI0_ARGC_SRC1C_ZXY 27
987 # define R300_FPI0_ARGC_SRC2C_ZXY 28
988 # define R300_FPI0_ARGC_SRC0CA_WZY 29
989 # define R300_FPI0_ARGC_SRC1CA_WZY 30
990 # define R300_FPI0_ARGC_SRC2CA_WZY 31
991
992 # define R300_FPI0_ARG0C_SHIFT 0
993 # define R300_FPI0_ARG0C_MASK (31 << 0)
994 # define R300_FPI0_ARG0C_NEG (1 << 5)
995 # define R300_FPI0_ARG0C_ABS (1 << 6)
996 # define R300_FPI0_ARG1C_SHIFT 7
997 # define R300_FPI0_ARG1C_MASK (31 << 7)
998 # define R300_FPI0_ARG1C_NEG (1 << 12)
999 # define R300_FPI0_ARG1C_ABS (1 << 13)
1000 # define R300_FPI0_ARG2C_SHIFT 14
1001 # define R300_FPI0_ARG2C_MASK (31 << 14)
1002 # define R300_FPI0_ARG2C_NEG (1 << 19)
1003 # define R300_FPI0_ARG2C_ABS (1 << 20)
1004 # define R300_FPI0_SPECIAL_LRP (1 << 21)
1005 # define R300_FPI0_OUTC_MAD (0 << 23)
1006 # define R300_FPI0_OUTC_DP3 (1 << 23)
1007 # define R300_FPI0_OUTC_DP4 (2 << 23)
1008 # define R300_FPI0_OUTC_MIN (4 << 23)
1009 # define R300_FPI0_OUTC_MAX (5 << 23)
1010 # define R300_FPI0_OUTC_CMP (8 << 23)
1011 # define R300_FPI0_OUTC_FRC (9 << 23)
1012 # define R300_FPI0_OUTC_REPL_ALPHA (10 << 23)
1013 # define R300_FPI0_OUTC_SAT (1 << 30)
1014 # define R300_FPI0_UNKNOWN_31 (1 << 31)
1015
1016 #define R300_PFS_INSTR2_0 0x49C0
1017 # define R300_FPI2_ARGA_SRC0C_X 0
1018 # define R300_FPI2_ARGA_SRC0C_Y 1
1019 # define R300_FPI2_ARGA_SRC0C_Z 2
1020 # define R300_FPI2_ARGA_SRC1C_X 3
1021 # define R300_FPI2_ARGA_SRC1C_Y 4
1022 # define R300_FPI2_ARGA_SRC1C_Z 5
1023 # define R300_FPI2_ARGA_SRC2C_X 6
1024 # define R300_FPI2_ARGA_SRC2C_Y 7
1025 # define R300_FPI2_ARGA_SRC2C_Z 8
1026 # define R300_FPI2_ARGA_SRC0A 9
1027 # define R300_FPI2_ARGA_SRC1A 10
1028 # define R300_FPI2_ARGA_SRC2A 11
1029 # define R300_FPI2_ARGA_SRC1A_LRP 15
1030 # define R300_FPI2_ARGA_ZERO 16
1031 # define R300_FPI2_ARGA_ONE 17
1032 # define R300_FPI2_ARGA_HALF 18 /* GUESS */
1033
1034 # define R300_FPI2_ARG0A_SHIFT 0
1035 # define R300_FPI2_ARG0A_MASK (31 << 0)
1036 # define R300_FPI2_ARG0A_NEG (1 << 5)
1037 # define R300_FPI2_ARG0A_ABS (1 << 6) /* GUESS */
1038 # define R300_FPI2_ARG1A_SHIFT 7
1039 # define R300_FPI2_ARG1A_MASK (31 << 7)
1040 # define R300_FPI2_ARG1A_NEG (1 << 12)
1041 # define R300_FPI2_ARG1A_ABS (1 << 13) /* GUESS */
1042 # define R300_FPI2_ARG2A_SHIFT 14
1043 # define R300_FPI2_ARG2A_MASK (31 << 14)
1044 # define R300_FPI2_ARG2A_NEG (1 << 19)
1045 # define R300_FPI2_ARG2A_ABS (1 << 20) /* GUESS */
1046 # define R300_FPI2_SPECIAL_LRP (1 << 21)
1047 # define R300_FPI2_OUTA_MAD (0 << 23)
1048 # define R300_FPI2_OUTA_DP4 (1 << 23)
1049 # define R300_FPI2_OUTA_MIN (2 << 23)
1050 # define R300_FPI2_OUTA_MAX (3 << 23)
1051 # define R300_FPI2_OUTA_CMP (6 << 23)
1052 # define R300_FPI2_OUTA_FRC (7 << 23)
1053 # define R300_FPI2_OUTA_EX2 (8 << 23)
1054 # define R300_FPI2_OUTA_LG2 (9 << 23)
1055 # define R300_FPI2_OUTA_RCP (10 << 23)
1056 # define R300_FPI2_OUTA_RSQ (11 << 23)
1057 # define R300_FPI2_OUTA_SAT (1 << 30)
1058 # define R300_FPI2_UNKNOWN_31 (1 << 31)
1059 /* END */
1060
1061 /* gap */
1062 #define R300_PP_ALPHA_TEST 0x4BD4
1063 # define R300_REF_ALPHA_MASK 0x000000ff
1064 # define R300_ALPHA_TEST_FAIL (0 << 8)
1065 # define R300_ALPHA_TEST_LESS (1 << 8)
1066 # define R300_ALPHA_TEST_LEQUAL (3 << 8)
1067 # define R300_ALPHA_TEST_EQUAL (2 << 8)
1068 # define R300_ALPHA_TEST_GEQUAL (6 << 8)
1069 # define R300_ALPHA_TEST_GREATER (4 << 8)
1070 # define R300_ALPHA_TEST_NEQUAL (5 << 8)
1071 # define R300_ALPHA_TEST_PASS (7 << 8)
1072 # define R300_ALPHA_TEST_OP_MASK (7 << 8)
1073 # define R300_ALPHA_TEST_ENABLE (1 << 11)
1074
1075 /* gap */
1076 /* Fragment program parameters in 7.16 floating point */
1077 #define R300_PFS_PARAM_0_X 0x4C00
1078 #define R300_PFS_PARAM_0_Y 0x4C04
1079 #define R300_PFS_PARAM_0_Z 0x4C08
1080 #define R300_PFS_PARAM_0_W 0x4C0C
1081 /* GUESS: PARAM_31 is last, based on native limits reported by fglrx */
1082 #define R300_PFS_PARAM_31_X 0x4DF0
1083 #define R300_PFS_PARAM_31_Y 0x4DF4
1084 #define R300_PFS_PARAM_31_Z 0x4DF8
1085 #define R300_PFS_PARAM_31_W 0x4DFC
1086
1087 /* Notes:
1088 // - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in the application
1089 // - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND are set to the same
1090 // function (both registers are always set up completely in any case)
1091 // - Most blend flags are simply copied from R200 and not tested yet */
1092 #define R300_RB3D_CBLEND 0x4E04
1093 #define R300_RB3D_ABLEND 0x4E08
1094 /* the following only appear in CBLEND */
1095 # define R300_BLEND_ENABLE (1 << 0)
1096 # define R300_BLEND_UNKNOWN (3 << 1)
1097 # define R300_BLEND_NO_SEPARATE (1 << 3)
1098 /* the following are shared between CBLEND and ABLEND */
1099 # define R300_FCN_MASK (3 << 12)
1100 # define R300_COMB_FCN_ADD_CLAMP (0 << 12)
1101 # define R300_COMB_FCN_ADD_NOCLAMP (1 << 12)
1102 # define R300_COMB_FCN_SUB_CLAMP (2 << 12)
1103 # define R300_COMB_FCN_SUB_NOCLAMP (3 << 12)
1104 # define R300_SRC_BLEND_GL_ZERO (32 << 16)
1105 # define R300_SRC_BLEND_GL_ONE (33 << 16)
1106 # define R300_SRC_BLEND_GL_SRC_COLOR (34 << 16)
1107 # define R300_SRC_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 16)
1108 # define R300_SRC_BLEND_GL_DST_COLOR (36 << 16)
1109 # define R300_SRC_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 16)
1110 # define R300_SRC_BLEND_GL_SRC_ALPHA (38 << 16)
1111 # define R300_SRC_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 16)
1112 # define R300_SRC_BLEND_GL_DST_ALPHA (40 << 16)
1113 # define R300_SRC_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 16)
1114 # define R300_SRC_BLEND_GL_SRC_ALPHA_SATURATE (42 << 16)
1115 # define R300_SRC_BLEND_MASK (63 << 16)
1116 # define R300_DST_BLEND_GL_ZERO (32 << 24)
1117 # define R300_DST_BLEND_GL_ONE (33 << 24)
1118 # define R300_DST_BLEND_GL_SRC_COLOR (34 << 24)
1119 # define R300_DST_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 24)
1120 # define R300_DST_BLEND_GL_DST_COLOR (36 << 24)
1121 # define R300_DST_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 24)
1122 # define R300_DST_BLEND_GL_SRC_ALPHA (38 << 24)
1123 # define R300_DST_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 24)
1124 # define R300_DST_BLEND_GL_DST_ALPHA (40 << 24)
1125 # define R300_DST_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 24)
1126 # define R300_DST_BLEND_MASK (63 << 24)
1127 #define R300_RB3D_COLORMASK 0x4E0C
1128 # define R300_COLORMASK0_B (1<<0)
1129 # define R300_COLORMASK0_G (1<<1)
1130 # define R300_COLORMASK0_R (1<<2)
1131 # define R300_COLORMASK0_A (1<<3)
1132
1133 /* gap */
1134 #define R300_RB3D_COLOROFFSET0 0x4E28
1135 # define R300_COLOROFFSET_MASK 0xFFFFFFF0 /* GUESS */
1136 #define R300_RB3D_COLOROFFSET1 0x4E2C /* GUESS */
1137 #define R300_RB3D_COLOROFFSET2 0x4E30 /* GUESS */
1138 #define R300_RB3D_COLOROFFSET3 0x4E34 /* GUESS */
1139 /* gap */
1140 /* Bit 16: Larger tiles
1141 // Bit 17: 4x2 tiles
1142 // Bit 18: Extremely weird tile like, but some pixels duplicated? */
1143 #define R300_RB3D_COLORPITCH0 0x4E38
1144 # define R300_COLORPITCH_MASK 0x00001FF8 /* GUESS */
1145 # define R300_COLOR_TILE_ENABLE (1 << 16) /* GUESS */
1146 # define R300_COLOR_MICROTILE_ENABLE (1 << 17) /* GUESS */
1147 # define R300_COLOR_ENDIAN_NO_SWAP (0 << 18) /* GUESS */
1148 # define R300_COLOR_ENDIAN_WORD_SWAP (1 << 18) /* GUESS */
1149 # define R300_COLOR_ENDIAN_DWORD_SWAP (2 << 18) /* GUESS */
1150 # define R300_COLOR_UNKNOWN_22_23 (3 << 22) /* GUESS: Format? - (6<<21) for RGBA? */
1151 #define R300_RB3D_COLORPITCH1 0x4E3C /* GUESS */
1152 #define R300_RB3D_COLORPITCH2 0x4E40 /* GUESS */
1153 #define R300_RB3D_COLORPITCH3 0x4E44 /* GUESS */
1154
1155 /* gap */
1156 /* Guess by Vladimir.
1157 // Set to 0A before 3D operations, set to 02 afterwards. */
1158 #define R300_RB3D_DSTCACHE_CTLSTAT 0x4E4C
1159 # define R300_RB3D_DSTCACHE_02 0x00000002
1160 # define R300_RB3D_DSTCACHE_0A 0x0000000A
1161
1162 /* gap */
1163 /* There seems to be no "write only" setting, so use Z-test = ALWAYS for this. */
1164 /* Bit (1<<8) is the "test" bit. so plain write is 6 - vd */
1165 #define R300_RB3D_ZSTENCIL_CNTL_0 0x4F00
1166 # define R300_RB3D_Z_DISABLED_1 0x00000010 /* GUESS */
1167 # define R300_RB3D_Z_DISABLED_2 0x00000014 /* GUESS */
1168 # define R300_RB3D_Z_TEST 0x00000012
1169 # define R300_RB3D_Z_TEST_AND_WRITE 0x00000016
1170 # define R300_RB3D_Z_WRITE_ONLY 0x00000006
1171
1172 # define R300_RB3D_Z_TEST 0x00000012
1173 # define R300_RB3D_Z_TEST_AND_WRITE 0x00000016
1174 # define R300_RB3D_Z_WRITE_ONLY 0x00000006
1175 # define R300_RB3D_STENCIL_ENABLE 0x00000001
1176
1177 #define R300_RB3D_ZSTENCIL_CNTL_1 0x4F04
1178 /* functions */
1179 # define R300_ZS_NEVER 0
1180 # define R300_ZS_LESS 1
1181 # define R300_ZS_LEQUAL 2
1182 # define R300_ZS_EQUAL 3
1183 # define R300_ZS_GEQUAL 4
1184 # define R300_ZS_GREATER 5
1185 # define R300_ZS_NOTEQUAL 6
1186 # define R300_ZS_ALWAYS 7
1187 # define R300_ZS_MASK 7
1188 /* operations */
1189 # define R300_ZS_KEEP 0
1190 # define R300_ZS_ZERO 1
1191 # define R300_ZS_REPLACE 2
1192 # define R300_ZS_INCR 3
1193 # define R300_ZS_DECR 4
1194 # define R300_ZS_INVERT 5
1195 # define R300_ZS_INCR_WRAP 6
1196 # define R300_ZS_DECR_WRAP 7
1197
1198 /* front and back refer to operations done for front
1199 and back faces, i.e. separate stencil function support */
1200 # define R300_RB3D_ZS1_DEPTH_FUNC_SHIFT 0
1201 # define R300_RB3D_ZS1_FRONT_FUNC_SHIFT 3
1202 # define R300_RB3D_ZS1_FRONT_FAIL_OP_SHIFT 6
1203 # define R300_RB3D_ZS1_FRONT_ZPASS_OP_SHIFT 9
1204 # define R300_RB3D_ZS1_FRONT_ZFAIL_OP_SHIFT 12
1205 # define R300_RB3D_ZS1_BACK_FUNC_SHIFT 15
1206 # define R300_RB3D_ZS1_BACK_FAIL_OP_SHIFT 18
1207 # define R300_RB3D_ZS1_BACK_ZPASS_OP_SHIFT 21
1208 # define R300_RB3D_ZS1_BACK_ZFAIL_OP_SHIFT 24
1209
1210
1211
1212 #define R300_RB3D_ZSTENCIL_CNTL_2 0x4F08
1213 # define R300_RB3D_ZS2_STENCIL_REF_SHIFT 0
1214 # define R300_RB3D_ZS2_STENCIL_MASK 0xFF
1215 # define R300_RB3D_ZS2_STENCIL_MASK_SHIFT 8
1216 # define R300_RB3D_ZS2_STENCIL_WRITE_MASK_SHIFT 16
1217
1218 /* gap */
1219 #define R300_RB3D_DEPTHOFFSET 0x4F20
1220 #define R300_RB3D_DEPTHPITCH 0x4F24
1221 # define R300_DEPTHPITCH_MASK 0x00001FF8 /* GUESS */
1222 # define R300_DEPTH_TILE_ENABLE (1 << 16) /* GUESS */
1223 # define R300_DEPTH_MICROTILE_ENABLE (1 << 17) /* GUESS */
1224 # define R300_DEPTH_ENDIAN_NO_SWAP (0 << 18) /* GUESS */
1225 # define R300_DEPTH_ENDIAN_WORD_SWAP (1 << 18) /* GUESS */
1226 # define R300_DEPTH_ENDIAN_DWORD_SWAP (2 << 18) /* GUESS */
1227
1228 /* BEGIN: Vertex program instruction set
1229 // Every instruction is four dwords long:
1230 // DWORD 0: output and opcode
1231 // DWORD 1: first argument
1232 // DWORD 2: second argument
1233 // DWORD 3: third argument
1234 //
1235 // Notes:
1236 // - ABS r, a is implemented as MAX r, a, -a
1237 // - MOV is implemented as ADD to zero
1238 // - XPD is implemented as MUL + MAD
1239 // - FLR is implemented as FRC + ADD
1240 // - apparently, fglrx tries to schedule instructions so that there is at least
1241 // one instruction between the write to a temporary and the first read
1242 // from said temporary; however, violations of this scheduling are allowed
1243 // - register indices seem to be unrelated with OpenGL aliasing to conventional state
1244 // - only one attribute and one parameter can be loaded at a time; however, the
1245 // same attribute/parameter can be used for more than one argument
1246 // - the second software argument for POW is the third hardware argument (no idea why)
1247 // - MAD with only temporaries as input seems to use VPI_OUT_SELECT_MAD_2
1248 //
1249 // There is some magic surrounding LIT:
1250 // The single argument is replicated across all three inputs, but swizzled:
1251 // First argument: xyzy
1252 // Second argument: xyzx
1253 // Third argument: xyzw
1254 // Whenever the result is used later in the fragment program, fglrx forces x and w
1255 // to be 1.0 in the input selection; I don't know whether this is strictly necessary */
1256 #define R300_VPI_OUT_OP_DOT (1 << 0)
1257 #define R300_VPI_OUT_OP_MUL (2 << 0)
1258 #define R300_VPI_OUT_OP_ADD (3 << 0)
1259 #define R300_VPI_OUT_OP_MAD (4 << 0)
1260 #define R300_VPI_OUT_OP_DST (5 << 0)
1261 #define R300_VPI_OUT_OP_FRC (6 << 0)
1262 #define R300_VPI_OUT_OP_MAX (7 << 0)
1263 #define R300_VPI_OUT_OP_MIN (8 << 0)
1264 #define R300_VPI_OUT_OP_SGE (9 << 0)
1265 #define R300_VPI_OUT_OP_SLT (10 << 0)
1266 #define R300_VPI_OUT_OP_UNK12 (12 << 0) /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, vector(scalar, vector) */
1267 #define R300_VPI_OUT_OP_EXP (65 << 0)
1268 #define R300_VPI_OUT_OP_LOG (66 << 0)
1269 #define R300_VPI_OUT_OP_UNK67 (67 << 0) /* Used in fog computations, scalar(scalar) */
1270 #define R300_VPI_OUT_OP_LIT (68 << 0)
1271 #define R300_VPI_OUT_OP_POW (69 << 0)
1272 #define R300_VPI_OUT_OP_RCP (70 << 0)
1273 #define R300_VPI_OUT_OP_RSQ (72 << 0)
1274 #define R300_VPI_OUT_OP_UNK73 (73 << 0) /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, scalar(scalar) */
1275 #define R300_VPI_OUT_OP_EX2 (75 << 0)
1276 #define R300_VPI_OUT_OP_LG2 (76 << 0)
1277 #define R300_VPI_OUT_OP_MAD_2 (128 << 0)
1278 #define R300_VPI_OUT_OP_UNK129 (129 << 0) /* all temps, vector(scalar, vector, vector) */
1279
1280 #define R300_VPI_OUT_REG_CLASS_TEMPORARY (0 << 8)
1281 #define R300_VPI_OUT_REG_CLASS_RESULT (2 << 8)
1282 #define R300_VPI_OUT_REG_CLASS_MASK (31 << 8)
1283
1284 #define R300_VPI_OUT_REG_INDEX_SHIFT 13
1285 #define R300_VPI_OUT_REG_INDEX_MASK (31 << 13) /* GUESS based on fglrx native limits */
1286
1287 #define R300_VPI_OUT_WRITE_X (1 << 20)
1288 #define R300_VPI_OUT_WRITE_Y (1 << 21)
1289 #define R300_VPI_OUT_WRITE_Z (1 << 22)
1290 #define R300_VPI_OUT_WRITE_W (1 << 23)
1291
1292 #define R300_VPI_IN_REG_CLASS_TEMPORARY (0 << 0)
1293 #define R300_VPI_IN_REG_CLASS_ATTRIBUTE (1 << 0)
1294 #define R300_VPI_IN_REG_CLASS_PARAMETER (2 << 0)
1295 #define R300_VPI_IN_REG_CLASS_NONE (9 << 0)
1296 #define R300_VPI_IN_REG_CLASS_MASK (31 << 0) /* GUESS */
1297
1298 #define R300_VPI_IN_REG_INDEX_SHIFT 5
1299 #define R300_VPI_IN_REG_INDEX_MASK (255 << 5) /* GUESS based on fglrx native limits */
1300
1301 /* The R300 can select components from the input register arbitrarily.
1302 // Use the following constants, shifted by the component shift you
1303 // want to select */
1304 #define R300_VPI_IN_SELECT_X 0
1305 #define R300_VPI_IN_SELECT_Y 1
1306 #define R300_VPI_IN_SELECT_Z 2
1307 #define R300_VPI_IN_SELECT_W 3
1308 #define R300_VPI_IN_SELECT_ZERO 4
1309 #define R300_VPI_IN_SELECT_ONE 5
1310 #define R300_VPI_IN_SELECT_MASK 7
1311
1312 #define R300_VPI_IN_X_SHIFT 13
1313 #define R300_VPI_IN_Y_SHIFT 16
1314 #define R300_VPI_IN_Z_SHIFT 19
1315 #define R300_VPI_IN_W_SHIFT 22
1316
1317 #define R300_VPI_IN_NEG_X (1 << 25)
1318 #define R300_VPI_IN_NEG_Y (1 << 26)
1319 #define R300_VPI_IN_NEG_Z (1 << 27)
1320 #define R300_VPI_IN_NEG_W (1 << 28)
1321 /* END */
1322
1323 //BEGIN: Packet 3 commands
1324
1325 // A primitive emission dword.
1326 #define R300_PRIM_TYPE_NONE (0 << 0)
1327 #define R300_PRIM_TYPE_POINT (1 << 0)
1328 #define R300_PRIM_TYPE_LINE (2 << 0)
1329 #define R300_PRIM_TYPE_LINE_STRIP (3 << 0)
1330 #define R300_PRIM_TYPE_TRI_LIST (4 << 0)
1331 #define R300_PRIM_TYPE_TRI_FAN (5 << 0)
1332 #define R300_PRIM_TYPE_TRI_STRIP (6 << 0)
1333 #define R300_PRIM_TYPE_TRI_TYPE2 (7 << 0)
1334 #define R300_PRIM_TYPE_RECT_LIST (8 << 0)
1335 #define R300_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
1336 #define R300_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
1337 #define R300_PRIM_TYPE_POINT_SPRITES (11 << 0) // GUESS (based on r200)
1338 #define R300_PRIM_TYPE_LINE_LOOP (12 << 0)
1339 #define R300_PRIM_TYPE_QUADS (13 << 0)
1340 #define R300_PRIM_TYPE_QUAD_STRIP (14 << 0)
1341 #define R300_PRIM_TYPE_POLYGON (15 << 0)
1342 #define R300_PRIM_TYPE_MASK 0xF
1343 #define R300_PRIM_WALK_IND (1 << 4)
1344 #define R300_PRIM_WALK_LIST (2 << 4)
1345 #define R300_PRIM_WALK_RING (3 << 4)
1346 #define R300_PRIM_WALK_MASK (3 << 4)
1347 #define R300_PRIM_COLOR_ORDER_BGRA (0 << 6) // GUESS (based on r200)
1348 #define R300_PRIM_COLOR_ORDER_RGBA (1 << 6) // GUESS
1349 #define R300_PRIM_NUM_VERTICES_SHIFT 16
1350
1351 // Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR.
1352 // Two parameter dwords:
1353 // 0. The first parameter appears to be always 0
1354 // 1. The second parameter is a standard primitive emission dword.
1355 #define R300_PACKET3_3D_DRAW_VBUF 0x00002800
1356
1357 // Specify the full set of vertex arrays as (address, stride).
1358 // The first parameter is the number of vertex arrays specified.
1359 // The rest of the command is a variable length list of blocks, where
1360 // each block is three dwords long and specifies two arrays.
1361 // The first dword of a block is split into two words, the lower significant
1362 // word refers to the first array, the more significant word to the second
1363 // array in the block.
1364 // The low byte of each word contains the size of an array entry in dwords,
1365 // the high byte contains the stride of the array.
1366 // The second dword of a block contains the pointer to the first array,
1367 // the third dword of a block contains the pointer to the second array.
1368 // Note that if the total number of arrays is odd, the third dword of
1369 // the last block is omitted.
1370 #define R300_PACKET3_3D_LOAD_VBPNTR 0x00002F00
1371
1372 #define R300_PACKET3_INDX_BUFFER 0x00003300
1373 # define R300_EB_UNK1_SHIFT 24
1374 # define R300_EB_UNK1 (0x80<<24)
1375 # define R300_EB_UNK2 0x0810
1376 #define R300_PACKET3_3D_DRAW_INDX_2 0x00003600
1377
1378 //END
1379
1380 #endif /* _R300_REG_H */