ec76fbcb6daa4a173e34b3df7541f210cbebb0e9
[mesa.git] / src / mesa / drivers / dri / r600 / r700_chip.c
1 /*
2 * Copyright (C) 2008-2009 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included
12 * in all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
15 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
18 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
19 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
20 */
21
22 /*
23 * Authors:
24 * Richard Li <RichardZ.Li@amd.com>, <richardradeon@gmail.com>
25 * CooperYuan <cooper.yuan@amd.com>, <cooperyuan@gmail.com>
26 */
27
28 #include "main/imports.h"
29 #include "main/glheader.h"
30 #include "main/simple_list.h"
31
32 #include "r600_context.h"
33 #include "r600_cmdbuf.h"
34
35 #include "r700_state.h"
36 #include "r600_tex.h"
37 #include "r700_oglprog.h"
38 #include "r700_fragprog.h"
39 #include "r700_vertprog.h"
40 #include "r700_ioctl.h"
41
42 #include "radeon_mipmap_tree.h"
43
44 static void r700SendTexState(GLcontext *ctx, struct radeon_state_atom *atom)
45 {
46 context_t *context = R700_CONTEXT(ctx);
47 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
48 struct radeon_bo *bo = NULL;
49 unsigned int i;
50 BATCH_LOCALS(&context->radeon);
51
52 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
53
54 for (i = 0; i < R700_TEXTURE_NUMBERUNITS; i++) {
55 if (ctx->Texture.Unit[i]._ReallyEnabled) {
56 radeonTexObj *t = r700->textures[i];
57 if (t) {
58 if (!t->image_override)
59 bo = t->mt->bo;
60 else
61 bo = t->bo;
62 if (bo) {
63
64 r700SyncSurf(context, bo,
65 RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM,
66 0, TC_ACTION_ENA_bit);
67
68 BEGIN_BATCH_NO_AUTOSTATE(9 + 4);
69 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
70 R600_OUT_BATCH(i * 7);
71 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE0);
72 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE1);
73 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE2);
74 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE3);
75 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE4);
76 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE5);
77 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_RESOURCE6);
78 R600_OUT_BATCH_RELOC(r700->textures[i]->SQ_TEX_RESOURCE2,
79 bo,
80 0,
81 RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0, 0);
82 R600_OUT_BATCH_RELOC(r700->textures[i]->SQ_TEX_RESOURCE3,
83 bo,
84 r700->textures[i]->SQ_TEX_RESOURCE3,
85 RADEON_GEM_DOMAIN_GTT|RADEON_GEM_DOMAIN_VRAM, 0, 0);
86 END_BATCH();
87 COMMIT_BATCH();
88 }
89 }
90 }
91 }
92 }
93
94 static void r700SendTexSamplerState(GLcontext *ctx, struct radeon_state_atom *atom)
95 {
96 context_t *context = R700_CONTEXT(ctx);
97 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
98 unsigned int i;
99 BATCH_LOCALS(&context->radeon);
100 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
101
102 for (i = 0; i < R700_TEXTURE_NUMBERUNITS; i++) {
103 if (ctx->Texture.Unit[i]._ReallyEnabled) {
104 radeonTexObj *t = r700->textures[i];
105 if (t) {
106 BEGIN_BATCH_NO_AUTOSTATE(5);
107 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_SAMPLER, 3));
108 R600_OUT_BATCH(i * 3);
109 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_SAMPLER0);
110 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_SAMPLER1);
111 R600_OUT_BATCH(r700->textures[i]->SQ_TEX_SAMPLER2);
112 END_BATCH();
113 COMMIT_BATCH();
114 }
115 }
116 }
117 }
118
119 static void r700SendTexBorderColorState(GLcontext *ctx, struct radeon_state_atom *atom)
120 {
121 context_t *context = R700_CONTEXT(ctx);
122 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
123 unsigned int i;
124 BATCH_LOCALS(&context->radeon);
125 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
126
127 for (i = 0; i < R700_TEXTURE_NUMBERUNITS; i++) {
128 if (ctx->Texture.Unit[i]._ReallyEnabled) {
129 radeonTexObj *t = r700->textures[i];
130 if (t) {
131 BEGIN_BATCH_NO_AUTOSTATE(2 + 4);
132 R600_OUT_BATCH_REGSEQ((TD_PS_SAMPLER0_BORDER_RED + (i * 16)), 4);
133 R600_OUT_BATCH(r700->textures[i]->TD_PS_SAMPLER0_BORDER_RED);
134 R600_OUT_BATCH(r700->textures[i]->TD_PS_SAMPLER0_BORDER_GREEN);
135 R600_OUT_BATCH(r700->textures[i]->TD_PS_SAMPLER0_BORDER_BLUE);
136 R600_OUT_BATCH(r700->textures[i]->TD_PS_SAMPLER0_BORDER_ALPHA);
137 END_BATCH();
138 COMMIT_BATCH();
139 }
140 }
141 }
142 }
143
144 extern int getTypeSize(GLenum type);
145 static void r700SetupVTXConstants(GLcontext * ctx,
146 void * pAos,
147 StreamDesc * pStreamDesc)
148 {
149 context_t *context = R700_CONTEXT(ctx);
150 struct radeon_aos * paos = (struct radeon_aos *)pAos;
151 unsigned int nVBsize;
152 BATCH_LOCALS(&context->radeon);
153
154 unsigned int uSQ_VTX_CONSTANT_WORD0_0;
155 unsigned int uSQ_VTX_CONSTANT_WORD1_0;
156 unsigned int uSQ_VTX_CONSTANT_WORD2_0 = 0;
157 unsigned int uSQ_VTX_CONSTANT_WORD3_0 = 0;
158 unsigned int uSQ_VTX_CONSTANT_WORD6_0 = 0;
159
160 if (!paos->bo)
161 return;
162
163 if ((context->radeon.radeonScreen->chip_family == CHIP_FAMILY_RV610) ||
164 (context->radeon.radeonScreen->chip_family == CHIP_FAMILY_RV620) ||
165 (context->radeon.radeonScreen->chip_family == CHIP_FAMILY_RS780) ||
166 (context->radeon.radeonScreen->chip_family == CHIP_FAMILY_RS880) ||
167 (context->radeon.radeonScreen->chip_family == CHIP_FAMILY_RV710))
168 r700SyncSurf(context, paos->bo, RADEON_GEM_DOMAIN_GTT, 0, TC_ACTION_ENA_bit);
169 else
170 r700SyncSurf(context, paos->bo, RADEON_GEM_DOMAIN_GTT, 0, VC_ACTION_ENA_bit);
171
172 if(0 == pStreamDesc->stride)
173 {
174 nVBsize = paos->count * pStreamDesc->size * getTypeSize(pStreamDesc->type);
175 }
176 else
177 {
178 nVBsize = paos->count * pStreamDesc->stride;
179 }
180
181 uSQ_VTX_CONSTANT_WORD0_0 = paos->offset;
182 uSQ_VTX_CONSTANT_WORD1_0 = nVBsize - 1;
183
184 SETfield(uSQ_VTX_CONSTANT_WORD2_0, 0, BASE_ADDRESS_HI_shift, BASE_ADDRESS_HI_mask); /* TODO */
185 SETfield(uSQ_VTX_CONSTANT_WORD2_0, pStreamDesc->stride, SQ_VTX_CONSTANT_WORD2_0__STRIDE_shift,
186 SQ_VTX_CONSTANT_WORD2_0__STRIDE_mask);
187 SETfield(uSQ_VTX_CONSTANT_WORD2_0, GetSurfaceFormat(pStreamDesc->type, pStreamDesc->size, NULL),
188 SQ_VTX_CONSTANT_WORD2_0__DATA_FORMAT_shift,
189 SQ_VTX_CONSTANT_WORD2_0__DATA_FORMAT_mask); /* TODO : trace back api for initial data type, not only GL_FLOAT */
190
191 if(GL_TRUE == pStreamDesc->normalize)
192 {
193 SETfield(uSQ_VTX_CONSTANT_WORD2_0, SQ_NUM_FORMAT_NORM,
194 SQ_VTX_CONSTANT_WORD2_0__NUM_FORMAT_ALL_shift, SQ_VTX_CONSTANT_WORD2_0__NUM_FORMAT_ALL_mask);
195 }
196 //else
197 //{
198 // SETfield(uSQ_VTX_CONSTANT_WORD2_0, SQ_NUM_FORMAT_INT,
199 // SQ_VTX_CONSTANT_WORD2_0__NUM_FORMAT_ALL_shift, SQ_VTX_CONSTANT_WORD2_0__NUM_FORMAT_ALL_mask);
200 //}
201
202 if(1 == pStreamDesc->_signed)
203 {
204 SETbit(uSQ_VTX_CONSTANT_WORD2_0, SQ_VTX_CONSTANT_WORD2_0__FORMAT_COMP_ALL_bit);
205 }
206
207 SETfield(uSQ_VTX_CONSTANT_WORD3_0, 1, MEM_REQUEST_SIZE_shift, MEM_REQUEST_SIZE_mask);
208 SETfield(uSQ_VTX_CONSTANT_WORD6_0, SQ_TEX_VTX_VALID_BUFFER,
209 SQ_TEX_RESOURCE_WORD6_0__TYPE_shift, SQ_TEX_RESOURCE_WORD6_0__TYPE_mask);
210
211 BEGIN_BATCH_NO_AUTOSTATE(9 + 2);
212
213 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_RESOURCE, 7));
214 R600_OUT_BATCH((pStreamDesc->element + SQ_FETCH_RESOURCE_VS_OFFSET) * FETCH_RESOURCE_STRIDE);
215 R600_OUT_BATCH(uSQ_VTX_CONSTANT_WORD0_0);
216 R600_OUT_BATCH(uSQ_VTX_CONSTANT_WORD1_0);
217 R600_OUT_BATCH(uSQ_VTX_CONSTANT_WORD2_0);
218 R600_OUT_BATCH(uSQ_VTX_CONSTANT_WORD3_0);
219 R600_OUT_BATCH(0);
220 R600_OUT_BATCH(0);
221 R600_OUT_BATCH(uSQ_VTX_CONSTANT_WORD6_0);
222 R600_OUT_BATCH_RELOC(uSQ_VTX_CONSTANT_WORD0_0,
223 paos->bo,
224 uSQ_VTX_CONSTANT_WORD0_0,
225 RADEON_GEM_DOMAIN_GTT, 0, 0);
226 END_BATCH();
227 COMMIT_BATCH();
228
229 }
230
231 static void r700SendVTXState(GLcontext *ctx, struct radeon_state_atom *atom)
232 {
233 context_t *context = R700_CONTEXT(ctx);
234 struct r700_vertex_program *vp = context->selected_vp;
235 unsigned int i, j = 0;
236 BATCH_LOCALS(&context->radeon);
237 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
238
239 if (context->radeon.tcl.aos_count == 0)
240 return;
241
242 BEGIN_BATCH_NO_AUTOSTATE(6);
243 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_CTL_CONST, 1));
244 R600_OUT_BATCH(mmSQ_VTX_BASE_VTX_LOC - ASIC_CTL_CONST_BASE_INDEX);
245 R600_OUT_BATCH(0);
246
247 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_CTL_CONST, 1));
248 R600_OUT_BATCH(mmSQ_VTX_START_INST_LOC - ASIC_CTL_CONST_BASE_INDEX);
249 R600_OUT_BATCH(0);
250 END_BATCH();
251 COMMIT_BATCH();
252
253 for(i=0; i<VERT_ATTRIB_MAX; i++) {
254 if(vp->mesa_program->Base.InputsRead & (1 << i))
255 {
256 r700SetupVTXConstants(ctx,
257 (void*)(&context->radeon.tcl.aos[j]),
258 &(context->stream_desc[j]));
259 j++;
260 }
261 }
262 }
263
264 static void r700SetRenderTarget(context_t *context, int id)
265 {
266 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
267
268 struct radeon_renderbuffer *rrb;
269 unsigned int nPitchInPixel;
270
271 rrb = radeon_get_colorbuffer(&context->radeon);
272 if (!rrb || !rrb->bo) {
273 return;
274 }
275
276 R600_STATECHANGE(context, cb_target);
277
278 /* color buffer */
279 r700->render_target[id].CB_COLOR0_BASE.u32All = context->radeon.state.color.draw_offset;
280
281 nPitchInPixel = rrb->pitch/rrb->cpp;
282 SETfield(r700->render_target[id].CB_COLOR0_SIZE.u32All, (nPitchInPixel/8)-1,
283 PITCH_TILE_MAX_shift, PITCH_TILE_MAX_mask);
284 SETfield(r700->render_target[id].CB_COLOR0_SIZE.u32All, ( (nPitchInPixel * context->radeon.radeonScreen->driScreen->fbHeight)/64 )-1,
285 SLICE_TILE_MAX_shift, SLICE_TILE_MAX_mask);
286 r700->render_target[id].CB_COLOR0_BASE.u32All = 0;
287 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, ENDIAN_NONE, ENDIAN_shift, ENDIAN_mask);
288 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, ARRAY_LINEAR_GENERAL,
289 CB_COLOR0_INFO__ARRAY_MODE_shift, CB_COLOR0_INFO__ARRAY_MODE_mask);
290 if(4 == rrb->cpp)
291 {
292 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, COLOR_8_8_8_8,
293 CB_COLOR0_INFO__FORMAT_shift, CB_COLOR0_INFO__FORMAT_mask);
294 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, SWAP_ALT, COMP_SWAP_shift, COMP_SWAP_mask);
295 }
296 else
297 {
298 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, COLOR_5_6_5,
299 CB_COLOR0_INFO__FORMAT_shift, CB_COLOR0_INFO__FORMAT_mask);
300 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, SWAP_ALT_REV,
301 COMP_SWAP_shift, COMP_SWAP_mask);
302 }
303 SETbit(r700->render_target[id].CB_COLOR0_INFO.u32All, SOURCE_FORMAT_bit);
304 SETbit(r700->render_target[id].CB_COLOR0_INFO.u32All, BLEND_CLAMP_bit);
305 SETfield(r700->render_target[id].CB_COLOR0_INFO.u32All, NUMBER_UNORM, NUMBER_TYPE_shift, NUMBER_TYPE_mask);
306
307 r700->render_target[id].enabled = GL_TRUE;
308 }
309
310 static void r700SetDepthTarget(context_t *context)
311 {
312 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
313
314 struct radeon_renderbuffer *rrb;
315 unsigned int nPitchInPixel;
316
317 rrb = radeon_get_depthbuffer(&context->radeon);
318 if (!rrb)
319 return;
320
321 R600_STATECHANGE(context, db_target);
322
323 /* depth buf */
324 r700->DB_DEPTH_SIZE.u32All = 0;
325 r700->DB_DEPTH_BASE.u32All = 0;
326 r700->DB_DEPTH_INFO.u32All = 0;
327 r700->DB_DEPTH_VIEW.u32All = 0;
328
329 nPitchInPixel = rrb->pitch/rrb->cpp;
330
331 SETfield(r700->DB_DEPTH_SIZE.u32All, (nPitchInPixel/8)-1,
332 PITCH_TILE_MAX_shift, PITCH_TILE_MAX_mask);
333 SETfield(r700->DB_DEPTH_SIZE.u32All, ( (nPitchInPixel * context->radeon.radeonScreen->driScreen->fbHeight)/64 )-1,
334 SLICE_TILE_MAX_shift, SLICE_TILE_MAX_mask); /* size in pixel / 64 - 1 */
335
336 if(4 == rrb->cpp)
337 {
338 SETfield(r700->DB_DEPTH_INFO.u32All, DEPTH_8_24,
339 DB_DEPTH_INFO__FORMAT_shift, DB_DEPTH_INFO__FORMAT_mask);
340 }
341 else
342 {
343 SETfield(r700->DB_DEPTH_INFO.u32All, DEPTH_16,
344 DB_DEPTH_INFO__FORMAT_shift, DB_DEPTH_INFO__FORMAT_mask);
345 }
346 SETfield(r700->DB_DEPTH_INFO.u32All, ARRAY_1D_TILED_THIN1,
347 DB_DEPTH_INFO__ARRAY_MODE_shift, DB_DEPTH_INFO__ARRAY_MODE_mask);
348 /* r700->DB_PREFETCH_LIMIT.bits.DEPTH_HEIGHT_TILE_MAX = (context->currentDraw->h >> 3) - 1; */ /* z buffer sie may much bigger than what need, so use actual used h. */
349 }
350
351 static void r700SendDepthTargetState(GLcontext *ctx, struct radeon_state_atom *atom)
352 {
353 context_t *context = R700_CONTEXT(ctx);
354 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
355 struct radeon_renderbuffer *rrb;
356 BATCH_LOCALS(&context->radeon);
357 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
358
359 rrb = radeon_get_depthbuffer(&context->radeon);
360 if (!rrb || !rrb->bo) {
361 return;
362 }
363
364 r700SetDepthTarget(context);
365
366 BEGIN_BATCH_NO_AUTOSTATE(8 + 2);
367 R600_OUT_BATCH_REGSEQ(DB_DEPTH_SIZE, 2);
368 R600_OUT_BATCH(r700->DB_DEPTH_SIZE.u32All);
369 R600_OUT_BATCH(r700->DB_DEPTH_VIEW.u32All);
370 R600_OUT_BATCH_REGSEQ(DB_DEPTH_BASE, 2);
371 R600_OUT_BATCH(r700->DB_DEPTH_BASE.u32All);
372 R600_OUT_BATCH(r700->DB_DEPTH_INFO.u32All);
373 R600_OUT_BATCH_RELOC(r700->DB_DEPTH_BASE.u32All,
374 rrb->bo,
375 r700->DB_DEPTH_BASE.u32All,
376 0, RADEON_GEM_DOMAIN_VRAM, 0);
377 END_BATCH();
378
379 if ((context->radeon.radeonScreen->chip_family > CHIP_FAMILY_R600) &&
380 (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770)) {
381 BEGIN_BATCH_NO_AUTOSTATE(2);
382 R600_OUT_BATCH(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
383 R600_OUT_BATCH(1 << 0);
384 END_BATCH();
385 }
386
387 COMMIT_BATCH();
388
389 }
390
391 static void r700SendRenderTargetState(GLcontext *ctx, struct radeon_state_atom *atom)
392 {
393 context_t *context = R700_CONTEXT(ctx);
394 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
395 struct radeon_renderbuffer *rrb;
396 BATCH_LOCALS(&context->radeon);
397 int id = 0;
398 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
399
400 rrb = radeon_get_colorbuffer(&context->radeon);
401 if (!rrb || !rrb->bo) {
402 return;
403 }
404
405 r700SetRenderTarget(context, 0);
406
407 if (id > R700_MAX_RENDER_TARGETS)
408 return;
409
410 if (!r700->render_target[id].enabled)
411 return;
412
413 BEGIN_BATCH_NO_AUTOSTATE(3 + 2);
414 R600_OUT_BATCH_REGSEQ(CB_COLOR0_BASE + (4 * id), 1);
415 R600_OUT_BATCH(r700->render_target[id].CB_COLOR0_BASE.u32All);
416 R600_OUT_BATCH_RELOC(r700->render_target[id].CB_COLOR0_BASE.u32All,
417 rrb->bo,
418 r700->render_target[id].CB_COLOR0_BASE.u32All,
419 0, RADEON_GEM_DOMAIN_VRAM, 0);
420 END_BATCH();
421
422 if ((context->radeon.radeonScreen->chip_family > CHIP_FAMILY_R600) &&
423 (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770)) {
424 BEGIN_BATCH_NO_AUTOSTATE(2);
425 R600_OUT_BATCH(CP_PACKET3(R600_IT_SURFACE_BASE_UPDATE, 0));
426 R600_OUT_BATCH((2 << id));
427 END_BATCH();
428 }
429
430 BEGIN_BATCH_NO_AUTOSTATE(18);
431 R600_OUT_BATCH_REGVAL(CB_COLOR0_SIZE + (4 * id), r700->render_target[id].CB_COLOR0_SIZE.u32All);
432 R600_OUT_BATCH_REGVAL(CB_COLOR0_VIEW + (4 * id), r700->render_target[id].CB_COLOR0_VIEW.u32All);
433 R600_OUT_BATCH_REGVAL(CB_COLOR0_INFO + (4 * id), r700->render_target[id].CB_COLOR0_INFO.u32All);
434 R600_OUT_BATCH_REGVAL(CB_COLOR0_TILE + (4 * id), r700->render_target[id].CB_COLOR0_TILE.u32All);
435 R600_OUT_BATCH_REGVAL(CB_COLOR0_FRAG + (4 * id), r700->render_target[id].CB_COLOR0_FRAG.u32All);
436 R600_OUT_BATCH_REGVAL(CB_COLOR0_MASK + (4 * id), r700->render_target[id].CB_COLOR0_MASK.u32All);
437 END_BATCH();
438
439 COMMIT_BATCH();
440
441 }
442
443 static void r700SendPSState(GLcontext *ctx, struct radeon_state_atom *atom)
444 {
445 context_t *context = R700_CONTEXT(ctx);
446 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
447 struct radeon_bo * pbo;
448 BATCH_LOCALS(&context->radeon);
449 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
450
451 pbo = (struct radeon_bo *)r700GetActiveFpShaderBo(GL_CONTEXT(context));
452
453 if (!pbo)
454 return;
455
456 r700SyncSurf(context, pbo, RADEON_GEM_DOMAIN_GTT, 0, SH_ACTION_ENA_bit);
457
458 BEGIN_BATCH_NO_AUTOSTATE(3 + 2);
459 R600_OUT_BATCH_REGSEQ(SQ_PGM_START_PS, 1);
460 R600_OUT_BATCH(r700->ps.SQ_PGM_START_PS.u32All);
461 R600_OUT_BATCH_RELOC(r700->ps.SQ_PGM_START_PS.u32All,
462 pbo,
463 r700->ps.SQ_PGM_START_PS.u32All,
464 RADEON_GEM_DOMAIN_GTT, 0, 0);
465 END_BATCH();
466
467 BEGIN_BATCH_NO_AUTOSTATE(9);
468 R600_OUT_BATCH_REGVAL(SQ_PGM_RESOURCES_PS, r700->ps.SQ_PGM_RESOURCES_PS.u32All);
469 R600_OUT_BATCH_REGVAL(SQ_PGM_EXPORTS_PS, r700->ps.SQ_PGM_EXPORTS_PS.u32All);
470 R600_OUT_BATCH_REGVAL(SQ_PGM_CF_OFFSET_PS, r700->ps.SQ_PGM_CF_OFFSET_PS.u32All);
471 END_BATCH();
472
473 COMMIT_BATCH();
474
475 }
476
477 static void r700SendVSState(GLcontext *ctx, struct radeon_state_atom *atom)
478 {
479 context_t *context = R700_CONTEXT(ctx);
480 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
481 struct radeon_bo * pbo;
482 BATCH_LOCALS(&context->radeon);
483 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
484
485 pbo = (struct radeon_bo *)r700GetActiveVpShaderBo(GL_CONTEXT(context));
486
487 if (!pbo)
488 return;
489
490 r700SyncSurf(context, pbo, RADEON_GEM_DOMAIN_GTT, 0, SH_ACTION_ENA_bit);
491
492 BEGIN_BATCH_NO_AUTOSTATE(3 + 2);
493 R600_OUT_BATCH_REGSEQ(SQ_PGM_START_VS, 1);
494 R600_OUT_BATCH(r700->vs.SQ_PGM_START_VS.u32All);
495 R600_OUT_BATCH_RELOC(r700->vs.SQ_PGM_START_VS.u32All,
496 pbo,
497 r700->vs.SQ_PGM_START_VS.u32All,
498 RADEON_GEM_DOMAIN_GTT, 0, 0);
499 END_BATCH();
500
501 BEGIN_BATCH_NO_AUTOSTATE(6);
502 R600_OUT_BATCH_REGVAL(SQ_PGM_RESOURCES_VS, r700->vs.SQ_PGM_RESOURCES_VS.u32All);
503 R600_OUT_BATCH_REGVAL(SQ_PGM_CF_OFFSET_VS, r700->vs.SQ_PGM_CF_OFFSET_VS.u32All);
504 END_BATCH();
505
506 COMMIT_BATCH();
507 }
508
509 static void r700SendFSState(GLcontext *ctx, struct radeon_state_atom *atom)
510 {
511 context_t *context = R700_CONTEXT(ctx);
512 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
513 struct radeon_bo * pbo;
514 BATCH_LOCALS(&context->radeon);
515 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
516
517 /* XXX fixme
518 * R6xx chips require a FS be emitted, even if it's not used.
519 * since we aren't using FS yet, just send the VS address to make
520 * the kernel command checker happy
521 */
522 pbo = (struct radeon_bo *)r700GetActiveVpShaderBo(GL_CONTEXT(context));
523 r700->fs.SQ_PGM_START_FS.u32All = r700->vs.SQ_PGM_START_VS.u32All;
524 r700->fs.SQ_PGM_RESOURCES_FS.u32All = 0;
525 r700->fs.SQ_PGM_CF_OFFSET_FS.u32All = 0;
526 /* XXX */
527
528 if (!pbo)
529 return;
530
531 r700SyncSurf(context, pbo, RADEON_GEM_DOMAIN_GTT, 0, SH_ACTION_ENA_bit);
532
533 BEGIN_BATCH_NO_AUTOSTATE(3 + 2);
534 R600_OUT_BATCH_REGSEQ(SQ_PGM_START_FS, 1);
535 R600_OUT_BATCH(r700->fs.SQ_PGM_START_FS.u32All);
536 R600_OUT_BATCH_RELOC(r700->fs.SQ_PGM_START_FS.u32All,
537 pbo,
538 r700->fs.SQ_PGM_START_FS.u32All,
539 RADEON_GEM_DOMAIN_GTT, 0, 0);
540 END_BATCH();
541
542 BEGIN_BATCH_NO_AUTOSTATE(6);
543 R600_OUT_BATCH_REGVAL(SQ_PGM_RESOURCES_FS, r700->fs.SQ_PGM_RESOURCES_FS.u32All);
544 R600_OUT_BATCH_REGVAL(SQ_PGM_CF_OFFSET_FS, r700->fs.SQ_PGM_CF_OFFSET_FS.u32All);
545 END_BATCH();
546
547 COMMIT_BATCH();
548
549 }
550
551 static void r700SendViewportState(GLcontext *ctx, struct radeon_state_atom *atom)
552 {
553 context_t *context = R700_CONTEXT(ctx);
554 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
555 BATCH_LOCALS(&context->radeon);
556 int id = 0;
557 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
558
559 if (id > R700_MAX_VIEWPORTS)
560 return;
561
562 if (!r700->viewport[id].enabled)
563 return;
564
565 BEGIN_BATCH_NO_AUTOSTATE(16);
566 R600_OUT_BATCH_REGSEQ(PA_SC_VPORT_SCISSOR_0_TL + (8 * id), 2);
567 R600_OUT_BATCH(r700->viewport[id].PA_SC_VPORT_SCISSOR_0_TL.u32All);
568 R600_OUT_BATCH(r700->viewport[id].PA_SC_VPORT_SCISSOR_0_BR.u32All);
569 R600_OUT_BATCH_REGSEQ(PA_SC_VPORT_ZMIN_0 + (8 * id), 2);
570 R600_OUT_BATCH(r700->viewport[id].PA_SC_VPORT_ZMIN_0.u32All);
571 R600_OUT_BATCH(r700->viewport[id].PA_SC_VPORT_ZMAX_0.u32All);
572 R600_OUT_BATCH_REGSEQ(PA_CL_VPORT_XSCALE_0 + (24 * id), 6);
573 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_XSCALE.u32All);
574 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_XOFFSET.u32All);
575 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_YSCALE.u32All);
576 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_YOFFSET.u32All);
577 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_ZSCALE.u32All);
578 R600_OUT_BATCH(r700->viewport[id].PA_CL_VPORT_ZOFFSET.u32All);
579 END_BATCH();
580
581 COMMIT_BATCH();
582
583 }
584
585 static void r700SendSQConfig(GLcontext *ctx, struct radeon_state_atom *atom)
586 {
587 context_t *context = R700_CONTEXT(ctx);
588 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
589 BATCH_LOCALS(&context->radeon);
590 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
591
592 BEGIN_BATCH_NO_AUTOSTATE(34);
593 R600_OUT_BATCH_REGSEQ(SQ_CONFIG, 6);
594 R600_OUT_BATCH(r700->sq_config.SQ_CONFIG.u32All);
595 R600_OUT_BATCH(r700->sq_config.SQ_GPR_RESOURCE_MGMT_1.u32All);
596 R600_OUT_BATCH(r700->sq_config.SQ_GPR_RESOURCE_MGMT_2.u32All);
597 R600_OUT_BATCH(r700->sq_config.SQ_THREAD_RESOURCE_MGMT.u32All);
598 R600_OUT_BATCH(r700->sq_config.SQ_STACK_RESOURCE_MGMT_1.u32All);
599 R600_OUT_BATCH(r700->sq_config.SQ_STACK_RESOURCE_MGMT_2.u32All);
600
601 R600_OUT_BATCH_REGVAL(TA_CNTL_AUX, r700->TA_CNTL_AUX.u32All);
602 R600_OUT_BATCH_REGVAL(VC_ENHANCE, r700->VC_ENHANCE.u32All);
603 R600_OUT_BATCH_REGVAL(R7xx_SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, r700->SQ_DYN_GPR_CNTL_PS_FLUSH_REQ.u32All);
604 R600_OUT_BATCH_REGVAL(DB_DEBUG, r700->DB_DEBUG.u32All);
605 R600_OUT_BATCH_REGVAL(DB_WATERMARKS, r700->DB_WATERMARKS.u32All);
606
607 R600_OUT_BATCH_REGSEQ(SQ_ESGS_RING_ITEMSIZE, 9);
608 R600_OUT_BATCH(r700->SQ_ESGS_RING_ITEMSIZE.u32All);
609 R600_OUT_BATCH(r700->SQ_GSVS_RING_ITEMSIZE.u32All);
610 R600_OUT_BATCH(r700->SQ_ESTMP_RING_ITEMSIZE.u32All);
611 R600_OUT_BATCH(r700->SQ_GSTMP_RING_ITEMSIZE.u32All);
612 R600_OUT_BATCH(r700->SQ_VSTMP_RING_ITEMSIZE.u32All);
613 R600_OUT_BATCH(r700->SQ_PSTMP_RING_ITEMSIZE.u32All);
614 R600_OUT_BATCH(r700->SQ_FBUF_RING_ITEMSIZE.u32All);
615 R600_OUT_BATCH(r700->SQ_REDUC_RING_ITEMSIZE.u32All);
616 R600_OUT_BATCH(r700->SQ_GS_VERT_ITEMSIZE.u32All);
617 END_BATCH();
618
619 COMMIT_BATCH();
620 }
621
622 static void r700SendUCPState(GLcontext *ctx, struct radeon_state_atom *atom)
623 {
624 context_t *context = R700_CONTEXT(ctx);
625 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
626 BATCH_LOCALS(&context->radeon);
627 int i;
628 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
629
630 for (i = 0; i < R700_MAX_UCP; i++) {
631 if (r700->ucp[i].enabled) {
632 BEGIN_BATCH_NO_AUTOSTATE(6);
633 R600_OUT_BATCH_REGSEQ(PA_CL_UCP_0_X + (16 * i), 4);
634 R600_OUT_BATCH(r700->ucp[i].PA_CL_UCP_0_X.u32All);
635 R600_OUT_BATCH(r700->ucp[i].PA_CL_UCP_0_Y.u32All);
636 R600_OUT_BATCH(r700->ucp[i].PA_CL_UCP_0_Z.u32All);
637 R600_OUT_BATCH(r700->ucp[i].PA_CL_UCP_0_W.u32All);
638 END_BATCH();
639 COMMIT_BATCH();
640 }
641 }
642 }
643
644 static void r700SendSPIState(GLcontext *ctx, struct radeon_state_atom *atom)
645 {
646 context_t *context = R700_CONTEXT(ctx);
647 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
648 BATCH_LOCALS(&context->radeon);
649 unsigned int ui;
650 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
651
652 BEGIN_BATCH_NO_AUTOSTATE(59 + R700_MAX_SHADER_EXPORTS);
653
654 R600_OUT_BATCH_REGSEQ(SQ_VTX_SEMANTIC_0, 32);
655 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_0.u32All);
656 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_1.u32All);
657 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_2.u32All);
658 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_3.u32All);
659 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_4.u32All);
660 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_5.u32All);
661 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_6.u32All);
662 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_7.u32All);
663 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_8.u32All);
664 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_9.u32All);
665 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_10.u32All);
666 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_11.u32All);
667 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_12.u32All);
668 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_13.u32All);
669 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_14.u32All);
670 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_15.u32All);
671 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_16.u32All);
672 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_17.u32All);
673 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_18.u32All);
674 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_19.u32All);
675 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_20.u32All);
676 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_21.u32All);
677 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_22.u32All);
678 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_23.u32All);
679 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_24.u32All);
680 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_25.u32All);
681 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_26.u32All);
682 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_27.u32All);
683 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_28.u32All);
684 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_29.u32All);
685 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_30.u32All);
686 R600_OUT_BATCH(r700->SQ_VTX_SEMANTIC_31.u32All);
687
688 R600_OUT_BATCH_REGSEQ(SPI_VS_OUT_ID_0, 10);
689 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_0.u32All);
690 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_1.u32All);
691 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_2.u32All);
692 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_3.u32All);
693 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_4.u32All);
694 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_5.u32All);
695 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_6.u32All);
696 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_7.u32All);
697 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_8.u32All);
698 R600_OUT_BATCH(r700->SPI_VS_OUT_ID_9.u32All);
699
700 R600_OUT_BATCH_REGSEQ(SPI_VS_OUT_CONFIG, 9);
701 R600_OUT_BATCH(r700->SPI_VS_OUT_CONFIG.u32All);
702 R600_OUT_BATCH(r700->SPI_THREAD_GROUPING.u32All);
703 R600_OUT_BATCH(r700->SPI_PS_IN_CONTROL_0.u32All);
704 R600_OUT_BATCH(r700->SPI_PS_IN_CONTROL_1.u32All);
705 R600_OUT_BATCH(r700->SPI_INTERP_CONTROL_0.u32All);
706 R600_OUT_BATCH(r700->SPI_INPUT_Z.u32All);
707 R600_OUT_BATCH(r700->SPI_FOG_CNTL.u32All);
708 R600_OUT_BATCH(r700->SPI_FOG_FUNC_SCALE.u32All);
709 R600_OUT_BATCH(r700->SPI_FOG_FUNC_BIAS.u32All);
710
711 R600_OUT_BATCH_REGSEQ(SPI_PS_INPUT_CNTL_0, R700_MAX_SHADER_EXPORTS);
712 for(ui = 0; ui < R700_MAX_SHADER_EXPORTS; ui++)
713 R600_OUT_BATCH(r700->SPI_PS_INPUT_CNTL[ui].u32All);
714
715 END_BATCH();
716 COMMIT_BATCH();
717 }
718
719 static void r700SendVGTState(GLcontext *ctx, struct radeon_state_atom *atom)
720 {
721 context_t *context = R700_CONTEXT(ctx);
722 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
723 BATCH_LOCALS(&context->radeon);
724 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
725
726 BEGIN_BATCH_NO_AUTOSTATE(41);
727
728 R600_OUT_BATCH_REGSEQ(VGT_MAX_VTX_INDX, 4);
729 R600_OUT_BATCH(r700->VGT_MAX_VTX_INDX.u32All);
730 R600_OUT_BATCH(r700->VGT_MIN_VTX_INDX.u32All);
731 R600_OUT_BATCH(r700->VGT_INDX_OFFSET.u32All);
732 R600_OUT_BATCH(r700->VGT_MULTI_PRIM_IB_RESET_INDX.u32All);
733
734 R600_OUT_BATCH_REGSEQ(VGT_OUTPUT_PATH_CNTL, 13);
735 R600_OUT_BATCH(r700->VGT_OUTPUT_PATH_CNTL.u32All);
736 R600_OUT_BATCH(r700->VGT_HOS_CNTL.u32All);
737 R600_OUT_BATCH(r700->VGT_HOS_MAX_TESS_LEVEL.u32All);
738 R600_OUT_BATCH(r700->VGT_HOS_MIN_TESS_LEVEL.u32All);
739 R600_OUT_BATCH(r700->VGT_HOS_REUSE_DEPTH.u32All);
740 R600_OUT_BATCH(r700->VGT_GROUP_PRIM_TYPE.u32All);
741 R600_OUT_BATCH(r700->VGT_GROUP_FIRST_DECR.u32All);
742 R600_OUT_BATCH(r700->VGT_GROUP_DECR.u32All);
743 R600_OUT_BATCH(r700->VGT_GROUP_VECT_0_CNTL.u32All);
744 R600_OUT_BATCH(r700->VGT_GROUP_VECT_1_CNTL.u32All);
745 R600_OUT_BATCH(r700->VGT_GROUP_VECT_0_FMT_CNTL.u32All);
746 R600_OUT_BATCH(r700->VGT_GROUP_VECT_1_FMT_CNTL.u32All);
747 R600_OUT_BATCH(r700->VGT_GS_MODE.u32All);
748
749 R600_OUT_BATCH_REGVAL(VGT_PRIMITIVEID_EN, r700->VGT_PRIMITIVEID_EN.u32All);
750 R600_OUT_BATCH_REGVAL(VGT_MULTI_PRIM_IB_RESET_EN, r700->VGT_MULTI_PRIM_IB_RESET_EN.u32All);
751 R600_OUT_BATCH_REGVAL(VGT_INSTANCE_STEP_RATE_0, r700->VGT_INSTANCE_STEP_RATE_0.u32All);
752 R600_OUT_BATCH_REGVAL(VGT_INSTANCE_STEP_RATE_1, r700->VGT_INSTANCE_STEP_RATE_1.u32All);
753
754 R600_OUT_BATCH_REGSEQ(VGT_STRMOUT_EN, 3);
755 R600_OUT_BATCH(r700->VGT_STRMOUT_EN.u32All);
756 R600_OUT_BATCH(r700->VGT_REUSE_OFF.u32All);
757 R600_OUT_BATCH(r700->VGT_VTX_CNT_EN.u32All);
758
759 R600_OUT_BATCH_REGVAL(VGT_STRMOUT_BUFFER_EN, r700->VGT_STRMOUT_BUFFER_EN.u32All);
760
761 END_BATCH();
762 COMMIT_BATCH();
763 }
764
765 static void r700SendSXState(GLcontext *ctx, struct radeon_state_atom *atom)
766 {
767 context_t *context = R700_CONTEXT(ctx);
768 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
769 BATCH_LOCALS(&context->radeon);
770 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
771
772 BEGIN_BATCH_NO_AUTOSTATE(9);
773 R600_OUT_BATCH_REGVAL(SX_MISC, r700->SX_MISC.u32All);
774 R600_OUT_BATCH_REGVAL(SX_ALPHA_TEST_CONTROL, r700->SX_ALPHA_TEST_CONTROL.u32All);
775 R600_OUT_BATCH_REGVAL(SX_ALPHA_REF, r700->SX_ALPHA_REF.u32All);
776 END_BATCH();
777 COMMIT_BATCH();
778 }
779
780 static void r700SendDBState(GLcontext *ctx, struct radeon_state_atom *atom)
781 {
782 context_t *context = R700_CONTEXT(ctx);
783 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
784 BATCH_LOCALS(&context->radeon);
785 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
786
787 BEGIN_BATCH_NO_AUTOSTATE(17);
788
789 R600_OUT_BATCH_REGSEQ(DB_STENCIL_CLEAR, 2);
790 R600_OUT_BATCH(r700->DB_STENCIL_CLEAR.u32All);
791 R600_OUT_BATCH(r700->DB_DEPTH_CLEAR.u32All);
792
793 R600_OUT_BATCH_REGVAL(DB_DEPTH_CONTROL, r700->DB_DEPTH_CONTROL.u32All);
794 R600_OUT_BATCH_REGVAL(DB_SHADER_CONTROL, r700->DB_SHADER_CONTROL.u32All);
795
796 R600_OUT_BATCH_REGSEQ(DB_RENDER_CONTROL, 2);
797 R600_OUT_BATCH(r700->DB_RENDER_CONTROL.u32All);
798 R600_OUT_BATCH(r700->DB_RENDER_OVERRIDE.u32All);
799
800 R600_OUT_BATCH_REGVAL(DB_ALPHA_TO_MASK, r700->DB_ALPHA_TO_MASK.u32All);
801
802 END_BATCH();
803 COMMIT_BATCH();
804 }
805
806 static void r700SendStencilState(GLcontext *ctx, struct radeon_state_atom *atom)
807 {
808 context_t *context = R700_CONTEXT(ctx);
809 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
810 BATCH_LOCALS(&context->radeon);
811
812 BEGIN_BATCH_NO_AUTOSTATE(4);
813 R600_OUT_BATCH_REGSEQ(DB_STENCILREFMASK, 2);
814 R600_OUT_BATCH(r700->DB_STENCILREFMASK.u32All);
815 R600_OUT_BATCH(r700->DB_STENCILREFMASK_BF.u32All);
816 END_BATCH();
817 COMMIT_BATCH();
818 }
819
820 static void r700SendCBState(GLcontext *ctx, struct radeon_state_atom *atom)
821 {
822 context_t *context = R700_CONTEXT(ctx);
823 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
824 BATCH_LOCALS(&context->radeon);
825 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
826
827 if (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770) {
828 BEGIN_BATCH_NO_AUTOSTATE(11);
829 R600_OUT_BATCH_REGSEQ(CB_CLEAR_RED, 4);
830 R600_OUT_BATCH(r700->CB_CLEAR_RED_R6XX.u32All);
831 R600_OUT_BATCH(r700->CB_CLEAR_GREEN_R6XX.u32All);
832 R600_OUT_BATCH(r700->CB_CLEAR_BLUE_R6XX.u32All);
833 R600_OUT_BATCH(r700->CB_CLEAR_ALPHA_R6XX.u32All);
834 R600_OUT_BATCH_REGSEQ(CB_FOG_RED, 3);
835 R600_OUT_BATCH(r700->CB_FOG_RED_R6XX.u32All);
836 R600_OUT_BATCH(r700->CB_FOG_GREEN_R6XX.u32All);
837 R600_OUT_BATCH(r700->CB_FOG_BLUE_R6XX.u32All);
838 END_BATCH();
839 }
840
841 BEGIN_BATCH_NO_AUTOSTATE(7);
842 R600_OUT_BATCH_REGSEQ(CB_TARGET_MASK, 2);
843 R600_OUT_BATCH(r700->CB_TARGET_MASK.u32All);
844 R600_OUT_BATCH(r700->CB_SHADER_MASK.u32All);
845 R600_OUT_BATCH_REGVAL(R7xx_CB_SHADER_CONTROL, r700->CB_SHADER_CONTROL.u32All);
846 END_BATCH();
847 COMMIT_BATCH();
848 }
849
850 static void r700SendCBCLRCMPState(GLcontext *ctx, struct radeon_state_atom *atom)
851 {
852 context_t *context = R700_CONTEXT(ctx);
853 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
854 BATCH_LOCALS(&context->radeon);
855
856 BEGIN_BATCH_NO_AUTOSTATE(6);
857 R600_OUT_BATCH_REGSEQ(CB_CLRCMP_CONTROL, 4);
858 R600_OUT_BATCH(r700->CB_CLRCMP_CONTROL.u32All);
859 R600_OUT_BATCH(r700->CB_CLRCMP_SRC.u32All);
860 R600_OUT_BATCH(r700->CB_CLRCMP_DST.u32All);
861 R600_OUT_BATCH(r700->CB_CLRCMP_MSK.u32All);
862 END_BATCH();
863 COMMIT_BATCH();
864 }
865
866 static void r700SendCBBlendState(GLcontext *ctx, struct radeon_state_atom *atom)
867 {
868 context_t *context = R700_CONTEXT(ctx);
869 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
870 BATCH_LOCALS(&context->radeon);
871 unsigned int ui;
872 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
873
874 if (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770) {
875 BEGIN_BATCH_NO_AUTOSTATE(3);
876 R600_OUT_BATCH_REGVAL(CB_BLEND_CONTROL, r700->CB_BLEND_CONTROL.u32All);
877 END_BATCH();
878 }
879
880 BEGIN_BATCH_NO_AUTOSTATE(3);
881 R600_OUT_BATCH_REGVAL(CB_COLOR_CONTROL, r700->CB_COLOR_CONTROL.u32All);
882 END_BATCH();
883
884 if (context->radeon.radeonScreen->chip_family > CHIP_FAMILY_R600) {
885 for (ui = 0; ui < R700_MAX_RENDER_TARGETS; ui++) {
886 if (r700->render_target[ui].enabled) {
887 BEGIN_BATCH_NO_AUTOSTATE(3);
888 R600_OUT_BATCH_REGVAL(CB_BLEND0_CONTROL + (4 * ui),
889 r700->render_target[ui].CB_BLEND0_CONTROL.u32All);
890 END_BATCH();
891 }
892 }
893 }
894
895 COMMIT_BATCH();
896 }
897
898 static void r700SendCBBlendColorState(GLcontext *ctx, struct radeon_state_atom *atom)
899 {
900 context_t *context = R700_CONTEXT(ctx);
901 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
902 BATCH_LOCALS(&context->radeon);
903 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
904
905 BEGIN_BATCH_NO_AUTOSTATE(6);
906 R600_OUT_BATCH_REGSEQ(CB_BLEND_RED, 4);
907 R600_OUT_BATCH(r700->CB_BLEND_RED.u32All);
908 R600_OUT_BATCH(r700->CB_BLEND_GREEN.u32All);
909 R600_OUT_BATCH(r700->CB_BLEND_BLUE.u32All);
910 R600_OUT_BATCH(r700->CB_BLEND_ALPHA.u32All);
911 END_BATCH();
912 COMMIT_BATCH();
913 }
914
915 static void r700SendSUState(GLcontext *ctx, struct radeon_state_atom *atom)
916 {
917 context_t *context = R700_CONTEXT(ctx);
918 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
919 BATCH_LOCALS(&context->radeon);
920
921 BEGIN_BATCH_NO_AUTOSTATE(9);
922 R600_OUT_BATCH_REGVAL(PA_SU_SC_MODE_CNTL, r700->PA_SU_SC_MODE_CNTL.u32All);
923 R600_OUT_BATCH_REGSEQ(PA_SU_POINT_SIZE, 4);
924 R600_OUT_BATCH(r700->PA_SU_POINT_SIZE.u32All);
925 R600_OUT_BATCH(r700->PA_SU_POINT_MINMAX.u32All);
926 R600_OUT_BATCH(r700->PA_SU_LINE_CNTL.u32All);
927 R600_OUT_BATCH(r700->PA_SU_VTX_CNTL.u32All);
928 END_BATCH();
929 COMMIT_BATCH();
930
931 }
932
933 static void r700SendPolyState(GLcontext *ctx, struct radeon_state_atom *atom)
934 {
935 context_t *context = R700_CONTEXT(ctx);
936 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
937 BATCH_LOCALS(&context->radeon);
938
939 BEGIN_BATCH_NO_AUTOSTATE(10);
940 R600_OUT_BATCH_REGSEQ(PA_SU_POLY_OFFSET_DB_FMT_CNTL, 2);
941 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_DB_FMT_CNTL.u32All);
942 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_CLAMP.u32All);
943 R600_OUT_BATCH_REGSEQ(PA_SU_POLY_OFFSET_FRONT_SCALE, 4);
944 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_FRONT_SCALE.u32All);
945 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_FRONT_OFFSET.u32All);
946 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_BACK_SCALE.u32All);
947 R600_OUT_BATCH(r700->PA_SU_POLY_OFFSET_BACK_OFFSET.u32All);
948 END_BATCH();
949 COMMIT_BATCH();
950
951 }
952
953 static void r700SendCLState(GLcontext *ctx, struct radeon_state_atom *atom)
954 {
955 context_t *context = R700_CONTEXT(ctx);
956 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
957 BATCH_LOCALS(&context->radeon);
958 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
959
960 BEGIN_BATCH_NO_AUTOSTATE(12);
961 R600_OUT_BATCH_REGVAL(PA_CL_CLIP_CNTL, r700->PA_CL_CLIP_CNTL.u32All);
962 R600_OUT_BATCH_REGVAL(PA_CL_VTE_CNTL, r700->PA_CL_VTE_CNTL.u32All);
963 R600_OUT_BATCH_REGVAL(PA_CL_VS_OUT_CNTL, r700->PA_CL_VS_OUT_CNTL.u32All);
964 R600_OUT_BATCH_REGVAL(PA_CL_NANINF_CNTL, r700->PA_CL_NANINF_CNTL.u32All);
965 END_BATCH();
966 COMMIT_BATCH();
967 }
968
969 static void r700SendGBState(GLcontext *ctx, struct radeon_state_atom *atom)
970 {
971 context_t *context = R700_CONTEXT(ctx);
972 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
973 BATCH_LOCALS(&context->radeon);
974
975 BEGIN_BATCH_NO_AUTOSTATE(6);
976 R600_OUT_BATCH_REGSEQ(PA_CL_GB_VERT_CLIP_ADJ, 4);
977 R600_OUT_BATCH(r700->PA_CL_GB_VERT_CLIP_ADJ.u32All);
978 R600_OUT_BATCH(r700->PA_CL_GB_VERT_DISC_ADJ.u32All);
979 R600_OUT_BATCH(r700->PA_CL_GB_HORZ_CLIP_ADJ.u32All);
980 R600_OUT_BATCH(r700->PA_CL_GB_HORZ_DISC_ADJ.u32All);
981 END_BATCH();
982 COMMIT_BATCH();
983 }
984
985 static void r700SendScissorState(GLcontext *ctx, struct radeon_state_atom *atom)
986 {
987 context_t *context = R700_CONTEXT(ctx);
988 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
989 BATCH_LOCALS(&context->radeon);
990 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
991
992 BEGIN_BATCH_NO_AUTOSTATE(22);
993 R600_OUT_BATCH_REGSEQ(PA_SC_SCREEN_SCISSOR_TL, 2);
994 R600_OUT_BATCH(r700->PA_SC_SCREEN_SCISSOR_TL.u32All);
995 R600_OUT_BATCH(r700->PA_SC_SCREEN_SCISSOR_BR.u32All);
996
997 R600_OUT_BATCH_REGSEQ(PA_SC_WINDOW_OFFSET, 12);
998 R600_OUT_BATCH(r700->PA_SC_WINDOW_OFFSET.u32All);
999 R600_OUT_BATCH(r700->PA_SC_WINDOW_SCISSOR_TL.u32All);
1000 R600_OUT_BATCH(r700->PA_SC_WINDOW_SCISSOR_BR.u32All);
1001 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_RULE.u32All);
1002 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_0_TL.u32All);
1003 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_0_BR.u32All);
1004 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_1_TL.u32All);
1005 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_1_BR.u32All);
1006 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_2_TL.u32All);
1007 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_2_BR.u32All);
1008 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_3_TL.u32All);
1009 R600_OUT_BATCH(r700->PA_SC_CLIPRECT_3_BR.u32All);
1010
1011 R600_OUT_BATCH_REGSEQ(PA_SC_GENERIC_SCISSOR_TL, 2);
1012 R600_OUT_BATCH(r700->PA_SC_GENERIC_SCISSOR_TL.u32All);
1013 R600_OUT_BATCH(r700->PA_SC_GENERIC_SCISSOR_BR.u32All);
1014 END_BATCH();
1015 COMMIT_BATCH();
1016 }
1017
1018 static void r700SendSCState(GLcontext *ctx, struct radeon_state_atom *atom)
1019 {
1020 context_t *context = R700_CONTEXT(ctx);
1021 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
1022 BATCH_LOCALS(&context->radeon);
1023 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
1024
1025 BEGIN_BATCH_NO_AUTOSTATE(15);
1026 R600_OUT_BATCH_REGVAL(R7xx_PA_SC_EDGERULE, r700->PA_SC_EDGERULE.u32All);
1027 R600_OUT_BATCH_REGVAL(PA_SC_LINE_STIPPLE, r700->PA_SC_LINE_STIPPLE.u32All);
1028 R600_OUT_BATCH_REGVAL(PA_SC_MPASS_PS_CNTL, r700->PA_SC_MPASS_PS_CNTL.u32All);
1029 R600_OUT_BATCH_REGVAL(PA_SC_MODE_CNTL, r700->PA_SC_MODE_CNTL.u32All);
1030 R600_OUT_BATCH_REGVAL(PA_SC_LINE_CNTL, r700->PA_SC_LINE_CNTL.u32All);
1031 END_BATCH();
1032 COMMIT_BATCH();
1033 }
1034
1035 static void r700SendAAState(GLcontext *ctx, struct radeon_state_atom *atom)
1036 {
1037 context_t *context = R700_CONTEXT(ctx);
1038 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
1039 BATCH_LOCALS(&context->radeon);
1040
1041 BEGIN_BATCH_NO_AUTOSTATE(12);
1042 R600_OUT_BATCH_REGVAL(PA_SC_AA_CONFIG, r700->PA_SC_AA_CONFIG.u32All);
1043 R600_OUT_BATCH_REGVAL(PA_SC_AA_SAMPLE_LOCS_MCTX, r700->PA_SC_AA_SAMPLE_LOCS_MCTX.u32All);
1044 R600_OUT_BATCH_REGVAL(PA_SC_AA_SAMPLE_LOCS_8S_WD1_MCTX, r700->PA_SC_AA_SAMPLE_LOCS_8S_WD1_MCTX.u32All);
1045 R600_OUT_BATCH_REGVAL(PA_SC_AA_MASK, r700->PA_SC_AA_MASK.u32All);
1046 END_BATCH();
1047 COMMIT_BATCH();
1048 }
1049
1050 static void r700SendPSConsts(GLcontext *ctx, struct radeon_state_atom *atom)
1051 {
1052 context_t *context = R700_CONTEXT(ctx);
1053 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
1054 int i;
1055 BATCH_LOCALS(&context->radeon);
1056
1057 if (r700->ps.num_consts == 0)
1058 return;
1059
1060 BEGIN_BATCH_NO_AUTOSTATE(2 + (r700->ps.num_consts * 4));
1061 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_ALU_CONST, (r700->ps.num_consts * 4)));
1062 /* assembler map const from very beginning. */
1063 R600_OUT_BATCH(SQ_ALU_CONSTANT_PS_OFFSET * 4);
1064 for (i = 0; i < r700->ps.num_consts; i++) {
1065 R600_OUT_BATCH(r700->ps.consts[i][0].u32All);
1066 R600_OUT_BATCH(r700->ps.consts[i][1].u32All);
1067 R600_OUT_BATCH(r700->ps.consts[i][2].u32All);
1068 R600_OUT_BATCH(r700->ps.consts[i][3].u32All);
1069 }
1070 END_BATCH();
1071 COMMIT_BATCH();
1072 }
1073
1074 static void r700SendVSConsts(GLcontext *ctx, struct radeon_state_atom *atom)
1075 {
1076 context_t *context = R700_CONTEXT(ctx);
1077 R700_CHIP_CONTEXT *r700 = R700_CONTEXT_STATES(context);
1078 int i;
1079 BATCH_LOCALS(&context->radeon);
1080 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
1081
1082 if (r700->vs.num_consts == 0)
1083 return;
1084
1085 BEGIN_BATCH_NO_AUTOSTATE(2 + (r700->vs.num_consts * 4));
1086 R600_OUT_BATCH(CP_PACKET3(R600_IT_SET_ALU_CONST, (r700->vs.num_consts * 4)));
1087 /* assembler map const from very beginning. */
1088 R600_OUT_BATCH(SQ_ALU_CONSTANT_VS_OFFSET * 4);
1089 for (i = 0; i < r700->vs.num_consts; i++) {
1090 R600_OUT_BATCH(r700->vs.consts[i][0].u32All);
1091 R600_OUT_BATCH(r700->vs.consts[i][1].u32All);
1092 R600_OUT_BATCH(r700->vs.consts[i][2].u32All);
1093 R600_OUT_BATCH(r700->vs.consts[i][3].u32All);
1094 }
1095 END_BATCH();
1096 COMMIT_BATCH();
1097 }
1098
1099 static void r700SendQueryBegin(GLcontext *ctx, struct radeon_state_atom *atom)
1100 {
1101 radeonContextPtr radeon = RADEON_CONTEXT(ctx);
1102 struct radeon_query_object *query = radeon->query.current;
1103 BATCH_LOCALS(radeon);
1104 radeon_print(RADEON_STATE, RADEON_VERBOSE, "%s\n", __func__);
1105
1106 /* clear the buffer */
1107 radeon_bo_map(query->bo, GL_FALSE);
1108 memset(query->bo->ptr, 0, 4 * 2 * sizeof(uint64_t)); /* 4 DBs, 2 qwords each */
1109 radeon_bo_unmap(query->bo);
1110
1111 radeon_cs_space_check_with_bo(radeon->cmdbuf.cs,
1112 query->bo,
1113 0, RADEON_GEM_DOMAIN_GTT);
1114
1115 BEGIN_BATCH_NO_AUTOSTATE(4 + 2);
1116 R600_OUT_BATCH(CP_PACKET3(R600_IT_EVENT_WRITE, 2));
1117 R600_OUT_BATCH(ZPASS_DONE);
1118 R600_OUT_BATCH(query->curr_offset); /* hw writes qwords */
1119 R600_OUT_BATCH(0x00000000);
1120 R600_OUT_BATCH_RELOC(VGT_EVENT_INITIATOR, query->bo, 0, 0, RADEON_GEM_DOMAIN_GTT, 0);
1121 END_BATCH();
1122 query->emitted_begin = GL_TRUE;
1123 }
1124
1125 static int check_always(GLcontext *ctx, struct radeon_state_atom *atom)
1126 {
1127 return atom->cmd_size;
1128 }
1129
1130 static int check_cb(GLcontext *ctx, struct radeon_state_atom *atom)
1131 {
1132 context_t *context = R700_CONTEXT(ctx);
1133 int count = 7;
1134
1135 if (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770)
1136 count += 11;
1137 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1138
1139 return count;
1140 }
1141
1142 static int check_blnd(GLcontext *ctx, struct radeon_state_atom *atom)
1143 {
1144 context_t *context = R700_CONTEXT(ctx);
1145 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
1146 unsigned int ui;
1147 int count = 3;
1148
1149 if (context->radeon.radeonScreen->chip_family < CHIP_FAMILY_RV770)
1150 count += 3;
1151
1152 if (context->radeon.radeonScreen->chip_family > CHIP_FAMILY_R600) {
1153 for (ui = 0; ui < R700_MAX_RENDER_TARGETS; ui++) {
1154 if (r700->render_target[ui].enabled)
1155 count += 3;
1156 }
1157 }
1158 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1159
1160 return count;
1161 }
1162
1163 static int check_ucp(GLcontext *ctx, struct radeon_state_atom *atom)
1164 {
1165 context_t *context = R700_CONTEXT(ctx);
1166 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
1167 int i;
1168 int count = 0;
1169
1170 for (i = 0; i < R700_MAX_UCP; i++) {
1171 if (r700->ucp[i].enabled)
1172 count += 6;
1173 }
1174 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1175 return count;
1176 }
1177
1178 static int check_vtx(GLcontext *ctx, struct radeon_state_atom *atom)
1179 {
1180 context_t *context = R700_CONTEXT(ctx);
1181 int count = context->radeon.tcl.aos_count * 18;
1182
1183 if (count)
1184 count += 6;
1185
1186 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1187 return count;
1188 }
1189
1190 static int check_tx(GLcontext *ctx, struct radeon_state_atom *atom)
1191 {
1192 context_t *context = R700_CONTEXT(ctx);
1193 unsigned int i, count = 0;
1194 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
1195
1196 for (i = 0; i < R700_TEXTURE_NUMBERUNITS; i++) {
1197 if (ctx->Texture.Unit[i]._ReallyEnabled) {
1198 radeonTexObj *t = r700->textures[i];
1199 if (t)
1200 count++;
1201 }
1202 }
1203 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1204 return count * 31;
1205 }
1206
1207 static int check_ps_consts(GLcontext *ctx, struct radeon_state_atom *atom)
1208 {
1209 context_t *context = R700_CONTEXT(ctx);
1210 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
1211 int count = r700->ps.num_consts * 4;
1212
1213 if (count)
1214 count += 2;
1215 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1216
1217 return count;
1218 }
1219
1220 static int check_vs_consts(GLcontext *ctx, struct radeon_state_atom *atom)
1221 {
1222 context_t *context = R700_CONTEXT(ctx);
1223 R700_CHIP_CONTEXT *r700 = (R700_CHIP_CONTEXT*)(&context->hw);
1224 int count = r700->vs.num_consts * 4;
1225
1226 if (count)
1227 count += 2;
1228 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1229
1230 return count;
1231 }
1232
1233 static int check_queryobj(GLcontext *ctx, struct radeon_state_atom *atom)
1234 {
1235 radeonContextPtr radeon = RADEON_CONTEXT(ctx);
1236 struct radeon_query_object *query = radeon->query.current;
1237 int count;
1238
1239 if (!query || query->emitted_begin)
1240 count = 0;
1241 else
1242 count = atom->cmd_size;
1243 radeon_print(RADEON_STATE, RADEON_TRACE, "%s %d\n", __func__, count);
1244 return count;
1245 }
1246
1247 #define ALLOC_STATE( ATOM, CHK, SZ, EMIT ) \
1248 do { \
1249 context->atoms.ATOM.cmd_size = (SZ); \
1250 context->atoms.ATOM.cmd = NULL; \
1251 context->atoms.ATOM.name = #ATOM; \
1252 context->atoms.ATOM.idx = 0; \
1253 context->atoms.ATOM.check = check_##CHK; \
1254 context->atoms.ATOM.dirty = GL_FALSE; \
1255 context->atoms.ATOM.emit = (EMIT); \
1256 context->radeon.hw.max_state_size += (SZ); \
1257 insert_at_tail(&context->radeon.hw.atomlist, &context->atoms.ATOM); \
1258 } while (0)
1259
1260 static void r600_init_query_stateobj(radeonContextPtr radeon, int SZ)
1261 {
1262 radeon->query.queryobj.cmd_size = (SZ);
1263 radeon->query.queryobj.cmd = NULL;
1264 radeon->query.queryobj.name = "queryobj";
1265 radeon->query.queryobj.idx = 0;
1266 radeon->query.queryobj.check = check_queryobj;
1267 radeon->query.queryobj.dirty = GL_FALSE;
1268 radeon->query.queryobj.emit = r700SendQueryBegin;
1269 radeon->hw.max_state_size += (SZ);
1270 insert_at_tail(&radeon->hw.atomlist, &radeon->query.queryobj);
1271 }
1272
1273 void r600InitAtoms(context_t *context)
1274 {
1275 radeon_print(RADEON_STATE, RADEON_NORMAL, "%s %p\n", __func__, context);
1276 context->radeon.hw.max_state_size = 10 + 5 + 14; /* start 3d, idle, cb/db flush */
1277
1278 /* Setup the atom linked list */
1279 make_empty_list(&context->radeon.hw.atomlist);
1280 context->radeon.hw.atomlist.name = "atom-list";
1281
1282 ALLOC_STATE(sq, always, 34, r700SendSQConfig);
1283 ALLOC_STATE(db, always, 17, r700SendDBState);
1284 ALLOC_STATE(stencil, always, 4, r700SendStencilState);
1285 ALLOC_STATE(db_target, always, 12, r700SendDepthTargetState);
1286 ALLOC_STATE(sc, always, 15, r700SendSCState);
1287 ALLOC_STATE(scissor, always, 22, r700SendScissorState);
1288 ALLOC_STATE(aa, always, 12, r700SendAAState);
1289 ALLOC_STATE(cl, always, 12, r700SendCLState);
1290 ALLOC_STATE(gb, always, 6, r700SendGBState);
1291 ALLOC_STATE(ucp, ucp, (R700_MAX_UCP * 6), r700SendUCPState);
1292 ALLOC_STATE(su, always, 9, r700SendSUState);
1293 ALLOC_STATE(poly, always, 10, r700SendPolyState);
1294 ALLOC_STATE(cb, cb, 18, r700SendCBState);
1295 ALLOC_STATE(clrcmp, always, 6, r700SendCBCLRCMPState);
1296 ALLOC_STATE(blnd, blnd, (6 + (R700_MAX_RENDER_TARGETS * 3)), r700SendCBBlendState);
1297 ALLOC_STATE(blnd_clr, always, 6, r700SendCBBlendColorState);
1298 ALLOC_STATE(cb_target, always, 25, r700SendRenderTargetState);
1299 ALLOC_STATE(sx, always, 9, r700SendSXState);
1300 ALLOC_STATE(vgt, always, 41, r700SendVGTState);
1301 ALLOC_STATE(spi, always, (59 + R700_MAX_SHADER_EXPORTS), r700SendSPIState);
1302 ALLOC_STATE(vpt, always, 16, r700SendViewportState);
1303 ALLOC_STATE(fs, always, 18, r700SendFSState);
1304 ALLOC_STATE(vs, always, 18, r700SendVSState);
1305 ALLOC_STATE(ps, always, 21, r700SendPSState);
1306 ALLOC_STATE(vs_consts, vs_consts, (2 + (R700_MAX_DX9_CONSTS * 4)), r700SendVSConsts);
1307 ALLOC_STATE(ps_consts, ps_consts, (2 + (R700_MAX_DX9_CONSTS * 4)), r700SendPSConsts);
1308 ALLOC_STATE(vtx, vtx, (6 + (VERT_ATTRIB_MAX * 18)), r700SendVTXState);
1309 ALLOC_STATE(tx, tx, (R700_TEXTURE_NUMBERUNITS * 20), r700SendTexState);
1310 ALLOC_STATE(tx_smplr, tx, (R700_TEXTURE_NUMBERUNITS * 5), r700SendTexSamplerState);
1311 ALLOC_STATE(tx_brdr_clr, tx, (R700_TEXTURE_NUMBERUNITS * 6), r700SendTexBorderColorState);
1312 r600_init_query_stateobj(&context->radeon, 6 * 2);
1313
1314 context->radeon.hw.is_dirty = GL_TRUE;
1315 context->radeon.hw.all_dirty = GL_TRUE;
1316 }