prog: Delete all remains of OPCODE_SNE, OPCODE_SEQ, OPCODE_SGT, and OPCODE_SLE
[mesa.git] / src / mesa / program / prog_instruction.c
1 /*
2 * Mesa 3-D graphics library
3 *
4 * Copyright (C) 1999-2008 Brian Paul All Rights Reserved.
5 * Copyright (C) 1999-2009 VMware, Inc. All Rights Reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice shall be included
15 * in all copies or substantial portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
18 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
23 * OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26
27 #include "main/glheader.h"
28 #include "main/imports.h"
29 #include "main/mtypes.h"
30 #include "prog_instruction.h"
31
32
33 /**
34 * Initialize program instruction fields to defaults.
35 * \param inst first instruction to initialize
36 * \param count number of instructions to initialize
37 */
38 void
39 _mesa_init_instructions(struct prog_instruction *inst, GLuint count)
40 {
41 GLuint i;
42
43 memset(inst, 0, count * sizeof(struct prog_instruction));
44
45 for (i = 0; i < count; i++) {
46 inst[i].SrcReg[0].File = PROGRAM_UNDEFINED;
47 inst[i].SrcReg[0].Swizzle = SWIZZLE_NOOP;
48 inst[i].SrcReg[1].File = PROGRAM_UNDEFINED;
49 inst[i].SrcReg[1].Swizzle = SWIZZLE_NOOP;
50 inst[i].SrcReg[2].File = PROGRAM_UNDEFINED;
51 inst[i].SrcReg[2].Swizzle = SWIZZLE_NOOP;
52
53 inst[i].DstReg.File = PROGRAM_UNDEFINED;
54 inst[i].DstReg.WriteMask = WRITEMASK_XYZW;
55
56 inst[i].Saturate = GL_FALSE;
57 }
58 }
59
60
61 /**
62 * Allocate an array of program instructions.
63 * \param numInst number of instructions
64 * \return pointer to instruction memory
65 */
66 struct prog_instruction *
67 _mesa_alloc_instructions(GLuint numInst)
68 {
69 return
70 calloc(numInst, sizeof(struct prog_instruction));
71 }
72
73
74 /**
75 * Copy an array of program instructions.
76 * \param dest pointer to destination.
77 * \param src pointer to source.
78 * \param n number of instructions to copy.
79 * \return pointer to destination.
80 */
81 struct prog_instruction *
82 _mesa_copy_instructions(struct prog_instruction *dest,
83 const struct prog_instruction *src, GLuint n)
84 {
85 GLuint i;
86 memcpy(dest, src, n * sizeof(struct prog_instruction));
87 for (i = 0; i < n; i++) {
88 if (src[i].Comment)
89 dest[i].Comment = strdup(src[i].Comment);
90 }
91 return dest;
92 }
93
94
95 /**
96 * Free an array of instructions
97 */
98 void
99 _mesa_free_instructions(struct prog_instruction *inst, GLuint count)
100 {
101 GLuint i;
102 for (i = 0; i < count; i++) {
103 free((char *)inst[i].Comment);
104 }
105 free(inst);
106 }
107
108
109 /**
110 * Basic info about each instruction
111 */
112 struct instruction_info
113 {
114 enum prog_opcode Opcode;
115 const char *Name;
116 GLuint NumSrcRegs;
117 GLuint NumDstRegs;
118 };
119
120 /**
121 * Instruction info
122 * \note Opcode should equal array index!
123 */
124 static const struct instruction_info InstInfo[MAX_OPCODE] = {
125 { OPCODE_NOP, "NOP", 0, 0 },
126 { OPCODE_ABS, "ABS", 1, 1 },
127 { OPCODE_ADD, "ADD", 2, 1 },
128 { OPCODE_ARL, "ARL", 1, 1 },
129 { OPCODE_BGNLOOP,"BGNLOOP", 0, 0 },
130 { OPCODE_BGNSUB, "BGNSUB", 0, 0 },
131 { OPCODE_BRK, "BRK", 0, 0 },
132 { OPCODE_CAL, "CAL", 0, 0 },
133 { OPCODE_CMP, "CMP", 3, 1 },
134 { OPCODE_CONT, "CONT", 0, 0 },
135 { OPCODE_COS, "COS", 1, 1 },
136 { OPCODE_DDX, "DDX", 1, 1 },
137 { OPCODE_DDY, "DDY", 1, 1 },
138 { OPCODE_DP2, "DP2", 2, 1 },
139 { OPCODE_DP3, "DP3", 2, 1 },
140 { OPCODE_DP4, "DP4", 2, 1 },
141 { OPCODE_DPH, "DPH", 2, 1 },
142 { OPCODE_DST, "DST", 2, 1 },
143 { OPCODE_ELSE, "ELSE", 0, 0 },
144 { OPCODE_END, "END", 0, 0 },
145 { OPCODE_ENDIF, "ENDIF", 0, 0 },
146 { OPCODE_ENDLOOP,"ENDLOOP", 0, 0 },
147 { OPCODE_ENDSUB, "ENDSUB", 0, 0 },
148 { OPCODE_EX2, "EX2", 1, 1 },
149 { OPCODE_EXP, "EXP", 1, 1 },
150 { OPCODE_FLR, "FLR", 1, 1 },
151 { OPCODE_FRC, "FRC", 1, 1 },
152 { OPCODE_IF, "IF", 1, 0 },
153 { OPCODE_KIL, "KIL", 1, 0 },
154 { OPCODE_LG2, "LG2", 1, 1 },
155 { OPCODE_LIT, "LIT", 1, 1 },
156 { OPCODE_LOG, "LOG", 1, 1 },
157 { OPCODE_LRP, "LRP", 3, 1 },
158 { OPCODE_MAD, "MAD", 3, 1 },
159 { OPCODE_MAX, "MAX", 2, 1 },
160 { OPCODE_MIN, "MIN", 2, 1 },
161 { OPCODE_MOV, "MOV", 1, 1 },
162 { OPCODE_MUL, "MUL", 2, 1 },
163 { OPCODE_NOISE1, "NOISE1", 1, 1 },
164 { OPCODE_NOISE2, "NOISE2", 1, 1 },
165 { OPCODE_NOISE3, "NOISE3", 1, 1 },
166 { OPCODE_NOISE4, "NOISE4", 1, 1 },
167 { OPCODE_POW, "POW", 2, 1 },
168 { OPCODE_RCP, "RCP", 1, 1 },
169 { OPCODE_RET, "RET", 0, 0 },
170 { OPCODE_RSQ, "RSQ", 1, 1 },
171 { OPCODE_SCS, "SCS", 1, 1 },
172 { OPCODE_SGE, "SGE", 2, 1 },
173 { OPCODE_SIN, "SIN", 1, 1 },
174 { OPCODE_SLT, "SLT", 2, 1 },
175 { OPCODE_SSG, "SSG", 1, 1 },
176 { OPCODE_SUB, "SUB", 2, 1 },
177 { OPCODE_SWZ, "SWZ", 1, 1 },
178 { OPCODE_TEX, "TEX", 1, 1 },
179 { OPCODE_TXB, "TXB", 1, 1 },
180 { OPCODE_TXD, "TXD", 3, 1 },
181 { OPCODE_TXL, "TXL", 1, 1 },
182 { OPCODE_TXP, "TXP", 1, 1 },
183 { OPCODE_TRUNC, "TRUNC", 1, 1 },
184 { OPCODE_XPD, "XPD", 2, 1 }
185 };
186
187
188 /**
189 * Return the number of src registers for the given instruction/opcode.
190 */
191 GLuint
192 _mesa_num_inst_src_regs(enum prog_opcode opcode)
193 {
194 assert(opcode < MAX_OPCODE);
195 assert(opcode == InstInfo[opcode].Opcode);
196 assert(OPCODE_XPD == InstInfo[OPCODE_XPD].Opcode);
197 return InstInfo[opcode].NumSrcRegs;
198 }
199
200
201 /**
202 * Return the number of dst registers for the given instruction/opcode.
203 */
204 GLuint
205 _mesa_num_inst_dst_regs(enum prog_opcode opcode)
206 {
207 assert(opcode < MAX_OPCODE);
208 assert(opcode == InstInfo[opcode].Opcode);
209 assert(OPCODE_XPD == InstInfo[OPCODE_XPD].Opcode);
210 return InstInfo[opcode].NumDstRegs;
211 }
212
213
214 GLboolean
215 _mesa_is_tex_instruction(enum prog_opcode opcode)
216 {
217 return (opcode == OPCODE_TEX ||
218 opcode == OPCODE_TXB ||
219 opcode == OPCODE_TXD ||
220 opcode == OPCODE_TXL ||
221 opcode == OPCODE_TXP);
222 }
223
224
225 /**
226 * Check if there's a potential src/dst register data dependency when
227 * using SOA execution.
228 * Example:
229 * MOV T, T.yxwz;
230 * This would expand into:
231 * MOV t0, t1;
232 * MOV t1, t0;
233 * MOV t2, t3;
234 * MOV t3, t2;
235 * The second instruction will have the wrong value for t0 if executed as-is.
236 */
237 GLboolean
238 _mesa_check_soa_dependencies(const struct prog_instruction *inst)
239 {
240 GLuint i, chan;
241
242 if (inst->DstReg.WriteMask == WRITEMASK_X ||
243 inst->DstReg.WriteMask == WRITEMASK_Y ||
244 inst->DstReg.WriteMask == WRITEMASK_Z ||
245 inst->DstReg.WriteMask == WRITEMASK_W ||
246 inst->DstReg.WriteMask == 0x0) {
247 /* no chance of data dependency */
248 return GL_FALSE;
249 }
250
251 /* loop over src regs */
252 for (i = 0; i < 3; i++) {
253 if (inst->SrcReg[i].File == inst->DstReg.File &&
254 inst->SrcReg[i].Index == inst->DstReg.Index) {
255 /* loop over dest channels */
256 GLuint channelsWritten = 0x0;
257 for (chan = 0; chan < 4; chan++) {
258 if (inst->DstReg.WriteMask & (1 << chan)) {
259 /* check if we're reading a channel that's been written */
260 GLuint swizzle = GET_SWZ(inst->SrcReg[i].Swizzle, chan);
261 if (swizzle <= SWIZZLE_W &&
262 (channelsWritten & (1 << swizzle))) {
263 return GL_TRUE;
264 }
265
266 channelsWritten |= (1 << chan);
267 }
268 }
269 }
270 }
271 return GL_FALSE;
272 }
273
274
275 /**
276 * Return string name for given program opcode.
277 */
278 const char *
279 _mesa_opcode_string(enum prog_opcode opcode)
280 {
281 if (opcode < MAX_OPCODE)
282 return InstInfo[opcode].Name;
283 else {
284 static char s[20];
285 _mesa_snprintf(s, sizeof(s), "OP%u", opcode);
286 return s;
287 }
288 }
289