2 * Copyright (C) 2019 Connor Abbott <cwabbott0@gmail.com>
3 * Copyright (C) 2019 Lyude Paul <thatslyude@gmail.com>
4 * Copyright (C) 2019 Ryan Houdek <Sonicadvance1@gmail.com>
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 #include "disassemble.h"
36 #include "util/macros.h"
38 // return bits (high, lo]
39 static uint64_t bits(uint32_t word
, unsigned lo
, unsigned high
)
43 return (word
& ((1 << high
) - 1)) >> lo
;
46 // each of these structs represents an instruction that's dispatched in one
47 // cycle. Note that these instructions are packed in funny ways within the
48 // clause, hence the need for a separate struct.
49 struct bifrost_alu_inst
{
55 static unsigned get_reg0(struct bifrost_regs regs
)
58 return regs
.reg0
| ((regs
.reg1
& 0x1) << 5);
60 return regs
.reg0
<= regs
.reg1
? regs
.reg0
: 63 - regs
.reg0
;
63 static unsigned get_reg1(struct bifrost_regs regs
)
65 return regs
.reg0
<= regs
.reg1
? regs
.reg1
: 63 - regs
.reg1
;
68 // this represents the decoded version of the ctrl register field.
69 struct bifrost_reg_ctrl
{
73 enum bifrost_reg_write_unit fma_write_unit
;
74 enum bifrost_reg_write_unit add_write_unit
;
100 enum fma_src_type src_type
;
115 ADD_TEX_COMPACT
, // texture instruction with embedded sampler
116 ADD_TEX
, // texture instruction with sampler/etc. in uniform port
127 enum add_src_type src_type
;
131 void dump_header(FILE *fp
, struct bifrost_header header
, bool verbose
);
132 void dump_instr(FILE *fp
, const struct bifrost_alu_inst
*instr
,
133 struct bifrost_regs next_regs
, uint64_t *consts
,
134 unsigned data_reg
, unsigned offset
, bool verbose
);
135 bool dump_clause(FILE *fp
, uint32_t *words
, unsigned *size
, unsigned offset
, bool verbose
);
137 void dump_header(FILE *fp
, struct bifrost_header header
, bool verbose
)
139 if (header
.clause_type
!= 0) {
140 fprintf(fp
, "id(%du) ", header
.scoreboard_index
);
143 if (header
.scoreboard_deps
!= 0) {
144 fprintf(fp
, "next-wait(");
146 for (unsigned i
= 0; i
< 8; i
++) {
147 if (header
.scoreboard_deps
& (1 << i
)) {
151 fprintf(fp
, "%d", i
);
158 if (header
.datareg_writebarrier
)
159 fprintf(fp
, "data-reg-barrier ");
161 if (!header
.no_end_of_shader
)
164 if (!header
.back_to_back
) {
166 if (header
.branch_cond
)
167 fprintf(fp
, "branch-cond ");
169 fprintf(fp
, "branch-uncond ");
172 if (header
.elide_writes
)
175 if (header
.suppress_inf
)
176 fprintf(fp
, "suppress-inf ");
177 if (header
.suppress_nan
)
178 fprintf(fp
, "suppress-nan ");
181 fprintf(fp
, "unk0 ");
183 fprintf(fp
, "unk1 ");
185 fprintf(fp
, "unk2 ");
187 fprintf(fp
, "unk3 ");
189 fprintf(fp
, "unk4 ");
194 fprintf(fp
, "# clause type %d, next clause type %d\n",
195 header
.clause_type
, header
.next_clause_type
);
199 static struct bifrost_reg_ctrl
DecodeRegCtrl(FILE *fp
, struct bifrost_regs regs
)
201 struct bifrost_reg_ctrl decoded
= {};
203 if (regs
.ctrl
== 0) {
204 ctrl
= regs
.reg1
>> 2;
205 decoded
.read_reg0
= !(regs
.reg1
& 0x2);
206 decoded
.read_reg1
= false;
209 decoded
.read_reg0
= decoded
.read_reg1
= true;
213 decoded
.fma_write_unit
= REG_WRITE_TWO
;
217 decoded
.fma_write_unit
= REG_WRITE_TWO
;
218 decoded
.read_reg3
= true;
221 decoded
.read_reg3
= true;
224 decoded
.add_write_unit
= REG_WRITE_TWO
;
227 decoded
.add_write_unit
= REG_WRITE_TWO
;
228 decoded
.read_reg3
= true;
231 decoded
.clause_start
= true;
234 decoded
.fma_write_unit
= REG_WRITE_TWO
;
235 decoded
.clause_start
= true;
240 decoded
.read_reg3
= true;
241 decoded
.clause_start
= true;
244 decoded
.add_write_unit
= REG_WRITE_TWO
;
245 decoded
.clause_start
= true;
250 decoded
.fma_write_unit
= REG_WRITE_THREE
;
251 decoded
.add_write_unit
= REG_WRITE_TWO
;
254 fprintf(fp
, "# unknown reg ctrl %d\n", ctrl
);
260 // Pass in the add_write_unit or fma_write_unit, and this returns which register
261 // the ADD/FMA units are writing to
262 static unsigned GetRegToWrite(enum bifrost_reg_write_unit unit
, struct bifrost_regs regs
)
267 case REG_WRITE_THREE
:
269 default: /* REG_WRITE_NONE */
275 static void dump_regs(FILE *fp
, struct bifrost_regs srcs
)
277 struct bifrost_reg_ctrl ctrl
= DecodeRegCtrl(fp
, srcs
);
280 fprintf(fp
, "port 0: R%d ", get_reg0(srcs
));
282 fprintf(fp
, "port 1: R%d ", get_reg1(srcs
));
284 if (ctrl
.fma_write_unit
== REG_WRITE_TWO
)
285 fprintf(fp
, "port 2: R%d (write FMA) ", srcs
.reg2
);
286 else if (ctrl
.add_write_unit
== REG_WRITE_TWO
)
287 fprintf(fp
, "port 2: R%d (write ADD) ", srcs
.reg2
);
289 if (ctrl
.fma_write_unit
== REG_WRITE_THREE
)
290 fprintf(fp
, "port 3: R%d (write FMA) ", srcs
.reg3
);
291 else if (ctrl
.add_write_unit
== REG_WRITE_THREE
)
292 fprintf(fp
, "port 3: R%d (write ADD) ", srcs
.reg3
);
293 else if (ctrl
.read_reg3
)
294 fprintf(fp
, "port 3: R%d (read) ", srcs
.reg3
);
296 if (srcs
.uniform_const
) {
297 if (srcs
.uniform_const
& 0x80) {
298 fprintf(fp
, "uniform: U%d", (srcs
.uniform_const
& 0x7f) * 2);
304 static void dump_const_imm(FILE *fp
, uint32_t imm
)
311 fprintf(fp
, "0x%08x /* %f */", imm
, fi
.f
);
314 static uint64_t get_const(uint64_t *consts
, struct bifrost_regs srcs
)
316 unsigned low_bits
= srcs
.uniform_const
& 0xf;
318 switch (srcs
.uniform_const
>> 4) {
341 return imm
| low_bits
;
344 static void dump_uniform_const_src(FILE *fp
, struct bifrost_regs srcs
, uint64_t *consts
, bool high32
)
346 if (srcs
.uniform_const
& 0x80) {
347 unsigned uniform
= (srcs
.uniform_const
& 0x7f) * 2;
348 fprintf(fp
, "U%d", uniform
+ (high32
? 1 : 0));
349 } else if (srcs
.uniform_const
>= 0x20) {
350 uint64_t imm
= get_const(consts
, srcs
);
352 dump_const_imm(fp
, imm
>> 32);
354 dump_const_imm(fp
, imm
);
356 switch (srcs
.uniform_const
) {
361 fprintf(fp
, "atest-data");
364 fprintf(fp
, "sample-ptr");
374 fprintf(fp
, "blend-descriptor%u", (unsigned) srcs
.uniform_const
- 8);
377 fprintf(fp
, "unkConst%u", (unsigned) srcs
.uniform_const
);
388 static void dump_src(FILE *fp
, unsigned src
, struct bifrost_regs srcs
, uint64_t *consts
, bool isFMA
)
392 fprintf(fp
, "R%d", get_reg0(srcs
));
395 fprintf(fp
, "R%d", get_reg1(srcs
));
398 fprintf(fp
, "R%d", srcs
.reg3
);
404 fprintf(fp
, "T"); // i.e. the output of FMA this cycle
407 dump_uniform_const_src(fp
, srcs
, consts
, false);
410 dump_uniform_const_src(fp
, srcs
, consts
, true);
421 static const struct fma_op_info FMAOpInfos
[] = {
422 { false, 0x00000, "FMA.f32", FMA_FMA
},
423 { false, 0x40000, "MAX.f32", FMA_FMINMAX
},
424 { false, 0x44000, "MIN.f32", FMA_FMINMAX
},
425 { false, 0x48000, "FCMP.GL", FMA_FCMP
},
426 { false, 0x4c000, "FCMP.D3D", FMA_FCMP
},
427 { false, 0x4ff98, "ADD.i32", FMA_TWO_SRC
},
428 { false, 0x4ffd8, "SUB.i32", FMA_TWO_SRC
},
429 { false, 0x4fff0, "SUBB.i32", FMA_TWO_SRC
},
430 { false, 0x50000, "FMA_MSCALE", FMA_FMA_MSCALE
},
431 { false, 0x58000, "ADD.f32", FMA_FADD
},
432 { false, 0x5c000, "CSEL4", FMA_CSEL4
},
433 { false, 0x5d8d0, "ICMP.D3D.GT.v2i16", FMA_TWO_SRC
},
434 { false, 0x5d9d0, "UCMP.D3D.GT.v2i16", FMA_TWO_SRC
},
435 { false, 0x5dad0, "ICMP.D3D.GE.v2i16", FMA_TWO_SRC
},
436 { false, 0x5dbd0, "UCMP.D3D.GE.v2i16", FMA_TWO_SRC
},
437 { false, 0x5dcd0, "ICMP.D3D.EQ.v2i16", FMA_TWO_SRC
},
438 { false, 0x5de40, "ICMP.GL.GT.i32", FMA_TWO_SRC
}, // src0 > src1 ? 1 : 0
439 { false, 0x5de48, "ICMP.GL.GE.i32", FMA_TWO_SRC
},
440 { false, 0x5de50, "UCMP.GL.GT.i32", FMA_TWO_SRC
},
441 { false, 0x5de58, "UCMP.GL.GE.i32", FMA_TWO_SRC
},
442 { false, 0x5de60, "ICMP.GL.EQ.i32", FMA_TWO_SRC
},
443 { false, 0x5dec0, "ICMP.D3D.GT.i32", FMA_TWO_SRC
}, // src0 > src1 ? ~0 : 0
444 { false, 0x5dec8, "ICMP.D3D.GE.i32", FMA_TWO_SRC
},
445 { false, 0x5ded0, "UCMP.D3D.GT.i32", FMA_TWO_SRC
},
446 { false, 0x5ded8, "UCMP.D3D.GE.i32", FMA_TWO_SRC
},
447 { false, 0x5dee0, "ICMP.D3D.EQ.i32", FMA_TWO_SRC
},
448 { false, 0x60000, "RSHIFT_NAND", FMA_SHIFT
},
449 { false, 0x61000, "RSHIFT_AND", FMA_SHIFT
},
450 { false, 0x62000, "LSHIFT_NAND", FMA_SHIFT
},
451 { false, 0x63000, "LSHIFT_AND", FMA_SHIFT
}, // (src0 << src2) & src1
452 { false, 0x64000, "RSHIFT_XOR", FMA_SHIFT
},
453 { false, 0x65200, "LSHIFT_ADD.i32", FMA_THREE_SRC
},
454 { false, 0x65600, "LSHIFT_SUB.i32", FMA_THREE_SRC
}, // (src0 << src2) - src1
455 { false, 0x65a00, "LSHIFT_RSUB.i32", FMA_THREE_SRC
}, // src1 - (src0 << src2)
456 { false, 0x65e00, "RSHIFT_ADD.i32", FMA_THREE_SRC
},
457 { false, 0x66200, "RSHIFT_SUB.i32", FMA_THREE_SRC
},
458 { false, 0x66600, "RSHIFT_RSUB.i32", FMA_THREE_SRC
},
459 { false, 0x66a00, "ARSHIFT_ADD.i32", FMA_THREE_SRC
},
460 { false, 0x66e00, "ARSHIFT_SUB.i32", FMA_THREE_SRC
},
461 { false, 0x67200, "ARSHIFT_RSUB.i32", FMA_THREE_SRC
},
462 { false, 0x80000, "FMA.v2f16", FMA_FMA16
},
463 { false, 0xc0000, "MAX.v2f16", FMA_FMINMAX16
},
464 { false, 0xc4000, "MIN.v2f16", FMA_FMINMAX16
},
465 { false, 0xc8000, "FCMP.GL", FMA_FCMP16
},
466 { false, 0xcc000, "FCMP.D3D", FMA_FCMP16
},
467 { false, 0xcf900, "ADD.v2i16", FMA_TWO_SRC
},
468 { false, 0xcfc10, "ADDC.i32", FMA_TWO_SRC
},
469 { false, 0xcfd80, "ADD.i32.i16.X", FMA_TWO_SRC
},
470 { false, 0xcfd90, "ADD.i32.u16.X", FMA_TWO_SRC
},
471 { false, 0xcfdc0, "ADD.i32.i16.Y", FMA_TWO_SRC
},
472 { false, 0xcfdd0, "ADD.i32.u16.Y", FMA_TWO_SRC
},
473 { false, 0xd8000, "ADD.v2f16", FMA_FADD16
},
474 { false, 0xdc000, "CSEL4.v16", FMA_CSEL4
},
475 { false, 0xdd000, "F32_TO_F16", FMA_TWO_SRC
},
476 { true, 0x00046, "F16_TO_I16.XX", FMA_ONE_SRC
},
477 { true, 0x00047, "F16_TO_U16.XX", FMA_ONE_SRC
},
478 { true, 0x0004e, "F16_TO_I16.YX", FMA_ONE_SRC
},
479 { true, 0x0004f, "F16_TO_U16.YX", FMA_ONE_SRC
},
480 { true, 0x00056, "F16_TO_I16.XY", FMA_ONE_SRC
},
481 { true, 0x00057, "F16_TO_U16.XY", FMA_ONE_SRC
},
482 { true, 0x0005e, "F16_TO_I16.YY", FMA_ONE_SRC
},
483 { true, 0x0005f, "F16_TO_U16.YY", FMA_ONE_SRC
},
484 { true, 0x000c0, "I16_TO_F16.XX", FMA_ONE_SRC
},
485 { true, 0x000c1, "U16_TO_F16.XX", FMA_ONE_SRC
},
486 { true, 0x000c8, "I16_TO_F16.YX", FMA_ONE_SRC
},
487 { true, 0x000c9, "U16_TO_F16.YX", FMA_ONE_SRC
},
488 { true, 0x000d0, "I16_TO_F16.XY", FMA_ONE_SRC
},
489 { true, 0x000d1, "U16_TO_F16.XY", FMA_ONE_SRC
},
490 { true, 0x000d8, "I16_TO_F16.YY", FMA_ONE_SRC
},
491 { true, 0x000d9, "U16_TO_F16.YY", FMA_ONE_SRC
},
492 { true, 0x00136, "F32_TO_I32", FMA_ONE_SRC
},
493 { true, 0x00137, "F32_TO_U32", FMA_ONE_SRC
},
494 { true, 0x00178, "I32_TO_F32", FMA_ONE_SRC
},
495 { true, 0x00179, "U32_TO_F32", FMA_ONE_SRC
},
496 { true, 0x00198, "I16_TO_I32.X", FMA_ONE_SRC
},
497 { true, 0x00199, "U16_TO_U32.X", FMA_ONE_SRC
},
498 { true, 0x0019a, "I16_TO_I32.Y", FMA_ONE_SRC
},
499 { true, 0x0019b, "U16_TO_U32.Y", FMA_ONE_SRC
},
500 { true, 0x0019c, "I16_TO_F32.X", FMA_ONE_SRC
},
501 { true, 0x0019d, "U16_TO_F32.X", FMA_ONE_SRC
},
502 { true, 0x0019e, "I16_TO_F32.Y", FMA_ONE_SRC
},
503 { true, 0x0019f, "U16_TO_F32.Y", FMA_ONE_SRC
},
504 { true, 0x001a2, "F16_TO_F32.X", FMA_ONE_SRC
},
505 { true, 0x001a3, "F16_TO_F32.Y", FMA_ONE_SRC
},
506 { true, 0x0032c, "NOP", FMA_ONE_SRC
},
507 { true, 0x0032d, "MOV", FMA_ONE_SRC
},
508 { true, 0x0032f, "SWZ.YY.v2i16", FMA_ONE_SRC
},
509 { true, 0x00345, "LOG_FREXPM", FMA_ONE_SRC
},
510 { true, 0x00365, "FRCP_FREXPM", FMA_ONE_SRC
},
511 { true, 0x00375, "FSQRT_FREXPM", FMA_ONE_SRC
},
512 { true, 0x0038d, "FRCP_FREXPE", FMA_ONE_SRC
},
513 { true, 0x003a5, "FSQRT_FREXPE", FMA_ONE_SRC
},
514 { true, 0x003ad, "FRSQ_FREXPE", FMA_ONE_SRC
},
515 { true, 0x003c5, "LOG_FREXPE", FMA_ONE_SRC
},
516 { true, 0x003fa, "CLZ", FMA_ONE_SRC
},
517 { true, 0x00b80, "IMAX3", FMA_THREE_SRC
},
518 { true, 0x00bc0, "UMAX3", FMA_THREE_SRC
},
519 { true, 0x00c00, "IMIN3", FMA_THREE_SRC
},
520 { true, 0x00c40, "UMIN3", FMA_THREE_SRC
},
521 { true, 0x00ec5, "ROUND", FMA_ONE_SRC
},
522 { true, 0x00f40, "CSEL", FMA_THREE_SRC
}, // src2 != 0 ? src1 : src0
523 { true, 0x00fc0, "MUX.i32", FMA_THREE_SRC
}, // see ADD comment
524 { true, 0x01805, "ROUNDEVEN", FMA_ONE_SRC
},
525 { true, 0x01845, "CEIL", FMA_ONE_SRC
},
526 { true, 0x01885, "FLOOR", FMA_ONE_SRC
},
527 { true, 0x018c5, "TRUNC", FMA_ONE_SRC
},
528 { true, 0x019b0, "ATAN_LDEXP.Y.f32", FMA_TWO_SRC
},
529 { true, 0x019b8, "ATAN_LDEXP.X.f32", FMA_TWO_SRC
},
530 { true, 0x01c80, "LSHIFT_ADD_LOW32.u32", FMA_SHIFT_ADD64
},
531 { true, 0x01cc0, "LSHIFT_ADD_LOW32.i64", FMA_SHIFT_ADD64
},
532 { true, 0x01d80, "LSHIFT_ADD_LOW32.i32", FMA_SHIFT_ADD64
},
533 { true, 0x01e00, "SEL.XX.i16", FMA_TWO_SRC
},
534 { true, 0x01e08, "SEL.YX.i16", FMA_TWO_SRC
},
535 { true, 0x01e10, "SEL.XY.i16", FMA_TWO_SRC
},
536 { true, 0x01e18, "SEL.YY.i16", FMA_TWO_SRC
},
537 { true, 0x00800, "IMAD", FMA_THREE_SRC
},
538 { true, 0x078db, "POPCNT", FMA_ONE_SRC
},
541 static struct fma_op_info
find_fma_op_info(unsigned op
, bool extended
)
543 for (unsigned i
= 0; i
< ARRAY_SIZE(FMAOpInfos
); i
++) {
546 if (FMAOpInfos
[i
].extended
!= extended
)
552 switch (FMAOpInfos
[i
].src_type
) {
561 opCmp
= op
& ~0x1fff;
564 case FMA_SHIFT_ADD64
:
571 opCmp
= op
& ~0x3fff;
575 opCmp
= op
& ~0x3ffff;
582 opCmp
= op
& ~0x7fff;
588 if (FMAOpInfos
[i
].op
== opCmp
)
589 return FMAOpInfos
[i
];
592 struct fma_op_info info
;
593 snprintf(info
.name
, sizeof(info
.name
), "op%04x", op
);
595 info
.src_type
= FMA_THREE_SRC
;
599 static void dump_fcmp(FILE *fp
, unsigned op
)
621 fprintf(fp
, ".unk%d", op
);
626 static void dump_16swizzle(FILE *fp
, unsigned swiz
)
630 fprintf(fp
, ".%c%c", "xy"[swiz
& 1], "xy"[(swiz
>> 1) & 1]);
633 static void dump_fma_expand_src0(FILE *fp
, unsigned ctrl
)
655 static void dump_fma_expand_src1(FILE *fp
, unsigned ctrl
)
677 static void dump_fma(FILE *fp
, uint64_t word
, struct bifrost_regs regs
, struct bifrost_regs next_regs
, uint64_t *consts
, bool verbose
)
680 fprintf(fp
, "# FMA: %016" PRIx64
"\n", word
);
682 struct bifrost_fma_inst FMA
;
683 memcpy((char *) &FMA
, (char *) &word
, sizeof(struct bifrost_fma_inst
));
684 struct fma_op_info info
= find_fma_op_info(FMA
.op
, (FMA
.op
& 0xe0000) == 0xe0000);
686 fprintf(fp
, "%s", info
.name
);
687 if (info
.src_type
== FMA_FADD
||
688 info
.src_type
== FMA_FMINMAX
||
689 info
.src_type
== FMA_FMA
||
690 info
.src_type
== FMA_FADD16
||
691 info
.src_type
== FMA_FMINMAX16
||
692 info
.src_type
== FMA_FMA16
) {
693 fprintf(fp
, "%s", bi_output_mod_name(bits(FMA
.op
, 12, 14)));
694 switch (info
.src_type
) {
699 fprintf(fp
, "%s", bi_round_mode_name(bits(FMA
.op
, 10, 12)));
703 fprintf(fp
, "%s", bi_minmax_mode_name(bits(FMA
.op
, 10, 12)));
708 } else if (info
.src_type
== FMA_FCMP
|| info
.src_type
== FMA_FCMP16
) {
709 dump_fcmp(fp
, bits(FMA
.op
, 10, 13));
710 if (info
.src_type
== FMA_FCMP
)
713 fprintf(fp
, ".v2f16");
714 } else if (info
.src_type
== FMA_FMA_MSCALE
) {
715 if (FMA
.op
& (1 << 11)) {
716 switch ((FMA
.op
>> 9) & 0x3) {
718 /* This mode seems to do a few things:
719 * - Makes 0 * infinity (and incidentally 0 * nan) return 0,
720 * since generating a nan would poison the result of
721 * 1/infinity and 1/0.
722 * - Fiddles with which nan is returned in nan * nan,
723 * presumably to make sure that the same exact nan is
724 * returned for 1/nan.
726 fprintf(fp
, ".rcp_mode");
729 /* Similar to the above, but src0 always wins when multiplying
732 fprintf(fp
, ".sqrt_mode");
735 fprintf(fp
, ".unk%d_mode", (int) (FMA
.op
>> 9) & 0x3);
738 fprintf(fp
, "%s", bi_output_mod_name(bits(FMA
.op
, 9, 11)));
740 } else if (info
.src_type
== FMA_SHIFT
) {
741 struct bifrost_shift_fma shift
;
742 memcpy(&shift
, &FMA
, sizeof(shift
));
744 if (shift
.half
== 0x7)
745 fprintf(fp
, ".v2i16");
746 else if (shift
.half
== 0)
748 else if (shift
.half
== 0x4)
749 fprintf(fp
, ".v4i8");
751 fprintf(fp
, ".unk%u", shift
.half
);
754 fprintf(fp
, ".no_unk");
757 fprintf(fp
, ".invert_1");
760 fprintf(fp
, ".invert_2");
765 struct bifrost_reg_ctrl next_ctrl
= DecodeRegCtrl(fp
, next_regs
);
766 if (next_ctrl
.fma_write_unit
!= REG_WRITE_NONE
) {
767 fprintf(fp
, "{R%d, T0}, ", GetRegToWrite(next_ctrl
.fma_write_unit
, next_regs
));
772 switch (info
.src_type
) {
774 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
777 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
779 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
787 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
788 dump_fma_expand_src0(fp
, (FMA
.op
>> 6) & 0x7);
796 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
797 dump_fma_expand_src1(fp
, (FMA
.op
>> 6) & 0x7);
802 case FMA_FMINMAX16
: {
803 bool abs1
= FMA
.op
& 0x8;
804 bool abs2
= (FMA
.op
& 0x7) < FMA
.src0
;
809 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
810 dump_16swizzle(fp
, (FMA
.op
>> 6) & 0x3);
818 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
819 dump_16swizzle(fp
, (FMA
.op
>> 8) & 0x3);
827 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
828 dump_fma_expand_src0(fp
, (FMA
.op
>> 6) & 0x7);
836 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
837 dump_fma_expand_src1(fp
, (FMA
.op
>> 6) & 0x7);
842 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
843 // Note: this is kinda a guess, I haven't seen the blob set this to
844 // anything other than the identity, but it matches FMA_TWO_SRCFmod16
845 dump_16swizzle(fp
, (FMA
.op
>> 6) & 0x3);
847 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
848 dump_16swizzle(fp
, (FMA
.op
>> 8) & 0x3);
850 case FMA_SHIFT_ADD64
:
851 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
853 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
855 fprintf(fp
, "shift:%u", (FMA
.op
>> 3) & 0x7);
858 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
860 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
862 dump_src(fp
, (FMA
.op
>> 3) & 0x7, regs
, consts
, true);
865 struct bifrost_shift_fma shift
;
866 memcpy(&shift
, &FMA
, sizeof(shift
));
868 dump_src(fp
, shift
.src0
, regs
, consts
, true);
870 dump_src(fp
, shift
.src1
, regs
, consts
, true);
872 dump_src(fp
, shift
.src2
, regs
, consts
, true);
876 if (FMA
.op
& (1 << 14))
878 if (FMA
.op
& (1 << 9))
880 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
881 dump_fma_expand_src0(fp
, (FMA
.op
>> 6) & 0x7);
882 if (FMA
.op
& (1 << 9))
885 if (FMA
.op
& (1 << 16))
887 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
888 dump_fma_expand_src1(fp
, (FMA
.op
>> 6) & 0x7);
889 if (FMA
.op
& (1 << 16))
892 if (FMA
.op
& (1 << 15))
894 if (FMA
.op
& (1 << 17))
896 dump_src(fp
, (FMA
.op
>> 3) & 0x7, regs
, consts
, true);
897 if (FMA
.op
& (1 << 17))
901 if (FMA
.op
& (1 << 14))
903 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
904 dump_16swizzle(fp
, (FMA
.op
>> 6) & 0x3);
906 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
907 dump_16swizzle(fp
, (FMA
.op
>> 8) & 0x3);
909 if (FMA
.op
& (1 << 15))
911 dump_src(fp
, (FMA
.op
>> 3) & 0x7, regs
, consts
, true);
912 dump_16swizzle(fp
, (FMA
.op
>> 16) & 0x3);
915 struct bifrost_csel4 csel
;
916 memcpy(&csel
, &FMA
, sizeof(csel
));
917 fprintf(fp
, ".%s ", bi_csel_cond_name(csel
.cond
));
919 dump_src(fp
, csel
.src0
, regs
, consts
, true);
921 dump_src(fp
, csel
.src1
, regs
, consts
, true);
923 dump_src(fp
, csel
.src2
, regs
, consts
, true);
925 dump_src(fp
, csel
.src3
, regs
, consts
, true);
929 if (FMA
.op
& (1 << 12))
931 dump_src(fp
, FMA
.src0
, regs
, consts
, true);
932 if (FMA
.op
& (1 << 12))
935 if (FMA
.op
& (1 << 13))
937 dump_src(fp
, FMA
.op
& 0x7, regs
, consts
, true);
939 if (FMA
.op
& (1 << 14))
941 dump_src(fp
, (FMA
.op
>> 3) & 0x7, regs
, consts
, true);
943 dump_src(fp
, (FMA
.op
>> 6) & 0x7, regs
, consts
, true);
949 static const struct add_op_info add_op_infos
[] = {
950 { 0x00000, "MAX.f32", ADD_FMINMAX
},
951 { 0x02000, "MIN.f32", ADD_FMINMAX
},
952 { 0x04000, "ADD.f32", ADD_FADD
},
953 { 0x06000, "FCMP.GL", ADD_FCMP
},
954 { 0x07000, "FCMP.D3D", ADD_FCMP
},
955 { 0x07856, "F16_TO_I16", ADD_ONE_SRC
},
956 { 0x07857, "F16_TO_U16", ADD_ONE_SRC
},
957 { 0x078c0, "I16_TO_F16.XX", ADD_ONE_SRC
},
958 { 0x078c1, "U16_TO_F16.XX", ADD_ONE_SRC
},
959 { 0x078c8, "I16_TO_F16.YX", ADD_ONE_SRC
},
960 { 0x078c9, "U16_TO_F16.YX", ADD_ONE_SRC
},
961 { 0x078d0, "I16_TO_F16.XY", ADD_ONE_SRC
},
962 { 0x078d1, "U16_TO_F16.XY", ADD_ONE_SRC
},
963 { 0x078d8, "I16_TO_F16.YY", ADD_ONE_SRC
},
964 { 0x078d9, "U16_TO_F16.YY", ADD_ONE_SRC
},
965 { 0x07936, "F32_TO_I32", ADD_ONE_SRC
},
966 { 0x07937, "F32_TO_U32", ADD_ONE_SRC
},
967 { 0x07978, "I32_TO_F32", ADD_ONE_SRC
},
968 { 0x07979, "U32_TO_F32", ADD_ONE_SRC
},
969 { 0x07998, "I16_TO_I32.X", ADD_ONE_SRC
},
970 { 0x07999, "U16_TO_U32.X", ADD_ONE_SRC
},
971 { 0x0799a, "I16_TO_I32.Y", ADD_ONE_SRC
},
972 { 0x0799b, "U16_TO_U32.Y", ADD_ONE_SRC
},
973 { 0x0799c, "I16_TO_F32.X", ADD_ONE_SRC
},
974 { 0x0799d, "U16_TO_F32.X", ADD_ONE_SRC
},
975 { 0x0799e, "I16_TO_F32.Y", ADD_ONE_SRC
},
976 { 0x0799f, "U16_TO_F32.Y", ADD_ONE_SRC
},
977 { 0x079a2, "F16_TO_F32.X", ADD_ONE_SRC
},
978 { 0x079a3, "F16_TO_F32.Y", ADD_ONE_SRC
},
979 { 0x07b2b, "SWZ.YX.v2i16", ADD_ONE_SRC
},
980 { 0x07b2c, "NOP", ADD_ONE_SRC
},
981 { 0x07b29, "SWZ.XX.v2i16", ADD_ONE_SRC
},
982 { 0x07b2d, "MOV", ADD_ONE_SRC
},
983 { 0x07b2f, "SWZ.YY.v2i16", ADD_ONE_SRC
},
984 { 0x07b65, "FRCP_FREXPM", ADD_ONE_SRC
},
985 { 0x07b75, "FSQRT_FREXPM", ADD_ONE_SRC
},
986 { 0x07b8d, "FRCP_FREXPE", ADD_ONE_SRC
},
987 { 0x07ba5, "FSQRT_FREXPE", ADD_ONE_SRC
},
988 { 0x07bad, "FRSQ_FREXPE", ADD_ONE_SRC
},
989 { 0x07bc5, "FLOG_FREXPE", ADD_ONE_SRC
},
990 { 0x07d45, "CEIL", ADD_ONE_SRC
},
991 { 0x07d85, "FLOOR", ADD_ONE_SRC
},
992 { 0x07dc5, "TRUNC", ADD_ONE_SRC
},
993 { 0x07f18, "LSHIFT_ADD_HIGH32.i32", ADD_TWO_SRC
},
994 { 0x08000, "LD_ATTR", ADD_LOAD_ATTR
, true },
995 { 0x0a000, "LD_VAR.32", ADD_VARYING_INTERP
, true },
996 { 0x0b000, "TEX", ADD_TEX_COMPACT
, true },
997 { 0x0c188, "LOAD.i32", ADD_TWO_SRC
, true },
998 { 0x0c1a0, "LD_UBO.i32", ADD_TWO_SRC
, true },
999 { 0x0c1b8, "LD_SCRATCH.v2i32", ADD_TWO_SRC
, true },
1000 { 0x0c1c8, "LOAD.v2i32", ADD_TWO_SRC
, true },
1001 { 0x0c1e0, "LD_UBO.v2i32", ADD_TWO_SRC
, true },
1002 { 0x0c1f8, "LD_SCRATCH.v2i32", ADD_TWO_SRC
, true },
1003 { 0x0c208, "LOAD.v4i32", ADD_TWO_SRC
, true },
1004 { 0x0c220, "LD_UBO.v4i32", ADD_TWO_SRC
, true },
1005 { 0x0c238, "LD_SCRATCH.v4i32", ADD_TWO_SRC
, true },
1006 { 0x0c248, "STORE.v4i32", ADD_TWO_SRC
, true },
1007 { 0x0c278, "ST_SCRATCH.v4i32", ADD_TWO_SRC
, true },
1008 { 0x0c588, "STORE.i32", ADD_TWO_SRC
, true },
1009 { 0x0c5b8, "ST_SCRATCH.i32", ADD_TWO_SRC
, true },
1010 { 0x0c5c8, "STORE.v2i32", ADD_TWO_SRC
, true },
1011 { 0x0c5f8, "ST_SCRATCH.v2i32", ADD_TWO_SRC
, true },
1012 { 0x0c648, "LOAD.u16", ADD_TWO_SRC
, true }, // zero-extends
1013 { 0x0ca88, "LOAD.v3i32", ADD_TWO_SRC
, true },
1014 { 0x0caa0, "LD_UBO.v3i32", ADD_TWO_SRC
, true },
1015 { 0x0cab8, "LD_SCRATCH.v3i32", ADD_TWO_SRC
, true },
1016 { 0x0cb88, "STORE.v3i32", ADD_TWO_SRC
, true },
1017 { 0x0cbb8, "ST_SCRATCH.v3i32", ADD_TWO_SRC
, true },
1018 { 0x0cc00, "FRCP_FAST.f32", ADD_ONE_SRC
},
1019 { 0x0cc20, "FRSQ_FAST.f32", ADD_ONE_SRC
},
1020 { 0x0ce00, "FRCP_TABLE", ADD_ONE_SRC
},
1021 { 0x0ce10, "FRCP_FAST.f16.X", ADD_ONE_SRC
},
1022 { 0x0ce20, "FRSQ_TABLE", ADD_ONE_SRC
},
1023 { 0x0ce30, "FRCP_FAST.f16.Y", ADD_ONE_SRC
},
1024 { 0x0ce50, "FRSQ_FAST.f16.X", ADD_ONE_SRC
},
1025 { 0x0ce60, "FRCP_APPROX", ADD_ONE_SRC
},
1026 { 0x0ce70, "FRSQ_FAST.f16.Y", ADD_ONE_SRC
},
1027 { 0x0cf40, "ATAN_ASSIST", ADD_TWO_SRC
},
1028 { 0x0cf48, "ATAN_TABLE", ADD_TWO_SRC
},
1029 { 0x0cf50, "SIN_TABLE", ADD_ONE_SRC
},
1030 { 0x0cf51, "COS_TABLE", ADD_ONE_SRC
},
1031 { 0x0cf58, "EXP_TABLE", ADD_ONE_SRC
},
1032 { 0x0cf60, "FLOG2_TABLE", ADD_ONE_SRC
},
1033 { 0x0cf64, "FLOGE_TABLE", ADD_ONE_SRC
},
1034 { 0x0d000, "BRANCH", ADD_BRANCH
},
1035 { 0x0e8c0, "MUX", ADD_THREE_SRC
},
1036 { 0x0e9b0, "ATAN_LDEXP.Y.f32", ADD_TWO_SRC
},
1037 { 0x0e9b8, "ATAN_LDEXP.X.f32", ADD_TWO_SRC
},
1038 { 0x0ea60, "SEL.XX.i16", ADD_TWO_SRC
},
1039 { 0x0ea70, "SEL.XY.i16", ADD_TWO_SRC
},
1040 { 0x0ea68, "SEL.YX.i16", ADD_TWO_SRC
},
1041 { 0x0ea78, "SEL.YY.i16", ADD_TWO_SRC
},
1042 { 0x0ec00, "F32_TO_F16", ADD_TWO_SRC
},
1043 { 0x0f640, "ICMP.GL.GT", ADD_TWO_SRC
}, // src0 > src1 ? 1 : 0
1044 { 0x0f648, "ICMP.GL.GE", ADD_TWO_SRC
},
1045 { 0x0f650, "UCMP.GL.GT", ADD_TWO_SRC
},
1046 { 0x0f658, "UCMP.GL.GE", ADD_TWO_SRC
},
1047 { 0x0f660, "ICMP.GL.EQ", ADD_TWO_SRC
},
1048 { 0x0f669, "ICMP.GL.NEQ", ADD_TWO_SRC
},
1049 { 0x0f6c0, "ICMP.D3D.GT", ADD_TWO_SRC
}, // src0 > src1 ? ~0 : 0
1050 { 0x0f6c8, "ICMP.D3D.GE", ADD_TWO_SRC
},
1051 { 0x0f6d0, "UCMP.D3D.GT", ADD_TWO_SRC
},
1052 { 0x0f6d8, "UCMP.D3D.GE", ADD_TWO_SRC
},
1053 { 0x0f6e0, "ICMP.D3D.EQ", ADD_TWO_SRC
},
1054 { 0x10000, "MAX.v2f16", ADD_FMINMAX16
},
1055 { 0x11000, "ADD_MSCALE.f32", ADD_FADDMscale
},
1056 { 0x12000, "MIN.v2f16", ADD_FMINMAX16
},
1057 { 0x14000, "ADD.v2f16", ADD_FADD16
},
1058 { 0x17000, "FCMP.D3D", ADD_FCMP16
},
1059 { 0x178c0, "ADD.i32", ADD_TWO_SRC
},
1060 { 0x17900, "ADD.v2i16", ADD_TWO_SRC
},
1061 { 0x17ac0, "SUB.i32", ADD_TWO_SRC
},
1062 { 0x17c10, "ADDC.i32", ADD_TWO_SRC
}, // adds src0 to the bottom bit of src1
1063 { 0x17d80, "ADD.i32.i16.X", ADD_TWO_SRC
},
1064 { 0x17d90, "ADD.i32.u16.X", ADD_TWO_SRC
},
1065 { 0x17dc0, "ADD.i32.i16.Y", ADD_TWO_SRC
},
1066 { 0x17dd0, "ADD.i32.u16.Y", ADD_TWO_SRC
},
1067 { 0x18000, "LD_VAR_ADDR", ADD_VARYING_ADDRESS
, true },
1068 { 0x19181, "DISCARD.FEQ.f32", ADD_TWO_SRC
, true },
1069 { 0x19189, "DISCARD.FNE.f32", ADD_TWO_SRC
, true },
1070 { 0x1918C, "DISCARD.GL.f32", ADD_TWO_SRC
, true }, /* Consumes ICMP.GL/etc with fixed 0 argument */
1071 { 0x19190, "DISCARD.FLE.f32", ADD_TWO_SRC
, true },
1072 { 0x19198, "DISCARD.FLT.f32", ADD_TWO_SRC
, true },
1073 { 0x191e8, "ATEST.f32", ADD_TWO_SRC
, true },
1074 { 0x191f0, "ATEST.X.f16", ADD_TWO_SRC
, true },
1075 { 0x191f8, "ATEST.Y.f16", ADD_TWO_SRC
, true },
1076 { 0x19300, "ST_VAR.v1", ADD_THREE_SRC
, true },
1077 { 0x19340, "ST_VAR.v2", ADD_THREE_SRC
, true },
1078 { 0x19380, "ST_VAR.v3", ADD_THREE_SRC
, true },
1079 { 0x193c0, "ST_VAR.v4", ADD_THREE_SRC
, true },
1080 { 0x1952c, "BLEND", ADD_BLENDING
, true },
1081 { 0x1a000, "LD_VAR.16", ADD_VARYING_INTERP
, true },
1082 { 0x1ae60, "TEX", ADD_TEX
, true },
1083 { 0x1c000, "RSHIFT_NAND.i32", ADD_SHIFT
},
1084 { 0x1c400, "RSHIFT_AND.i32", ADD_SHIFT
},
1085 { 0x1c800, "LSHIFT_NAND.i32", ADD_SHIFT
},
1086 { 0x1cc00, "LSHIFT_AND.i32", ADD_SHIFT
},
1087 { 0x1d000, "RSHIFT_XOR.i32", ADD_SHIFT
},
1088 { 0x1d400, "LSHIFT_ADD.i32", ADD_SHIFT
},
1089 { 0x1d800, "RSHIFT_SUB.i32", ADD_SHIFT
},
1090 { 0x1dd18, "OR.i32", ADD_TWO_SRC
},
1091 { 0x1dd20, "AND.i32", ADD_TWO_SRC
},
1092 { 0x1dd60, "LSHIFT.i32", ADD_TWO_SRC
},
1093 { 0x1dd50, "XOR.i32", ADD_TWO_SRC
},
1094 { 0x1dd80, "RSHIFT.i32", ADD_TWO_SRC
},
1095 { 0x1dda0, "ARSHIFT.i32", ADD_TWO_SRC
},
1098 static struct add_op_info
find_add_op_info(unsigned op
)
1100 for (unsigned i
= 0; i
< ARRAY_SIZE(add_op_infos
); i
++) {
1101 unsigned opCmp
= ~0;
1102 switch (add_op_infos
[i
].src_type
) {
1114 opCmp
= op
& ~0x3ff;
1122 opCmp
= op
& ~0x1fff;
1125 case ADD_FADDMscale
:
1126 opCmp
= op
& ~0xfff;
1130 opCmp
= op
& ~0x7ff;
1132 case ADD_TEX_COMPACT
:
1133 opCmp
= op
& ~0x3ff;
1135 case ADD_VARYING_INTERP
:
1136 opCmp
= op
& ~0x7ff;
1138 case ADD_VARYING_ADDRESS
:
1139 opCmp
= op
& ~0xfff;
1143 opCmp
= op
& ~0xfff;
1149 if (add_op_infos
[i
].op
== opCmp
)
1150 return add_op_infos
[i
];
1153 struct add_op_info info
;
1154 snprintf(info
.name
, sizeof(info
.name
), "op%04x", op
);
1156 info
.src_type
= ADD_TWO_SRC
;
1157 info
.has_data_reg
= true;
1161 static void dump_add(FILE *fp
, uint64_t word
, struct bifrost_regs regs
,
1162 struct bifrost_regs next_regs
, uint64_t *consts
,
1163 unsigned data_reg
, unsigned offset
, bool verbose
)
1166 fprintf(fp
, "# ADD: %016" PRIx64
"\n", word
);
1168 struct bifrost_add_inst ADD
;
1169 memcpy((char *) &ADD
, (char *) &word
, sizeof(ADD
));
1170 struct add_op_info info
= find_add_op_info(ADD
.op
);
1172 fprintf(fp
, "%s", info
.name
);
1174 // float16 seems like it doesn't support output modifiers
1175 if (info
.src_type
== ADD_FADD
|| info
.src_type
== ADD_FMINMAX
) {
1177 fprintf(fp
, "%s", bi_output_mod_name(bits(ADD
.op
, 8, 10)));
1178 if (info
.src_type
== ADD_FADD
)
1179 fprintf(fp
, "%s", bi_round_mode_name(bits(ADD
.op
, 10, 12)));
1181 fprintf(fp
, "%s", bi_minmax_mode_name(bits(ADD
.op
, 10, 12)));
1182 } else if (info
.src_type
== ADD_FCMP
|| info
.src_type
== ADD_FCMP16
) {
1183 dump_fcmp(fp
, bits(ADD
.op
, 3, 6));
1184 if (info
.src_type
== ADD_FCMP
)
1185 fprintf(fp
, ".f32");
1187 fprintf(fp
, ".v2f16");
1188 } else if (info
.src_type
== ADD_FADDMscale
) {
1189 switch ((ADD
.op
>> 6) & 0x7) {
1192 // causes GPU hangs on G71
1194 fprintf(fp
, ".invalid");
1196 // Same as usual outmod value.
1198 fprintf(fp
, ".clamp_0_1");
1200 // If src0 is infinite or NaN, flush it to zero so that the other
1201 // source is passed through unmodified.
1203 fprintf(fp
, ".flush_src0_inf_nan");
1207 fprintf(fp
, ".flush_src1_inf_nan");
1209 // Every other case seems to behave the same as the above?
1211 fprintf(fp
, ".unk%d", (ADD
.op
>> 6) & 0x7);
1214 } else if (info
.src_type
== ADD_VARYING_INTERP
) {
1216 fprintf(fp
, ".reuse");
1218 fprintf(fp
, ".flat");
1219 fprintf(fp
, "%s", bi_interp_mode_name((ADD
.op
>> 7) & 0x3));
1220 fprintf(fp
, ".v%d", ((ADD
.op
>> 5) & 0x3) + 1);
1221 } else if (info
.src_type
== ADD_BRANCH
) {
1222 enum bifrost_branch_code branchCode
= (enum bifrost_branch_code
) ((ADD
.op
>> 6) & 0x3f);
1223 if (branchCode
== BR_ALWAYS
) {
1224 // unconditional branch
1226 enum bifrost_branch_cond cond
= (enum bifrost_branch_cond
) ((ADD
.op
>> 6) & 0x7);
1227 enum branch_bit_size size
= (enum branch_bit_size
) ((ADD
.op
>> 9) & 0x7);
1228 bool portSwapped
= (ADD
.op
& 0x7) < ADD
.src0
;
1229 // See the comment in branch_bit_size
1230 if (size
== BR_SIZE_16YX0
)
1232 if (size
== BR_SIZE_16YX1
)
1233 portSwapped
= false;
1234 // These sizes are only for floating point comparisons, so the
1235 // non-floating-point comparisons are reused to encode the flipped
1237 if (size
== BR_SIZE_32_AND_16X
|| size
== BR_SIZE_32_AND_16Y
)
1238 portSwapped
= false;
1239 // There's only one argument, so we reuse the extra argument to
1241 if (size
== BR_SIZE_ZERO
)
1242 portSwapped
= !(ADD
.op
& 1);
1247 fprintf(fp
, ".LT.u");
1249 fprintf(fp
, ".LT.i");
1252 if (size
== BR_SIZE_32_AND_16X
|| size
== BR_SIZE_32_AND_16Y
) {
1253 fprintf(fp
, ".UNE.f");
1256 fprintf(fp
, ".LE.u");
1258 fprintf(fp
, ".LE.i");
1263 fprintf(fp
, ".GT.u");
1265 fprintf(fp
, ".GT.i");
1269 fprintf(fp
, ".GE.u");
1271 fprintf(fp
, ".GE.i");
1275 fprintf(fp
, ".NE.i");
1277 fprintf(fp
, ".EQ.i");
1281 fprintf(fp
, ".UNE.f");
1283 fprintf(fp
, ".OEQ.f");
1287 fprintf(fp
, ".OGT.unk.f");
1289 fprintf(fp
, ".OGT.f");
1293 fprintf(fp
, ".OLT.unk.f");
1295 fprintf(fp
, ".OLT.f");
1300 case BR_SIZE_32_AND_16X
:
1301 case BR_SIZE_32_AND_16Y
:
1310 case BR_SIZE_ZERO
: {
1311 unsigned ctrl
= (ADD
.op
>> 1) & 0x3;
1313 fprintf(fp
, "32.Z");
1315 fprintf(fp
, "16.Z");
1320 } else if (info
.src_type
== ADD_SHIFT
) {
1321 struct bifrost_shift_add shift
;
1322 memcpy(&shift
, &ADD
, sizeof(ADD
));
1325 fprintf(fp
, ".invert_1");
1328 fprintf(fp
, ".invert_2");
1331 fprintf(fp
, ".unk%u", shift
.zero
);
1332 } else if (info
.src_type
== ADD_VARYING_ADDRESS
) {
1333 struct bifrost_ld_var_addr ld
;
1334 memcpy(&ld
, &ADD
, sizeof(ADD
));
1335 fprintf(fp
, ".%s", bi_ldst_type_name(ld
.type
));
1336 } else if (info
.src_type
== ADD_LOAD_ATTR
) {
1337 struct bifrost_ld_attr ld
;
1338 memcpy(&ld
, &ADD
, sizeof(ADD
));
1341 fprintf(fp
, ".v%d%s", ld
.channels
+ 1, bi_ldst_type_name(ld
.type
));
1343 fprintf(fp
, ".%s", bi_ldst_type_name(ld
.type
));
1348 struct bifrost_reg_ctrl next_ctrl
= DecodeRegCtrl(fp
, next_regs
);
1349 if (next_ctrl
.add_write_unit
!= REG_WRITE_NONE
) {
1350 fprintf(fp
, "{R%d, T1}, ", GetRegToWrite(next_ctrl
.add_write_unit
, next_regs
));
1352 fprintf(fp
, "T1, ");
1355 switch (info
.src_type
) {
1357 // Note: in this case, regs.uniform_const == location | 0x8
1358 // This probably means we can't load uniforms or immediates in the
1359 // same instruction. This re-uses the encoding that normally means
1360 // "disabled", where the low 4 bits are ignored. Perhaps the extra
1361 // 0x8 or'd in indicates this is happening.
1362 fprintf(fp
, "location:%d, ", regs
.uniform_const
& 0x7);
1365 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1368 case ADD_TEX_COMPACT
: {
1371 bool dualTex
= false;
1372 if (info
.src_type
== ADD_TEX_COMPACT
) {
1373 tex_index
= (ADD
.op
>> 3) & 0x7;
1374 sampler_index
= (ADD
.op
>> 7) & 0x7;
1375 bool unknown
= (ADD
.op
& 0x40);
1376 // TODO: figure out if the unknown bit is ever 0
1378 fprintf(fp
, "unknown ");
1380 uint64_t constVal
= get_const(consts
, regs
);
1381 uint32_t controlBits
= (ADD
.op
& 0x8) ? (constVal
>> 32) : constVal
;
1382 struct bifrost_tex_ctrl ctrl
;
1383 memcpy((char *) &ctrl
, (char *) &controlBits
, sizeof(ctrl
));
1385 // TODO: figure out what actually triggers dual-tex
1386 if (ctrl
.result_type
== 9) {
1387 struct bifrost_dual_tex_ctrl dualCtrl
;
1388 memcpy((char *) &dualCtrl
, (char *) &controlBits
, sizeof(ctrl
));
1389 fprintf(fp
, "(dualtex) tex0:%d samp0:%d tex1:%d samp1:%d ",
1390 dualCtrl
.tex_index0
, dualCtrl
.sampler_index0
,
1391 dualCtrl
.tex_index1
, dualCtrl
.sampler_index1
);
1392 if (dualCtrl
.unk0
!= 3)
1393 fprintf(fp
, "unk:%d ", dualCtrl
.unk0
);
1396 if (ctrl
.no_merge_index
) {
1397 tex_index
= ctrl
.tex_index
;
1398 sampler_index
= ctrl
.sampler_index
;
1400 tex_index
= sampler_index
= ctrl
.tex_index
;
1401 unsigned unk
= ctrl
.sampler_index
>> 2;
1403 fprintf(fp
, "unk:%d ", unk
);
1404 if (ctrl
.sampler_index
& 1)
1406 if (ctrl
.sampler_index
& 2)
1411 fprintf(fp
, "unk0:%d ", ctrl
.unk0
);
1413 fprintf(fp
, "unk1 ");
1414 if (ctrl
.unk2
!= 0xf)
1415 fprintf(fp
, "unk2:%x ", ctrl
.unk2
);
1417 switch (ctrl
.result_type
) {
1419 fprintf(fp
, "f32 ");
1422 fprintf(fp
, "i32 ");
1425 fprintf(fp
, "u32 ");
1428 fprintf(fp
, "unktype(%x) ", ctrl
.result_type
);
1431 switch (ctrl
.tex_type
) {
1433 fprintf(fp
, "cube ");
1436 fprintf(fp
, "buffer ");
1447 fprintf(fp
, "shadow ");
1449 fprintf(fp
, "array ");
1452 if (ctrl
.calc_gradients
) {
1453 int comp
= (controlBits
>> 20) & 0x3;
1454 fprintf(fp
, "txg comp:%d ", comp
);
1456 fprintf(fp
, "txf ");
1459 if (!ctrl
.not_supply_lod
) {
1460 if (ctrl
.compute_lod
)
1461 fprintf(fp
, "lod_bias ");
1463 fprintf(fp
, "lod ");
1466 if (!ctrl
.calc_gradients
)
1467 fprintf(fp
, "grad ");
1470 if (ctrl
.texel_offset
)
1471 fprintf(fp
, "offset ");
1476 if (tex_index
== -1)
1477 fprintf(fp
, "tex:indirect ");
1479 fprintf(fp
, "tex:%d ", tex_index
);
1481 if (sampler_index
== -1)
1482 fprintf(fp
, "samp:indirect ");
1484 fprintf(fp
, "samp:%d ", sampler_index
);
1488 case ADD_VARYING_INTERP
: {
1489 unsigned addr
= ADD
.op
& 0x1f;
1490 if (addr
< 0b10100) {
1492 fprintf(fp
, "%d", addr
);
1493 } else if (addr
< 0b11000) {
1495 fprintf(fp
, "fragw");
1496 else if (addr
== 23)
1497 fprintf(fp
, "fragz");
1499 fprintf(fp
, "unk%d", addr
);
1501 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1504 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1507 case ADD_VARYING_ADDRESS
: {
1508 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1510 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1512 unsigned location
= (ADD
.op
>> 3) & 0x1f;
1513 if (location
< 16) {
1514 fprintf(fp
, "location:%d", location
);
1515 } else if (location
== 20) {
1516 fprintf(fp
, "location:%u", (uint32_t) get_const(consts
, regs
));
1517 } else if (location
== 21) {
1518 fprintf(fp
, "location:%u", (uint32_t) (get_const(consts
, regs
) >> 32));
1520 fprintf(fp
, "location:%d(unk)", location
);
1525 fprintf(fp
, "location:%d, ", (ADD
.op
>> 3) & 0x1f);
1527 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1529 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1532 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1534 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1536 dump_src(fp
, (ADD
.op
>> 3) & 0x7, regs
, consts
, false);
1539 struct bifrost_shift_add shift
;
1540 memcpy(&shift
, &ADD
, sizeof(ADD
));
1541 dump_src(fp
, shift
.src0
, regs
, consts
, false);
1543 dump_src(fp
, shift
.src1
, regs
, consts
, false);
1545 dump_src(fp
, shift
.src2
, regs
, consts
, false);
1552 if (ADD
.op
& 0x1000)
1553 fprintf(fp
, "abs(");
1554 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1555 switch ((ADD
.op
>> 6) & 0x3) {
1562 if (ADD
.op
& 0x1000)
1568 fprintf(fp
, "abs(");
1569 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1570 switch ((ADD
.op
>> 6) & 0x3) {
1581 fprintf(fp
, ".unk");
1590 if (ADD
.op
& 0x1000)
1591 fprintf(fp
, "abs(");
1592 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1593 if (ADD
.op
& 0x1000)
1595 dump_16swizzle(fp
, (ADD
.op
>> 6) & 0x3);
1600 fprintf(fp
, "abs(");
1601 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1602 dump_16swizzle(fp
, (ADD
.op
>> 8) & 0x3);
1606 case ADD_FMINMAX16
: {
1607 bool abs1
= ADD
.op
& 0x8;
1608 bool abs2
= (ADD
.op
& 0x7) < ADD
.src0
;
1612 fprintf(fp
, "abs(");
1613 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1614 dump_16swizzle(fp
, (ADD
.op
>> 6) & 0x3);
1621 fprintf(fp
, "abs(");
1622 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1623 dump_16swizzle(fp
, (ADD
.op
>> 8) & 0x3);
1628 case ADD_FADDMscale
: {
1632 fprintf(fp
, "abs(");
1633 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1641 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1645 dump_src(fp
, (ADD
.op
>> 3) & 0x7, regs
, consts
, false);
1649 if (ADD
.op
& 0x400) {
1652 if (ADD
.op
& 0x100) {
1653 fprintf(fp
, "abs(");
1655 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1656 switch ((ADD
.op
>> 6) & 0x3) {
1663 if (ADD
.op
& 0x100) {
1667 if (ADD
.op
& 0x200) {
1668 fprintf(fp
, "abs(");
1670 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1671 switch ((ADD
.op
>> 6) & 0x3) {
1682 fprintf(fp
, ".unk");
1685 if (ADD
.op
& 0x200) {
1690 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1691 dump_16swizzle(fp
, (ADD
.op
>> 6) & 0x3);
1693 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1694 dump_16swizzle(fp
, (ADD
.op
>> 8) & 0x3);
1697 enum bifrost_branch_code code
= (enum bifrost_branch_code
) ((ADD
.op
>> 6) & 0x3f);
1698 enum branch_bit_size size
= (enum branch_bit_size
) ((ADD
.op
>> 9) & 0x7);
1699 if (code
!= BR_ALWAYS
) {
1700 dump_src(fp
, ADD
.src0
, regs
, consts
, false);
1710 case BR_SIZE_ZERO
: {
1711 unsigned ctrl
= (ADD
.op
>> 1) & 0x3;
1728 if (code
!= BR_ALWAYS
&& size
!= BR_SIZE_ZERO
) {
1729 dump_src(fp
, ADD
.op
& 0x7, regs
, consts
, false);
1734 case BR_SIZE_32_AND_16X
:
1738 case BR_SIZE_32_AND_16Y
:
1746 // I haven't had the chance to test if this actually specifies the
1747 // branch offset, since I couldn't get it to produce values other
1748 // than 5 (uniform/const high), but these three bits are always
1749 // consistent across branch instructions, so it makes sense...
1750 int offsetSrc
= (ADD
.op
>> 3) & 0x7;
1751 if (offsetSrc
== 4 || offsetSrc
== 5) {
1752 // If the offset is known/constant, we can decode it
1753 uint32_t raw_offset
;
1755 raw_offset
= get_const(consts
, regs
);
1757 raw_offset
= get_const(consts
, regs
) >> 32;
1758 // The high 4 bits are flags, while the rest is the
1759 // twos-complement offset in bytes (here we convert to
1761 int32_t branch_offset
= ((int32_t) raw_offset
<< 4) >> 8;
1763 // If high4 is the high 4 bits of the last 64-bit constant,
1764 // this is calculated as (high4 + 4) & 0xf, or 0 if the branch
1765 // offset itself is the last constant. Not sure if this is
1766 // actually used, or just garbage in unused bits, but in any
1767 // case, we can just ignore it here since it's redundant. Note
1768 // that if there is any padding, this will be 4 since the
1769 // padding counts as the last constant.
1770 unsigned flags
= raw_offset
>> 28;
1773 // Note: the offset is in bytes, relative to the beginning of the
1774 // current clause, so a zero offset would be a loop back to the
1775 // same clause (annoyingly different from Midgard).
1776 fprintf(fp
, "clause_%d", offset
+ branch_offset
);
1778 dump_src(fp
, offsetSrc
, regs
, consts
, false);
1782 if (info
.has_data_reg
) {
1783 fprintf(fp
, ", R%d", data_reg
);
1788 void dump_instr(FILE *fp
, const struct bifrost_alu_inst
*instr
,
1789 struct bifrost_regs next_regs
, uint64_t *consts
,
1790 unsigned data_reg
, unsigned offset
, bool verbose
)
1792 struct bifrost_regs regs
;
1793 memcpy((char *) ®s
, (char *) &instr
->reg_bits
, sizeof(regs
));
1796 fprintf(fp
, "# regs: %016" PRIx64
"\n", instr
->reg_bits
);
1797 dump_regs(fp
, regs
);
1799 dump_fma(fp
, instr
->fma_bits
, regs
, next_regs
, consts
, verbose
);
1800 dump_add(fp
, instr
->add_bits
, regs
, next_regs
, consts
, data_reg
, offset
, verbose
);
1803 bool dump_clause(FILE *fp
, uint32_t *words
, unsigned *size
, unsigned offset
, bool verbose
)
1805 // State for a decoded clause
1806 struct bifrost_alu_inst instrs
[8] = {};
1807 uint64_t consts
[6] = {};
1808 unsigned num_instrs
= 0;
1809 unsigned num_consts
= 0;
1810 uint64_t header_bits
= 0;
1811 bool stopbit
= false;
1814 for (i
= 0; ; i
++, words
+= 4) {
1817 for (int j
= 0; j
< 4; j
++)
1818 fprintf(fp
, "%08x ", words
[3 - j
]); // low bit on the right
1821 unsigned tag
= bits(words
[0], 0, 8);
1823 // speculatively decode some things that are common between many formats, so we can share some code
1824 struct bifrost_alu_inst main_instr
= {};
1826 main_instr
.add_bits
= bits(words
[2], 2, 32 - 13);
1828 main_instr
.fma_bits
= bits(words
[1], 11, 32) | bits(words
[2], 0, 2) << (32 - 11);
1830 main_instr
.reg_bits
= ((uint64_t) bits(words
[1], 0, 11)) << 24 | (uint64_t) bits(words
[0], 8, 32);
1832 uint64_t const0
= bits(words
[0], 8, 32) << 4 | (uint64_t) words
[1] << 28 | bits(words
[2], 0, 4) << 60;
1833 uint64_t const1
= bits(words
[2], 4, 32) << 4 | (uint64_t) words
[3] << 32;
1835 bool stop
= tag
& 0x40;
1838 fprintf(fp
, "# tag: 0x%02x\n", tag
);
1841 unsigned idx
= stop
? 5 : 2;
1842 main_instr
.add_bits
|= ((tag
>> 3) & 0x7) << 17;
1843 instrs
[idx
+ 1] = main_instr
;
1844 instrs
[idx
].add_bits
= bits(words
[3], 0, 17) | ((tag
& 0x7) << 17);
1845 instrs
[idx
].fma_bits
|= bits(words
[2], 19, 32) << 10;
1846 consts
[0] = bits(words
[3], 17, 32) << 4;
1849 switch ((tag
>> 3) & 0x7) {
1851 switch (tag
& 0x7) {
1853 main_instr
.add_bits
|= bits(words
[3], 29, 32) << 17;
1854 instrs
[1] = main_instr
;
1859 instrs
[2].add_bits
= bits(words
[3], 0, 17) | bits(words
[3], 29, 32) << 17;
1860 instrs
[2].fma_bits
|= bits(words
[2], 19, 32) << 10;
1868 instrs
[2].add_bits
= bits(words
[3], 0, 17) | bits(words
[3], 29, 32) << 17;
1869 instrs
[2].fma_bits
|= bits(words
[2], 19, 32) << 10;
1870 main_instr
.add_bits
|= bits(words
[3], 26, 29) << 17;
1871 instrs
[3] = main_instr
;
1872 if ((tag
& 0x7) == 0x5) {
1878 instrs
[5].add_bits
= bits(words
[3], 0, 17) | bits(words
[3], 29, 32) << 17;
1879 instrs
[5].fma_bits
|= bits(words
[2], 19, 32) << 10;
1886 instrs
[5].add_bits
= bits(words
[3], 0, 17) | bits(words
[3], 29, 32) << 17;
1887 instrs
[5].fma_bits
|= bits(words
[2], 19, 32) << 10;
1888 main_instr
.add_bits
|= bits(words
[3], 26, 29) << 17;
1889 instrs
[6] = main_instr
;
1894 fprintf(fp
, "unknown tag bits 0x%02x\n", tag
);
1899 unsigned idx
= ((tag
>> 3) & 0x7) == 2 ? 4 : 7;
1900 main_instr
.add_bits
|= (tag
& 0x7) << 17;
1901 instrs
[idx
] = main_instr
;
1902 consts
[0] |= (bits(words
[2], 19, 32) | ((uint64_t) words
[3] << 13)) << 19;
1904 num_instrs
= idx
+ 1;
1909 unsigned idx
= stop
? 4 : 1;
1910 main_instr
.add_bits
|= (tag
& 0x7) << 17;
1911 instrs
[idx
] = main_instr
;
1912 instrs
[idx
+ 1].fma_bits
|= bits(words
[3], 22, 32);
1913 instrs
[idx
+ 1].reg_bits
= bits(words
[2], 19, 32) | (bits(words
[3], 0, 22) << (32 - 19));
1917 // only constants can come after this
1921 header_bits
= bits(words
[2], 19, 32) | ((uint64_t) words
[3] << (32 - 19));
1922 main_instr
.add_bits
|= (tag
& 0x7) << 17;
1923 instrs
[0] = main_instr
;
1927 unsigned pos
= tag
& 0xf;
1928 // note that `pos' encodes both the total number of
1929 // instructions and the position in the constant stream,
1930 // presumably because decoded constants and instructions
1931 // share a buffer in the decoder, but we only care about
1932 // the position in the constant stream; the total number of
1933 // instructions is redundant.
1934 unsigned const_idx
= 0;
1961 fprintf(fp
, "# unknown pos 0x%x\n", pos
);
1965 if (num_consts
< const_idx
+ 2)
1966 num_consts
= const_idx
+ 2;
1968 consts
[const_idx
] = const0
;
1969 consts
[const_idx
+ 1] = const1
;
1985 fprintf(fp
, "# header: %012" PRIx64
"\n", header_bits
);
1988 struct bifrost_header header
;
1989 memcpy((char *) &header
, (char *) &header_bits
, sizeof(struct bifrost_header
));
1990 dump_header(fp
, header
, verbose
);
1991 if (!header
.no_end_of_shader
)
1995 for (i
= 0; i
< num_instrs
; i
++) {
1996 struct bifrost_regs next_regs
;
1997 if (i
+ 1 == num_instrs
) {
1998 memcpy((char *) &next_regs
, (char *) &instrs
[0].reg_bits
,
2001 memcpy((char *) &next_regs
, (char *) &instrs
[i
+ 1].reg_bits
,
2005 dump_instr(fp
, &instrs
[i
], next_regs
, consts
, header
.datareg
, offset
, verbose
);
2010 for (unsigned i
= 0; i
< num_consts
; i
++) {
2011 fprintf(fp
, "# const%d: %08" PRIx64
"\n", 2 * i
, consts
[i
] & 0xffffffff);
2012 fprintf(fp
, "# const%d: %08" PRIx64
"\n", 2 * i
+ 1, consts
[i
] >> 32);
2018 void disassemble_bifrost(FILE *fp
, uint8_t *code
, size_t size
, bool verbose
)
2020 uint32_t *words
= (uint32_t *) code
;
2021 uint32_t *words_end
= words
+ (size
/ 4);
2022 // used for displaying branch targets
2023 unsigned offset
= 0;
2024 while (words
!= words_end
) {
2025 // we don't know what the program-end bit is quite yet, so for now just
2026 // assume that an all-0 quadword is padding
2027 uint32_t zero
[4] = {};
2028 if (memcmp(words
, zero
, 4 * sizeof(uint32_t)) == 0)
2030 fprintf(fp
, "clause_%d:\n", offset
);
2032 if (dump_clause(fp
, words
, &size
, offset
, verbose
) == true) {