cpu: `Minor' in-order CPU model
[gem5.git] / src / sim / SConscript
1 # -*- mode:python -*-
2
3 # Copyright (c) 2006 The Regents of The University of Michigan
4 # All rights reserved.
5 #
6 # Redistribution and use in source and binary forms, with or without
7 # modification, are permitted provided that the following conditions are
8 # met: redistributions of source code must retain the above copyright
9 # notice, this list of conditions and the following disclaimer;
10 # redistributions in binary form must reproduce the above copyright
11 # notice, this list of conditions and the following disclaimer in the
12 # documentation and/or other materials provided with the distribution;
13 # neither the name of the copyright holders nor the names of its
14 # contributors may be used to endorse or promote products derived from
15 # this software without specific prior written permission.
16 #
17 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
18 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
19 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
20 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
21 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
22 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
23 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
24 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
25 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
26 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
27 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
28 #
29 # Authors: Nathan Binkert
30
31 Import('*')
32
33 SimObject('BaseTLB.py')
34 SimObject('ClockedObject.py')
35 SimObject('TickedObject.py')
36 SimObject('Root.py')
37 SimObject('ClockDomain.py')
38 SimObject('VoltageDomain.py')
39 SimObject('System.py')
40 SimObject('DVFSHandler.py')
41
42 Source('arguments.cc')
43 Source('async.cc')
44 Source('core.cc')
45 Source('debug.cc')
46 Source('eventq.cc')
47 Source('global_event.cc')
48 Source('init.cc')
49 Source('main.cc', main=True, skip_lib=True)
50 Source('root.cc')
51 Source('serialize.cc')
52 Source('drain.cc')
53 Source('sim_events.cc')
54 Source('sim_object.cc')
55 Source('ticked_object.cc')
56 Source('simulate.cc')
57 Source('stat_control.cc')
58 Source('clock_domain.cc')
59 Source('voltage_domain.cc')
60 Source('system.cc')
61 Source('dvfs_handler.cc')
62
63 if env['TARGET_ISA'] != 'null':
64 SimObject('InstTracer.py')
65 SimObject('Process.py')
66 Source('faults.cc')
67 Source('process.cc')
68 Source('pseudo_inst.cc')
69 Source('syscall_emul.cc')
70 Source('tlb.cc')
71
72 DebugFlag('Checkpoint')
73 DebugFlag('Config')
74 DebugFlag('Drain')
75 DebugFlag('Event')
76 DebugFlag('Fault')
77 DebugFlag('Flow')
78 DebugFlag('IPI')
79 DebugFlag('IPR')
80 DebugFlag('Interrupt')
81 DebugFlag('Loader')
82 DebugFlag('PseudoInst')
83 DebugFlag('Stack')
84 DebugFlag('SyscallVerbose')
85 DebugFlag('TimeSync')
86 DebugFlag('TLB')
87 DebugFlag('Thread')
88 DebugFlag('Timer')
89 DebugFlag('VtoPhys')
90 DebugFlag('WorkItems')
91 DebugFlag('ClockDomain')
92 DebugFlag('VoltageDomain')
93 DebugFlag('DVFS')