2 * yosys -- Yosys Open SYnthesis Suite
4 * Copyright (C) 2012 Clifford Wolf <clifford@clifford.at>
6 * Permission to use, copy, modify, and/or distribute this software for any
7 * purpose with or without fee is hereby granted, provided that the above
8 * copyright notice and this permission notice appear in all copies.
10 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
11 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
13 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
14 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
15 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
16 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 #include "kernel/register.h"
21 #include "kernel/celltypes.h"
22 #include "kernel/rtlil.h"
23 #include "kernel/log.h"
26 PRIVATE_NAMESPACE_BEGIN
28 bool check_label(bool &active
, std::string run_from
, std::string run_to
, std::string label
)
30 if (label
== run_from
)
37 struct SynthXilinxPass
: public Pass
39 SynthXilinxPass() : Pass("synth_xilinx", "synthesis for Xilinx FPGAs") { }
41 void help() YS_OVERRIDE
43 // |---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|---v---|
45 log(" synth_xilinx [options]\n");
47 log("This command runs synthesis for Xilinx FPGAs. This command does not operate on\n");
48 log("partly selected designs. At the moment this command creates netlists that are\n");
49 log("compatible with 7-Series Xilinx devices.\n");
51 log(" -top <module>\n");
52 log(" use the specified module as top module\n");
54 log(" -edif <file>\n");
55 log(" write the design to the specified edif file. writing of an output file\n");
56 log(" is omitted if this parameter is not specified.\n");
58 log(" -blif <file>\n");
59 log(" write the design to the specified BLIF file. writing of an output file\n");
60 log(" is omitted if this parameter is not specified.\n");
63 log(" generate an output netlist (and BLIF file) suitable for VPR\n");
64 log(" (this feature is experimental and incomplete)\n");
67 log(" disable infering of block rams\n");
70 log(" disable infering of distributed rams\n");
72 log(" -run <from_label>:<to_label>\n");
73 log(" only run the commands between the labels (see below). an empty\n");
74 log(" from label is synonymous to 'begin', and empty to label is\n");
75 log(" synonymous to the end of the command list.\n");
78 log(" flatten design before synthesis\n");
81 log(" run 'abc' with -dff option\n");
84 log("The following commands are executed by this synthesis command:\n");
87 log(" read_verilog -lib +/xilinx/cells_sim.v\n");
88 log(" read_verilog -lib +/xilinx/cells_xtra.v\n");
89 log(" read_verilog -lib +/xilinx/brams_bb.v\n");
90 log(" hierarchy -check -top <top>\n");
92 log(" flatten: (only if -flatten)\n");
97 log(" synth -run coarse\n");
99 log(" bram: (only executed when '-nobrams' is not given)\n");
100 log(" memory_bram -rules +/xilinx/brams.txt\n");
101 log(" techmap -map +/xilinx/brams_map.v\n");
103 log(" dram: (only executed when '-nodrams' is not given)\n");
104 log(" memory_bram -rules +/xilinx/drams.txt\n");
105 log(" techmap -map +/xilinx/drams_map.v\n");
108 log(" opt -fast -full\n");
109 log(" memory_map\n");
113 log(" techmap -map +/techmap.v -map +/xilinx/arith_map.v -map +/xilinx/ff_map.v\n");
117 log(" abc -luts 2:2,3,6:5,10,20 [-dff] (without '-vpr' only!)\n");
118 log(" abc -lut 5 [-dff] (with '-vpr' only!)\n");
121 log(" map_cells:\n");
122 log(" techmap -map +/xilinx/cells_map.v\n");
123 log(" dffinit -ff FDRE Q INIT -ff FDCE Q INIT -ff FDPE Q INIT -ff FDSE Q INIT\n");
127 log(" hierarchy -check\n");
129 log(" check -noinit\n");
131 log(" edif: (only if -edif)\n");
132 log(" write_edif <file-name>\n");
134 log(" blif: (only if -blif)\n");
135 log(" write_blif <file-name>\n");
138 void execute(std::vector
<std::string
> args
, RTLIL::Design
*design
) YS_OVERRIDE
140 std::string top_opt
= "-auto-top";
141 std::string edif_file
;
142 std::string blif_file
;
143 std::string run_from
, run_to
;
144 bool flatten
= false;
147 bool noBrams
= false;
148 bool noDrams
= false;
151 for (argidx
= 1; argidx
< args
.size(); argidx
++)
153 if (args
[argidx
] == "-top" && argidx
+1 < args
.size()) {
154 top_opt
= "-top " + args
[++argidx
];
157 if (args
[argidx
] == "-edif" && argidx
+1 < args
.size()) {
158 edif_file
= args
[++argidx
];
161 if (args
[argidx
] == "-blif" && argidx
+1 < args
.size()) {
162 blif_file
= args
[++argidx
];
165 if (args
[argidx
] == "-run" && argidx
+1 < args
.size()) {
166 size_t pos
= args
[argidx
+1].find(':');
167 if (pos
== std::string::npos
)
169 run_from
= args
[++argidx
].substr(0, pos
);
170 run_to
= args
[argidx
].substr(pos
+1);
173 if (args
[argidx
] == "-flatten") {
177 if (args
[argidx
] == "-retime") {
181 if (args
[argidx
] == "-vpr") {
185 if (args
[argidx
] == "-nobrams") {
189 if (args
[argidx
] == "-nodrams") {
195 extra_args(args
, argidx
, design
);
197 if (!design
->full_selection())
198 log_cmd_error("This command only operates on fully selected designs!\n");
200 bool active
= run_from
.empty();
202 log_header(design
, "Executing SYNTH_XILINX pass.\n");
205 if (check_label(active
, run_from
, run_to
, "begin"))
208 Pass::call(design
, "read_verilog -lib -D_EXPLICIT_CARRY +/xilinx/cells_sim.v");
210 Pass::call(design
, "read_verilog -lib +/xilinx/cells_sim.v");
213 Pass::call(design
, "read_verilog -lib +/xilinx/cells_xtra.v");
216 Pass::call(design
, "read_verilog -lib +/xilinx/brams_bb.v");
219 Pass::call(design
, stringf("hierarchy -check %s", top_opt
.c_str()));
222 if (flatten
&& check_label(active
, run_from
, run_to
, "flatten"))
224 Pass::call(design
, "proc");
225 Pass::call(design
, "flatten");
228 if (check_label(active
, run_from
, run_to
, "coarse"))
230 Pass::call(design
, "synth -run coarse");
233 if (check_label(active
, run_from
, run_to
, "bram"))
236 Pass::call(design
, "memory_bram -rules +/xilinx/brams.txt");
237 Pass::call(design
, "techmap -map +/xilinx/brams_map.v");
241 if (check_label(active
, run_from
, run_to
, "dram"))
244 Pass::call(design
, "memory_bram -rules +/xilinx/drams.txt");
245 Pass::call(design
, "techmap -map +/xilinx/drams_map.v");
249 if (check_label(active
, run_from
, run_to
, "fine"))
251 Pass::call(design
, "opt -fast -full");
252 Pass::call(design
, "memory_map");
253 Pass::call(design
, "dffsr2dff");
254 Pass::call(design
, "dff2dffe");
255 Pass::call(design
, "opt -full");
258 Pass::call(design
, "techmap -map +/techmap.v -map +/xilinx/arith_map.v -map +/xilinx/ff_map.v -D _EXPLICIT_CARRY");
260 Pass::call(design
, "techmap -map +/techmap.v -map +/xilinx/arith_map.v -map +/xilinx/ff_map.v");
263 Pass::call(design
, "hierarchy -check");
264 Pass::call(design
, "opt -fast");
267 if (check_label(active
, run_from
, run_to
, "map_luts"))
269 Pass::call(design
, "abc -luts 2:2,3,6:5,10,20" + string(retime
? " -dff" : ""));
270 Pass::call(design
, "clean");
271 Pass::call(design
, "techmap -map +/xilinx/lut_map.v");
274 if (check_label(active
, run_from
, run_to
, "map_cells"))
276 Pass::call(design
, "techmap -map +/xilinx/cells_map.v");
277 Pass::call(design
, "dffinit -ff FDRE Q INIT -ff FDCE Q INIT -ff FDPE Q INIT -ff FDSE Q INIT");
278 Pass::call(design
, "clean");
281 if (check_label(active
, run_from
, run_to
, "check"))
283 Pass::call(design
, "hierarchy -check");
284 Pass::call(design
, "stat");
285 Pass::call(design
, "check -noinit");
288 if (check_label(active
, run_from
, run_to
, "edif"))
290 if (!edif_file
.empty())
291 Pass::call(design
, stringf("write_edif %s", edif_file
.c_str()));
293 if (check_label(active
, run_from
, run_to
, "blif"))
295 if (!blif_file
.empty())
296 Pass::call(design
, stringf("write_blif %s", edif_file
.c_str()));
303 PRIVATE_NAMESPACE_END