1 # Copyright (c) 2006-2007 The Regents of The University of Michigan
4 # Redistribution and use in source and binary forms, with or without
5 # modification, are permitted provided that the following conditions are
6 # met: redistributions of source code must retain the above copyright
7 # notice, this list of conditions and the following disclaimer;
8 # redistributions in binary form must reproduce the above copyright
9 # notice, this list of conditions and the following disclaimer in the
10 # documentation and/or other materials provided with the distribution;
11 # neither the name of the copyright holders nor the names of its
12 # contributors may be used to endorse or promote products derived from
13 # this software without specific prior written permission.
15 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
16 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
17 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
18 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
19 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
20 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
21 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 # Authors: Steve Reinhardt
30 from m5
.objects
import *
31 m5
.util
.addToPath('../configs/common')
33 from Benchmarks
import *
35 # --------------------
37 # ====================
46 # ----------------------
48 # ----------------------
57 # ---------------------
59 # ---------------------
60 class IOCache(BaseCache
):
67 addr_range
=AddrRange(0, size
='256MB')
68 forward_snoops
= False
71 cpus
= [AtomicSimpleCPU(cpu_id
=i
) for i
in xrange(2) ]
73 system
= FSConfig
.makeArmSystem('atomic', "RealView_PBX", None, False)
74 system
.iocache
= IOCache()
75 system
.iocache
.cpu_side
= system
.iobus
.master
76 system
.iocache
.mem_side
= system
.membus
.slave
80 system
.toL2Bus
= Bus()
82 #connect up the l2 cache
83 system
.l2c
= L2(size
='4MB', assoc
=8)
84 system
.l2c
.cpu_side
= system
.toL2Bus
.master
85 system
.l2c
.mem_side
= system
.membus
.slave
86 system
.l2c
.num_cpus
= 2
88 #connect up the cpu and l1s
90 c
.addPrivateSplitL1Caches(L1(size
= '32kB', assoc
= 1),
91 L1(size
= '32kB', assoc
= 4))
92 # connect cpu level-1 caches to shared level-2 cache
93 c
.connectAllPorts(system
.toL2Bus
, system
.membus
)
97 root
= Root(full_system
=True, system
=system
)
98 m5
.ticks
.setGlobalFrequency('1THz')