config: Use shared cache config for regressions
[gem5.git] / tests / configs / realview-simple-atomic.py
1 # Copyright (c) 2006-2007 The Regents of The University of Michigan
2 # All rights reserved.
3 #
4 # Redistribution and use in source and binary forms, with or without
5 # modification, are permitted provided that the following conditions are
6 # met: redistributions of source code must retain the above copyright
7 # notice, this list of conditions and the following disclaimer;
8 # redistributions in binary form must reproduce the above copyright
9 # notice, this list of conditions and the following disclaimer in the
10 # documentation and/or other materials provided with the distribution;
11 # neither the name of the copyright holders nor the names of its
12 # contributors may be used to endorse or promote products derived from
13 # this software without specific prior written permission.
14 #
15 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
16 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
17 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
18 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
19 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
20 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
21 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
26 #
27 # Authors: Steve Reinhardt
28
29 import m5
30 from m5.objects import *
31 m5.util.addToPath('../configs/common')
32 import FSConfig
33 from Caches import *
34
35 #cpu
36 cpu = AtomicSimpleCPU(cpu_id=0)
37 #the system
38 system = FSConfig.makeArmSystem('atomic', "RealView_PBX", None, False)
39
40 system.cpu = cpu
41
42 #create the iocache
43 system.iocache = IOCache(clock = '1GHz', addr_ranges = [AddrRange('256MB')])
44 system.iocache.cpu_side = system.iobus.master
45 system.iocache.mem_side = system.membus.slave
46
47 #connect up the cpu and caches
48 cpu.addTwoLevelCacheHierarchy(L1(size = '32kB', assoc = 1),
49 L1(size = '32kB', assoc = 4),
50 L2(size = '4MB', assoc = 8))
51 # create the interrupt controller
52 cpu.createInterruptController()
53 # connect cpu and caches to the rest of the system
54 cpu.connectAllPorts(system.membus)
55 # set the cpu clock along with the caches and l1-l2 bus
56 cpu.clock = '2GHz'
57
58 root = Root(full_system=True, system=system)
59 m5.ticks.setGlobalFrequency('1THz')
60