1 # Copyright (c) 2006-2007 The Regents of The University of Michigan
4 # Redistribution and use in source and binary forms, with or without
5 # modification, are permitted provided that the following conditions are
6 # met: redistributions of source code must retain the above copyright
7 # notice, this list of conditions and the following disclaimer;
8 # redistributions in binary form must reproduce the above copyright
9 # notice, this list of conditions and the following disclaimer in the
10 # documentation and/or other materials provided with the distribution;
11 # neither the name of the copyright holders nor the names of its
12 # contributors may be used to endorse or promote products derived from
13 # this software without specific prior written permission.
15 # THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
16 # "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
17 # LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
18 # A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
19 # OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
20 # SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
21 # LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
22 # DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
23 # THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
24 # (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
25 # OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
27 # Authors: Ron Dreslinski
30 from m5
.objects
import *
31 from m5
.defines
import buildEnv
32 from m5
.util
import addToPath
33 import os
, optparse
, sys
35 m5
.util
.addToPath('../configs/')
37 from common
import Options
40 parser
= optparse
.OptionParser()
41 Options
.addCommonOptions(parser
)
43 # Add the ruby specific and protocol specific options
44 Ruby
.define_options(parser
)
46 (options
, args
) = parser
.parse_args()
49 # Set the default cache size and associativity to be very small to encourage
50 # races between requests and writebacks.
52 options
.l1d_size
="256B"
53 options
.l1i_size
="256B"
54 options
.l2_size
="512B"
62 cpus
= [ TimingSimpleCPU(cpu_id
=i
) for i
in range(nb_cores
) ]
64 # overwrite the num_cpus to equal nb_cores
65 options
.num_cpus
= nb_cores
68 system
= System(cpu
= cpus
, clk_domain
= SrcClockDomain(clock
= '1GHz'))
70 # Create a seperate clock domain for components that should run at
72 system
.cpu
.clk_domain
= SrcClockDomain(clock
= '2GHz')
74 Ruby
.create_system(options
, False, system
)
76 # Create a separate clock domain for Ruby
77 system
.ruby
.clk_domain
= SrcClockDomain(clock
= options
.ruby_clock
)
79 assert(options
.num_cpus
== len(system
.ruby
._cpu
_ports
))
81 for (i
, cpu
) in enumerate(system
.cpu
):
82 # create the interrupt controller
83 cpu
.createInterruptController()
86 # Tie the cpu ports to the ruby cpu ports
88 cpu
.connectAllPorts(system
.ruby
._cpu
_ports
[i
])
90 # -----------------------
92 # -----------------------
94 root
= Root( full_system
=False, system
= system
)
95 root
.system
.mem_mode
= 'timing'