output: Change default output directory and files and update tests.
[gem5.git] / tests / long / 00.gzip / ref / alpha / tru64 / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 global.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
4 global.BPredUnit.BTBHits 65718859 # Number of BTB hits
5 global.BPredUnit.BTBLookups 73181368 # Number of BTB lookups
6 global.BPredUnit.RASInCorrect 198 # Number of incorrect RAS predictions.
7 global.BPredUnit.condIncorrect 4206850 # Number of conditional branches incorrect
8 global.BPredUnit.condPredicted 70112287 # Number of conditional branches predicted
9 global.BPredUnit.lookups 76039018 # Number of BP lookups
10 global.BPredUnit.usedRAS 1692219 # Number of times the RAS was used to get a target.
11 host_inst_rate 193677 # Simulator instruction rate (inst/s)
12 host_mem_usage 202220 # Number of bytes of host memory used
13 host_seconds 2920.07 # Real time elapsed on the host
14 host_tick_rate 57217081 # Simulator tick rate (ticks/s)
15 memdepunit.memDep.conflictingLoads 19292303 # Number of conflicting loads.
16 memdepunit.memDep.conflictingStores 14732751 # Number of conflicting stores.
17 memdepunit.memDep.insertedLoads 126977202 # Number of loads inserted to the mem dependence unit.
18 memdepunit.memDep.insertedStores 43223597 # Number of stores inserted to the mem dependence unit.
19 sim_freq 1000000000000 # Frequency of simulated ticks
20 sim_insts 565552443 # Number of instructions simulated
21 sim_seconds 0.167078 # Number of seconds simulated
22 sim_ticks 167078146500 # Number of ticks simulated
23 system.cpu.commit.COM:branches 62547159 # Number of branches committed
24 system.cpu.commit.COM:bw_lim_events 17700250 # number cycles where commit BW limit reached
25 system.cpu.commit.COM:bw_limited 0 # number of insts not committed due to BW limits
26 system.cpu.commit.COM:committed_per_cycle.start_dist # Number of insts commited each cycle
27 system.cpu.commit.COM:committed_per_cycle.samples 322711249
28 system.cpu.commit.COM:committed_per_cycle.min_value 0
29 0 108088757 3349.40%
30 1 100475751 3113.49%
31 2 37367184 1157.91%
32 3 9733028 301.60%
33 4 10676883 330.85%
34 5 22147835 686.31%
35 6 13251874 410.64%
36 7 3269687 101.32%
37 8 17700250 548.49%
38 system.cpu.commit.COM:committed_per_cycle.max_value 8
39 system.cpu.commit.COM:committed_per_cycle.end_dist
40
41 system.cpu.commit.COM:count 601856963 # Number of instructions committed
42 system.cpu.commit.COM:loads 115049510 # Number of loads committed
43 system.cpu.commit.COM:membars 0 # Number of memory barriers committed
44 system.cpu.commit.COM:refs 154862033 # Number of memory references committed
45 system.cpu.commit.COM:swp_count 0 # Number of s/w prefetches committed
46 system.cpu.commit.branchMispredicts 4206223 # The number of times a branch was mispredicted
47 system.cpu.commit.commitCommittedInsts 601856963 # The number of committed instructions
48 system.cpu.commit.commitNonSpecStalls 17 # The number of times commit has been forced to stall to communicate backwards
49 system.cpu.commit.commitSquashedInsts 61418165 # The number of squashed insts skipped by commit
50 system.cpu.committedInsts 565552443 # Number of Instructions Simulated
51 system.cpu.committedInsts_total 565552443 # Number of Instructions Simulated
52 system.cpu.cpi 0.590849 # CPI: Cycles Per Instruction
53 system.cpu.cpi_total 0.590849 # CPI: Total CPI of All Threads
54 system.cpu.dcache.LoadLockedReq_accesses 1 # number of LoadLockedReq accesses(hits+misses)
55 system.cpu.dcache.LoadLockedReq_hits 1 # number of LoadLockedReq hits
56 system.cpu.dcache.ReadReq_accesses 113146786 # number of ReadReq accesses(hits+misses)
57 system.cpu.dcache.ReadReq_avg_miss_latency 19647.173839 # average ReadReq miss latency
58 system.cpu.dcache.ReadReq_avg_mshr_miss_latency 7806.243845 # average ReadReq mshr miss latency
59 system.cpu.dcache.ReadReq_hits 112293703 # number of ReadReq hits
60 system.cpu.dcache.ReadReq_miss_latency 16760670000 # number of ReadReq miss cycles
61 system.cpu.dcache.ReadReq_miss_rate 0.007540 # miss rate for ReadReq accesses
62 system.cpu.dcache.ReadReq_misses 853083 # number of ReadReq misses
63 system.cpu.dcache.ReadReq_mshr_hits 636806 # number of ReadReq MSHR hits
64 system.cpu.dcache.ReadReq_mshr_miss_latency 1688311000 # number of ReadReq MSHR miss cycles
65 system.cpu.dcache.ReadReq_mshr_miss_rate 0.001911 # mshr miss rate for ReadReq accesses
66 system.cpu.dcache.ReadReq_mshr_misses 216277 # number of ReadReq MSHR misses
67 system.cpu.dcache.WriteReq_accesses 39451321 # number of WriteReq accesses(hits+misses)
68 system.cpu.dcache.WriteReq_avg_miss_latency 32801.298408 # average WriteReq miss latency
69 system.cpu.dcache.WriteReq_avg_mshr_miss_latency 35637.649046 # average WriteReq mshr miss latency
70 system.cpu.dcache.WriteReq_hits 37121636 # number of WriteReq hits
71 system.cpu.dcache.WriteReq_miss_latency 76416692881 # number of WriteReq miss cycles
72 system.cpu.dcache.WriteReq_miss_rate 0.059052 # miss rate for WriteReq accesses
73 system.cpu.dcache.WriteReq_misses 2329685 # number of WriteReq misses
74 system.cpu.dcache.WriteReq_mshr_hits 1992407 # number of WriteReq MSHR hits
75 system.cpu.dcache.WriteReq_mshr_miss_latency 12019794995 # number of WriteReq MSHR miss cycles
76 system.cpu.dcache.WriteReq_mshr_miss_rate 0.008549 # mshr miss rate for WriteReq accesses
77 system.cpu.dcache.WriteReq_mshr_misses 337278 # number of WriteReq MSHR misses
78 system.cpu.dcache.avg_blocked_cycles_no_mshrs 6922.723577 # average number of cycles each access was blocked
79 system.cpu.dcache.avg_blocked_cycles_no_targets 21318.181818 # average number of cycles each access was blocked
80 system.cpu.dcache.avg_refs 317.179202 # Average number of references to valid blocks.
81 system.cpu.dcache.blocked_no_mshrs 123 # number of cycles access was blocked
82 system.cpu.dcache.blocked_no_targets 11 # number of cycles access was blocked
83 system.cpu.dcache.blocked_cycles_no_mshrs 851495 # number of cycles access was blocked
84 system.cpu.dcache.blocked_cycles_no_targets 234500 # number of cycles access was blocked
85 system.cpu.dcache.cache_copies 0 # number of cache copies performed
86 system.cpu.dcache.demand_accesses 152598107 # number of demand (read+write) accesses
87 system.cpu.dcache.demand_avg_miss_latency 29275.574871 # average overall miss latency
88 system.cpu.dcache.demand_avg_mshr_miss_latency 24763.765109 # average overall mshr miss latency
89 system.cpu.dcache.demand_hits 149415339 # number of demand (read+write) hits
90 system.cpu.dcache.demand_miss_latency 93177362881 # number of demand (read+write) miss cycles
91 system.cpu.dcache.demand_miss_rate 0.020857 # miss rate for demand accesses
92 system.cpu.dcache.demand_misses 3182768 # number of demand (read+write) misses
93 system.cpu.dcache.demand_mshr_hits 2629213 # number of demand (read+write) MSHR hits
94 system.cpu.dcache.demand_mshr_miss_latency 13708105995 # number of demand (read+write) MSHR miss cycles
95 system.cpu.dcache.demand_mshr_miss_rate 0.003628 # mshr miss rate for demand accesses
96 system.cpu.dcache.demand_mshr_misses 553555 # number of demand (read+write) MSHR misses
97 system.cpu.dcache.fast_writes 0 # number of fast writes performed
98 system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
99 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
100 system.cpu.dcache.overall_accesses 152598107 # number of overall (read+write) accesses
101 system.cpu.dcache.overall_avg_miss_latency 29275.574871 # average overall miss latency
102 system.cpu.dcache.overall_avg_mshr_miss_latency 24763.765109 # average overall mshr miss latency
103 system.cpu.dcache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
104 system.cpu.dcache.overall_hits 149415339 # number of overall hits
105 system.cpu.dcache.overall_miss_latency 93177362881 # number of overall miss cycles
106 system.cpu.dcache.overall_miss_rate 0.020857 # miss rate for overall accesses
107 system.cpu.dcache.overall_misses 3182768 # number of overall misses
108 system.cpu.dcache.overall_mshr_hits 2629213 # number of overall MSHR hits
109 system.cpu.dcache.overall_mshr_miss_latency 13708105995 # number of overall MSHR miss cycles
110 system.cpu.dcache.overall_mshr_miss_rate 0.003628 # mshr miss rate for overall accesses
111 system.cpu.dcache.overall_mshr_misses 553555 # number of overall MSHR misses
112 system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
113 system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
114 system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
115 system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
116 system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
117 system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
118 system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
119 system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
120 system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
121 system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
122 system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
123 system.cpu.dcache.replacements 468828 # number of replacements
124 system.cpu.dcache.sampled_refs 472924 # Sample count of references to valid blocks.
125 system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
126 system.cpu.dcache.tagsinuse 4094.203417 # Cycle average of tags in use
127 system.cpu.dcache.total_refs 150001657 # Total number of references to valid blocks.
128 system.cpu.dcache.warmup_cycle 126581000 # Cycle when the warmup percentage was hit.
129 system.cpu.dcache.writebacks 334123 # number of writebacks
130 system.cpu.decode.DECODE:BlockedCycles 49202518 # Number of cycles decode is blocked
131 system.cpu.decode.DECODE:BranchMispred 654 # Number of times decode detected a branch misprediction
132 system.cpu.decode.DECODE:BranchResolved 4158991 # Number of times decode resolved a branch
133 system.cpu.decode.DECODE:DecodedInsts 689696194 # Number of instructions handled by decode
134 system.cpu.decode.DECODE:IdleCycles 144199483 # Number of cycles decode is idle
135 system.cpu.decode.DECODE:RunCycles 123896058 # Number of cycles decode is running
136 system.cpu.decode.DECODE:SquashCycles 9869862 # Number of cycles decode is squashing
137 system.cpu.decode.DECODE:SquashedInsts 2004 # Number of squashed instructions handled by decode
138 system.cpu.decode.DECODE:UnblockCycles 5413191 # Number of cycles decode is unblocking
139 system.cpu.dtb.accesses 163077390 # DTB accesses
140 system.cpu.dtb.acv 0 # DTB access violations
141 system.cpu.dtb.hits 163013880 # DTB hits
142 system.cpu.dtb.misses 63510 # DTB misses
143 system.cpu.dtb.read_accesses 122284109 # DTB read accesses
144 system.cpu.dtb.read_acv 0 # DTB read access violations
145 system.cpu.dtb.read_hits 122260496 # DTB read hits
146 system.cpu.dtb.read_misses 23613 # DTB read misses
147 system.cpu.dtb.write_accesses 40793281 # DTB write accesses
148 system.cpu.dtb.write_acv 0 # DTB write access violations
149 system.cpu.dtb.write_hits 40753384 # DTB write hits
150 system.cpu.dtb.write_misses 39897 # DTB write misses
151 system.cpu.fetch.Branches 76039018 # Number of branches that fetch encountered
152 system.cpu.fetch.CacheLines 66014406 # Number of cache lines fetched
153 system.cpu.fetch.Cycles 197129335 # Number of cycles fetch has run and was not squashing or blocked
154 system.cpu.fetch.IcacheSquashes 1352914 # Number of outstanding Icache misses that were squashed
155 system.cpu.fetch.Insts 698864013 # Number of instructions fetch has processed
156 system.cpu.fetch.SquashCycles 4233116 # Number of cycles fetch has spent squashing
157 system.cpu.fetch.branchRate 0.227555 # Number of branch fetches per cycle
158 system.cpu.fetch.icacheStallCycles 66014406 # Number of cycles fetch is stalled on an Icache miss
159 system.cpu.fetch.predictedBranches 67411078 # Number of branches that fetch has predicted taken
160 system.cpu.fetch.rate 2.091429 # Number of inst fetches per cycle
161 system.cpu.fetch.rateDist.start_dist # Number of instructions fetched each cycle (Total)
162 system.cpu.fetch.rateDist.samples 332581112
163 system.cpu.fetch.rateDist.min_value 0
164 0 201466223 6057.66%
165 1 10360747 311.53%
166 2 15882081 477.54%
167 3 14599006 438.96%
168 4 12362950 371.73%
169 5 14822134 445.67%
170 6 6008311 180.66%
171 7 3307530 99.45%
172 8 53772130 1616.81%
173 system.cpu.fetch.rateDist.max_value 8
174 system.cpu.fetch.rateDist.end_dist
175
176 system.cpu.icache.ReadReq_accesses 66014406 # number of ReadReq accesses(hits+misses)
177 system.cpu.icache.ReadReq_avg_miss_latency 36214.713430 # average ReadReq miss latency
178 system.cpu.icache.ReadReq_avg_mshr_miss_latency 35498.337029 # average ReadReq mshr miss latency
179 system.cpu.icache.ReadReq_hits 66013237 # number of ReadReq hits
180 system.cpu.icache.ReadReq_miss_latency 42335000 # number of ReadReq miss cycles
181 system.cpu.icache.ReadReq_miss_rate 0.000018 # miss rate for ReadReq accesses
182 system.cpu.icache.ReadReq_misses 1169 # number of ReadReq misses
183 system.cpu.icache.ReadReq_mshr_hits 267 # number of ReadReq MSHR hits
184 system.cpu.icache.ReadReq_mshr_miss_latency 32019500 # number of ReadReq MSHR miss cycles
185 system.cpu.icache.ReadReq_mshr_miss_rate 0.000014 # mshr miss rate for ReadReq accesses
186 system.cpu.icache.ReadReq_mshr_misses 902 # number of ReadReq MSHR misses
187 system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
188 system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
189 system.cpu.icache.avg_refs 73185.406874 # Average number of references to valid blocks.
190 system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
191 system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
192 system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
193 system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
194 system.cpu.icache.cache_copies 0 # number of cache copies performed
195 system.cpu.icache.demand_accesses 66014406 # number of demand (read+write) accesses
196 system.cpu.icache.demand_avg_miss_latency 36214.713430 # average overall miss latency
197 system.cpu.icache.demand_avg_mshr_miss_latency 35498.337029 # average overall mshr miss latency
198 system.cpu.icache.demand_hits 66013237 # number of demand (read+write) hits
199 system.cpu.icache.demand_miss_latency 42335000 # number of demand (read+write) miss cycles
200 system.cpu.icache.demand_miss_rate 0.000018 # miss rate for demand accesses
201 system.cpu.icache.demand_misses 1169 # number of demand (read+write) misses
202 system.cpu.icache.demand_mshr_hits 267 # number of demand (read+write) MSHR hits
203 system.cpu.icache.demand_mshr_miss_latency 32019500 # number of demand (read+write) MSHR miss cycles
204 system.cpu.icache.demand_mshr_miss_rate 0.000014 # mshr miss rate for demand accesses
205 system.cpu.icache.demand_mshr_misses 902 # number of demand (read+write) MSHR misses
206 system.cpu.icache.fast_writes 0 # number of fast writes performed
207 system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
208 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
209 system.cpu.icache.overall_accesses 66014406 # number of overall (read+write) accesses
210 system.cpu.icache.overall_avg_miss_latency 36214.713430 # average overall miss latency
211 system.cpu.icache.overall_avg_mshr_miss_latency 35498.337029 # average overall mshr miss latency
212 system.cpu.icache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
213 system.cpu.icache.overall_hits 66013237 # number of overall hits
214 system.cpu.icache.overall_miss_latency 42335000 # number of overall miss cycles
215 system.cpu.icache.overall_miss_rate 0.000018 # miss rate for overall accesses
216 system.cpu.icache.overall_misses 1169 # number of overall misses
217 system.cpu.icache.overall_mshr_hits 267 # number of overall MSHR hits
218 system.cpu.icache.overall_mshr_miss_latency 32019500 # number of overall MSHR miss cycles
219 system.cpu.icache.overall_mshr_miss_rate 0.000014 # mshr miss rate for overall accesses
220 system.cpu.icache.overall_mshr_misses 902 # number of overall MSHR misses
221 system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
222 system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
223 system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
224 system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
225 system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
226 system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
227 system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
228 system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
229 system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
230 system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
231 system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
232 system.cpu.icache.replacements 34 # number of replacements
233 system.cpu.icache.sampled_refs 902 # Sample count of references to valid blocks.
234 system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
235 system.cpu.icache.tagsinuse 769.803945 # Cycle average of tags in use
236 system.cpu.icache.total_refs 66013237 # Total number of references to valid blocks.
237 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
238 system.cpu.icache.writebacks 0 # number of writebacks
239 system.cpu.idleCycles 1575182 # Total number of cycles that the CPU has spent unscheduled due to idling
240 system.cpu.iew.EXEC:branches 67316859 # Number of branches executed
241 system.cpu.iew.EXEC:nop 42997381 # number of nop insts executed
242 system.cpu.iew.EXEC:rate 1.793347 # Inst execution rate
243 system.cpu.iew.EXEC:refs 164017993 # number of memory reference insts executed
244 system.cpu.iew.EXEC:stores 41189464 # Number of stores executed
245 system.cpu.iew.EXEC:swp 0 # number of swp insts executed
246 system.cpu.iew.WB:consumers 487237002 # num instructions consuming a value
247 system.cpu.iew.WB:count 596051147 # cumulative count of insts written-back
248 system.cpu.iew.WB:fanout 0.811465 # average fanout of values written-back
249 system.cpu.iew.WB:penalized 0 # number of instrctions required to write to 'other' IQ
250 system.cpu.iew.WB:penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
251 system.cpu.iew.WB:producers 395375802 # num instructions producing a value
252 system.cpu.iew.WB:rate 1.783750 # insts written-back per cycle
253 system.cpu.iew.WB:sent 597227180 # cumulative count of insts sent to commit
254 system.cpu.iew.branchMispredicts 4671561 # Number of branch mispredicts detected at execute
255 system.cpu.iew.iewBlockCycles 2251979 # Number of cycles IEW is blocking
256 system.cpu.iew.iewDispLoadInsts 126977202 # Number of dispatched load instructions
257 system.cpu.iew.iewDispNonSpecInsts 23 # Number of dispatched non-speculative instructions
258 system.cpu.iew.iewDispSquashedInsts 3270425 # Number of squashed instructions skipped by dispatch
259 system.cpu.iew.iewDispStoreInsts 43223597 # Number of dispatched store instructions
260 system.cpu.iew.iewDispatchedInsts 663379957 # Number of instructions dispatched to IQ
261 system.cpu.iew.iewExecLoadInsts 122828529 # Number of load instructions executed
262 system.cpu.iew.iewExecSquashedInsts 6459968 # Number of squashed instructions skipped in execute
263 system.cpu.iew.iewExecutedInsts 599258144 # Number of executed instructions
264 system.cpu.iew.iewIQFullEvents 2443 # Number of times the IQ has become full, causing a stall
265 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
266 system.cpu.iew.iewLSQFullEvents 34441 # Number of times the LSQ has become full, causing a stall
267 system.cpu.iew.iewSquashCycles 9869862 # Number of cycles IEW is squashing
268 system.cpu.iew.iewUnblockCycles 84552 # Number of cycles IEW is unblocking
269 system.cpu.iew.lsq.thread.0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
270 system.cpu.iew.lsq.thread.0.cacheBlocked 207 # Number of times an access to memory failed due to the cache being blocked
271 system.cpu.iew.lsq.thread.0.forwLoads 9107751 # Number of loads that had data forwarded from stores
272 system.cpu.iew.lsq.thread.0.ignoredResponses 14447 # Number of memory responses ignored because the instruction is squashed
273 system.cpu.iew.lsq.thread.0.invAddrLoads 0 # Number of loads ignored due to an invalid address
274 system.cpu.iew.lsq.thread.0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
275 system.cpu.iew.lsq.thread.0.memOrderViolation 29567 # Number of memory ordering violations
276 system.cpu.iew.lsq.thread.0.rescheduledLoads 5881 # Number of loads that were rescheduled
277 system.cpu.iew.lsq.thread.0.squashedLoads 11927692 # Number of loads squashed
278 system.cpu.iew.lsq.thread.0.squashedStores 3411074 # Number of stores squashed
279 system.cpu.iew.memOrderViolationEvents 29567 # Number of memory order violations
280 system.cpu.iew.predictedNotTakenIncorrect 540315 # Number of branches that were predicted not taken incorrectly
281 system.cpu.iew.predictedTakenIncorrect 4131246 # Number of branches that were predicted taken incorrectly
282 system.cpu.ipc 1.692479 # IPC: Instructions Per Cycle
283 system.cpu.ipc_total 1.692479 # IPC: Total IPC of All Threads
284 system.cpu.iq.ISSUE:FU_type_0 605718112 # Type of FU issued
285 system.cpu.iq.ISSUE:FU_type_0.start_dist
286 No_OpClass 0 0.00% # Type of FU issued
287 IntAlu 438834840 72.45% # Type of FU issued
288 IntMult 6546 0.00% # Type of FU issued
289 IntDiv 0 0.00% # Type of FU issued
290 FloatAdd 29 0.00% # Type of FU issued
291 FloatCmp 5 0.00% # Type of FU issued
292 FloatCvt 5 0.00% # Type of FU issued
293 FloatMult 4 0.00% # Type of FU issued
294 FloatDiv 0 0.00% # Type of FU issued
295 FloatSqrt 0 0.00% # Type of FU issued
296 MemRead 124855453 20.61% # Type of FU issued
297 MemWrite 42021230 6.94% # Type of FU issued
298 IprAccess 0 0.00% # Type of FU issued
299 InstPrefetch 0 0.00% # Type of FU issued
300 system.cpu.iq.ISSUE:FU_type_0.end_dist
301 system.cpu.iq.ISSUE:fu_busy_cnt 7232323 # FU busy when requested
302 system.cpu.iq.ISSUE:fu_busy_rate 0.011940 # FU busy rate (busy events/executed inst)
303 system.cpu.iq.ISSUE:fu_full.start_dist
304 No_OpClass 0 0.00% # attempts to use FU when none available
305 IntAlu 5390831 74.54% # attempts to use FU when none available
306 IntMult 67 0.00% # attempts to use FU when none available
307 IntDiv 0 0.00% # attempts to use FU when none available
308 FloatAdd 0 0.00% # attempts to use FU when none available
309 FloatCmp 0 0.00% # attempts to use FU when none available
310 FloatCvt 0 0.00% # attempts to use FU when none available
311 FloatMult 0 0.00% # attempts to use FU when none available
312 FloatDiv 0 0.00% # attempts to use FU when none available
313 FloatSqrt 0 0.00% # attempts to use FU when none available
314 MemRead 1490139 20.60% # attempts to use FU when none available
315 MemWrite 351286 4.86% # attempts to use FU when none available
316 IprAccess 0 0.00% # attempts to use FU when none available
317 InstPrefetch 0 0.00% # attempts to use FU when none available
318 system.cpu.iq.ISSUE:fu_full.end_dist
319 system.cpu.iq.ISSUE:issued_per_cycle.start_dist # Number of insts issued each cycle
320 system.cpu.iq.ISSUE:issued_per_cycle.samples 332581112
321 system.cpu.iq.ISSUE:issued_per_cycle.min_value 0
322 0 92203773 2772.37%
323 1 67051353 2016.09%
324 2 80133780 2409.45%
325 3 36043478 1083.75%
326 4 30084945 904.59%
327 5 14579095 438.36%
328 6 10850493 326.25%
329 7 1143008 34.37%
330 8 491187 14.77%
331 system.cpu.iq.ISSUE:issued_per_cycle.max_value 8
332 system.cpu.iq.ISSUE:issued_per_cycle.end_dist
333
334 system.cpu.iq.ISSUE:rate 1.812679 # Inst issue rate
335 system.cpu.iq.iqInstsAdded 620382553 # Number of instructions added to the IQ (excludes non-spec)
336 system.cpu.iq.iqInstsIssued 605718112 # Number of instructions issued
337 system.cpu.iq.iqNonSpecInstsAdded 23 # Number of non-speculative instructions added to the IQ
338 system.cpu.iq.iqSquashedInstsExamined 53519286 # Number of squashed instructions iterated over during squash; mainly for profiling
339 system.cpu.iq.iqSquashedInstsIssued 12833 # Number of squashed instructions issued
340 system.cpu.iq.iqSquashedNonSpecRemoved 6 # Number of squashed non-spec instructions that were removed
341 system.cpu.iq.iqSquashedOperandsExamined 29313548 # Number of squashed operands that are examined and possibly removed from graph
342 system.cpu.itb.accesses 66014446 # ITB accesses
343 system.cpu.itb.acv 0 # ITB acv
344 system.cpu.itb.hits 66014406 # ITB hits
345 system.cpu.itb.misses 40 # ITB misses
346 system.cpu.l2cache.ReadExReq_accesses 256647 # number of ReadExReq accesses(hits+misses)
347 system.cpu.l2cache.ReadExReq_avg_miss_latency 34260.342026 # average ReadExReq miss latency
348 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31141.538767 # average ReadExReq mshr miss latency
349 system.cpu.l2cache.ReadExReq_miss_latency 8792814000 # number of ReadExReq miss cycles
350 system.cpu.l2cache.ReadExReq_miss_rate 1 # miss rate for ReadExReq accesses
351 system.cpu.l2cache.ReadExReq_misses 256647 # number of ReadExReq misses
352 system.cpu.l2cache.ReadExReq_mshr_miss_latency 7992382500 # number of ReadExReq MSHR miss cycles
353 system.cpu.l2cache.ReadExReq_mshr_miss_rate 1 # mshr miss rate for ReadExReq accesses
354 system.cpu.l2cache.ReadExReq_mshr_misses 256647 # number of ReadExReq MSHR misses
355 system.cpu.l2cache.ReadReq_accesses 217179 # number of ReadReq accesses(hits+misses)
356 system.cpu.l2cache.ReadReq_avg_miss_latency 34303.986479 # average ReadReq miss latency
357 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31015.630238 # average ReadReq mshr miss latency
358 system.cpu.l2cache.ReadReq_hits 181383 # number of ReadReq hits
359 system.cpu.l2cache.ReadReq_miss_latency 1227945500 # number of ReadReq miss cycles
360 system.cpu.l2cache.ReadReq_miss_rate 0.164823 # miss rate for ReadReq accesses
361 system.cpu.l2cache.ReadReq_misses 35796 # number of ReadReq misses
362 system.cpu.l2cache.ReadReq_mshr_miss_latency 1110235500 # number of ReadReq MSHR miss cycles
363 system.cpu.l2cache.ReadReq_mshr_miss_rate 0.164823 # mshr miss rate for ReadReq accesses
364 system.cpu.l2cache.ReadReq_mshr_misses 35796 # number of ReadReq MSHR misses
365 system.cpu.l2cache.UpgradeReq_accesses 80643 # number of UpgradeReq accesses(hits+misses)
366 system.cpu.l2cache.UpgradeReq_avg_miss_latency 34136.391255 # average UpgradeReq miss latency
367 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31030.684622 # average UpgradeReq mshr miss latency
368 system.cpu.l2cache.UpgradeReq_miss_latency 2752861000 # number of UpgradeReq miss cycles
369 system.cpu.l2cache.UpgradeReq_miss_rate 1 # miss rate for UpgradeReq accesses
370 system.cpu.l2cache.UpgradeReq_misses 80643 # number of UpgradeReq misses
371 system.cpu.l2cache.UpgradeReq_mshr_miss_latency 2502407500 # number of UpgradeReq MSHR miss cycles
372 system.cpu.l2cache.UpgradeReq_mshr_miss_rate 1 # mshr miss rate for UpgradeReq accesses
373 system.cpu.l2cache.UpgradeReq_mshr_misses 80643 # number of UpgradeReq MSHR misses
374 system.cpu.l2cache.Writeback_accesses 334123 # number of Writeback accesses(hits+misses)
375 system.cpu.l2cache.Writeback_hits 334123 # number of Writeback hits
376 system.cpu.l2cache.avg_blocked_cycles_no_mshrs 5083.333333 # average number of cycles each access was blocked
377 system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
378 system.cpu.l2cache.avg_refs 3.723010 # Average number of references to valid blocks.
379 system.cpu.l2cache.blocked_no_mshrs 78 # number of cycles access was blocked
380 system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
381 system.cpu.l2cache.blocked_cycles_no_mshrs 396500 # number of cycles access was blocked
382 system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
383 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
384 system.cpu.l2cache.demand_accesses 473826 # number of demand (read+write) accesses
385 system.cpu.l2cache.demand_avg_miss_latency 34265.684253 # average overall miss latency
386 system.cpu.l2cache.demand_avg_mshr_miss_latency 31126.127143 # average overall mshr miss latency
387 system.cpu.l2cache.demand_hits 181383 # number of demand (read+write) hits
388 system.cpu.l2cache.demand_miss_latency 10020759500 # number of demand (read+write) miss cycles
389 system.cpu.l2cache.demand_miss_rate 0.617195 # miss rate for demand accesses
390 system.cpu.l2cache.demand_misses 292443 # number of demand (read+write) misses
391 system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
392 system.cpu.l2cache.demand_mshr_miss_latency 9102618000 # number of demand (read+write) MSHR miss cycles
393 system.cpu.l2cache.demand_mshr_miss_rate 0.617195 # mshr miss rate for demand accesses
394 system.cpu.l2cache.demand_mshr_misses 292443 # number of demand (read+write) MSHR misses
395 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
396 system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
397 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
398 system.cpu.l2cache.overall_accesses 473826 # number of overall (read+write) accesses
399 system.cpu.l2cache.overall_avg_miss_latency 34265.684253 # average overall miss latency
400 system.cpu.l2cache.overall_avg_mshr_miss_latency 31126.127143 # average overall mshr miss latency
401 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency <err: div-0> # average overall mshr uncacheable latency
402 system.cpu.l2cache.overall_hits 181383 # number of overall hits
403 system.cpu.l2cache.overall_miss_latency 10020759500 # number of overall miss cycles
404 system.cpu.l2cache.overall_miss_rate 0.617195 # miss rate for overall accesses
405 system.cpu.l2cache.overall_misses 292443 # number of overall misses
406 system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
407 system.cpu.l2cache.overall_mshr_miss_latency 9102618000 # number of overall MSHR miss cycles
408 system.cpu.l2cache.overall_mshr_miss_rate 0.617195 # mshr miss rate for overall accesses
409 system.cpu.l2cache.overall_mshr_misses 292443 # number of overall MSHR misses
410 system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
411 system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
412 system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
413 system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
414 system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
415 system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
416 system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
417 system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
418 system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
419 system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
420 system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
421 system.cpu.l2cache.replacements 85262 # number of replacements
422 system.cpu.l2cache.sampled_refs 100888 # Sample count of references to valid blocks.
423 system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
424 system.cpu.l2cache.tagsinuse 16333.162457 # Cycle average of tags in use
425 system.cpu.l2cache.total_refs 375607 # Total number of references to valid blocks.
426 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
427 system.cpu.l2cache.writebacks 63236 # number of writebacks
428 system.cpu.numCycles 334156294 # number of cpu cycles simulated
429 system.cpu.rename.RENAME:BlockCycles 15214853 # Number of cycles rename is blocking
430 system.cpu.rename.RENAME:CommittedMaps 463854889 # Number of HB maps that are committed
431 system.cpu.rename.RENAME:IQFullEvents 31587363 # Number of times rename has blocked due to IQ full
432 system.cpu.rename.RENAME:IdleCycles 151899436 # Number of cycles rename is idle
433 system.cpu.rename.RENAME:LSQFullEvents 2286618 # Number of times rename has blocked due to LSQ full
434 system.cpu.rename.RENAME:ROBFullEvents 131 # Number of times rename has blocked due to ROB full
435 system.cpu.rename.RENAME:RenameLookups 896816353 # Number of register rename lookups that rename has made
436 system.cpu.rename.RENAME:RenamedInsts 680424744 # Number of instructions processed by rename
437 system.cpu.rename.RENAME:RenamedOperands 519473797 # Number of destination operands rename has renamed
438 system.cpu.rename.RENAME:RunCycles 116400987 # Number of cycles rename is running
439 system.cpu.rename.RENAME:SquashCycles 9869862 # Number of cycles rename is squashing
440 system.cpu.rename.RENAME:UnblockCycles 39195268 # Number of cycles rename is unblocking
441 system.cpu.rename.RENAME:UndoneMaps 55618908 # Number of HB maps that are undone due to squashing
442 system.cpu.rename.RENAME:serializeStallCycles 706 # count of cycles rename stalled for serializing inst
443 system.cpu.rename.RENAME:serializingInsts 28 # count of serializing insts renamed
444 system.cpu.rename.RENAME:skidInsts 77660298 # count of insts added to the skid buffer
445 system.cpu.rename.RENAME:tempSerializingInsts 26 # count of temporary serializing insts renamed
446 system.cpu.timesIdled 36534 # Number of times that the entire CPU went into an idle state and unscheduled itself
447 system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
448
449 ---------- End Simulation Statistics ----------