ARM: Update stats for previous changes.
[gem5.git] / tests / long / 00.gzip / ref / arm / linux / simple-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 host_inst_rate 590565 # Simulator instruction rate (inst/s)
4 host_mem_usage 254684 # Number of bytes of host memory used
5 host_seconds 1016.65 # Real time elapsed on the host
6 host_tick_rate 783712761 # Simulator tick rate (ticks/s)
7 sim_freq 1000000000000 # Frequency of simulated ticks
8 sim_insts 600398281 # Number of instructions simulated
9 sim_seconds 0.796763 # Number of seconds simulated
10 sim_ticks 796762926000 # Number of ticks simulated
11 system.cpu.dcache.LoadLockedReq_accesses 1327 # number of LoadLockedReq accesses(hits+misses)
12 system.cpu.dcache.LoadLockedReq_hits 1327 # number of LoadLockedReq hits
13 system.cpu.dcache.ReadReq_accesses 147791852 # number of ReadReq accesses(hits+misses)
14 system.cpu.dcache.ReadReq_avg_miss_latency 20842.679226 # average ReadReq miss latency
15 system.cpu.dcache.ReadReq_avg_mshr_miss_latency 17842.679226 # average ReadReq mshr miss latency
16 system.cpu.dcache.ReadReq_hits 147602036 # number of ReadReq hits
17 system.cpu.dcache.ReadReq_miss_latency 3956274000 # number of ReadReq miss cycles
18 system.cpu.dcache.ReadReq_miss_rate 0.001284 # miss rate for ReadReq accesses
19 system.cpu.dcache.ReadReq_misses 189816 # number of ReadReq misses
20 system.cpu.dcache.ReadReq_mshr_miss_latency 3386826000 # number of ReadReq MSHR miss cycles
21 system.cpu.dcache.ReadReq_mshr_miss_rate 0.001284 # mshr miss rate for ReadReq accesses
22 system.cpu.dcache.ReadReq_mshr_misses 189816 # number of ReadReq MSHR misses
23 system.cpu.dcache.StoreCondReq_accesses 1327 # number of StoreCondReq accesses(hits+misses)
24 system.cpu.dcache.StoreCondReq_hits 1327 # number of StoreCondReq hits
25 system.cpu.dcache.WriteReq_accesses 69417531 # number of WriteReq accesses(hits+misses)
26 system.cpu.dcache.WriteReq_avg_miss_latency 23909.028529 # average WriteReq miss latency
27 system.cpu.dcache.WriteReq_avg_mshr_miss_latency 20909.028529 # average WriteReq mshr miss latency
28 system.cpu.dcache.WriteReq_hits 69169783 # number of WriteReq hits
29 system.cpu.dcache.WriteReq_miss_latency 5923414000 # number of WriteReq miss cycles
30 system.cpu.dcache.WriteReq_miss_rate 0.003569 # miss rate for WriteReq accesses
31 system.cpu.dcache.WriteReq_misses 247748 # number of WriteReq misses
32 system.cpu.dcache.WriteReq_mshr_miss_latency 5180170000 # number of WriteReq MSHR miss cycles
33 system.cpu.dcache.WriteReq_mshr_miss_rate 0.003569 # mshr miss rate for WriteReq accesses
34 system.cpu.dcache.WriteReq_mshr_misses 247748 # number of WriteReq MSHR misses
35 system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
36 system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
37 system.cpu.dcache.avg_refs 495.412038 # Average number of references to valid blocks.
38 system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
39 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
40 system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
41 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
42 system.cpu.dcache.cache_copies 0 # number of cache copies performed
43 system.cpu.dcache.demand_accesses 217209383 # number of demand (read+write) accesses
44 system.cpu.dcache.demand_avg_miss_latency 22578.841038 # average overall miss latency
45 system.cpu.dcache.demand_avg_mshr_miss_latency 19578.841038 # average overall mshr miss latency
46 system.cpu.dcache.demand_hits 216771819 # number of demand (read+write) hits
47 system.cpu.dcache.demand_miss_latency 9879688000 # number of demand (read+write) miss cycles
48 system.cpu.dcache.demand_miss_rate 0.002014 # miss rate for demand accesses
49 system.cpu.dcache.demand_misses 437564 # number of demand (read+write) misses
50 system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
51 system.cpu.dcache.demand_mshr_miss_latency 8566996000 # number of demand (read+write) MSHR miss cycles
52 system.cpu.dcache.demand_mshr_miss_rate 0.002014 # mshr miss rate for demand accesses
53 system.cpu.dcache.demand_mshr_misses 437564 # number of demand (read+write) MSHR misses
54 system.cpu.dcache.fast_writes 0 # number of fast writes performed
55 system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
56 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
57 system.cpu.dcache.occ_%::0 0.999566 # Average percentage of cache occupancy
58 system.cpu.dcache.occ_blocks::0 4094.222434 # Average occupied blocks per context
59 system.cpu.dcache.overall_accesses 217209383 # number of overall (read+write) accesses
60 system.cpu.dcache.overall_avg_miss_latency 22578.841038 # average overall miss latency
61 system.cpu.dcache.overall_avg_mshr_miss_latency 19578.841038 # average overall mshr miss latency
62 system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
63 system.cpu.dcache.overall_hits 216771819 # number of overall hits
64 system.cpu.dcache.overall_miss_latency 9879688000 # number of overall miss cycles
65 system.cpu.dcache.overall_miss_rate 0.002014 # miss rate for overall accesses
66 system.cpu.dcache.overall_misses 437564 # number of overall misses
67 system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
68 system.cpu.dcache.overall_mshr_miss_latency 8566996000 # number of overall MSHR miss cycles
69 system.cpu.dcache.overall_mshr_miss_rate 0.002014 # mshr miss rate for overall accesses
70 system.cpu.dcache.overall_mshr_misses 437564 # number of overall MSHR misses
71 system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
72 system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
73 system.cpu.dcache.replacements 433468 # number of replacements
74 system.cpu.dcache.sampled_refs 437564 # Sample count of references to valid blocks.
75 system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
76 system.cpu.dcache.tagsinuse 4094.222434 # Cycle average of tags in use
77 system.cpu.dcache.total_refs 216774473 # Total number of references to valid blocks.
78 system.cpu.dcache.warmup_cycle 537031000 # Cycle when the warmup percentage was hit.
79 system.cpu.dcache.writebacks 392392 # number of writebacks
80 system.cpu.dtb.accesses 0 # DTB accesses
81 system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
82 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
83 system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
84 system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
85 system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
86 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
87 system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
88 system.cpu.dtb.hits 0 # DTB hits
89 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
90 system.cpu.dtb.inst_hits 0 # ITB inst hits
91 system.cpu.dtb.inst_misses 0 # ITB inst misses
92 system.cpu.dtb.misses 0 # DTB misses
93 system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
94 system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
95 system.cpu.dtb.read_accesses 0 # DTB read accesses
96 system.cpu.dtb.read_hits 0 # DTB read hits
97 system.cpu.dtb.read_misses 0 # DTB read misses
98 system.cpu.dtb.write_accesses 0 # DTB write accesses
99 system.cpu.dtb.write_hits 0 # DTB write hits
100 system.cpu.dtb.write_misses 0 # DTB write misses
101 system.cpu.icache.ReadReq_accesses 570074535 # number of ReadReq accesses(hits+misses)
102 system.cpu.icache.ReadReq_avg_miss_latency 54236.391913 # average ReadReq miss latency
103 system.cpu.icache.ReadReq_avg_mshr_miss_latency 51236.391913 # average ReadReq mshr miss latency
104 system.cpu.icache.ReadReq_hits 570073892 # number of ReadReq hits
105 system.cpu.icache.ReadReq_miss_latency 34874000 # number of ReadReq miss cycles
106 system.cpu.icache.ReadReq_miss_rate 0.000001 # miss rate for ReadReq accesses
107 system.cpu.icache.ReadReq_misses 643 # number of ReadReq misses
108 system.cpu.icache.ReadReq_mshr_miss_latency 32945000 # number of ReadReq MSHR miss cycles
109 system.cpu.icache.ReadReq_mshr_miss_rate 0.000001 # mshr miss rate for ReadReq accesses
110 system.cpu.icache.ReadReq_mshr_misses 643 # number of ReadReq MSHR misses
111 system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
112 system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
113 system.cpu.icache.avg_refs 886584.590980 # Average number of references to valid blocks.
114 system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
115 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
116 system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
117 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
118 system.cpu.icache.cache_copies 0 # number of cache copies performed
119 system.cpu.icache.demand_accesses 570074535 # number of demand (read+write) accesses
120 system.cpu.icache.demand_avg_miss_latency 54236.391913 # average overall miss latency
121 system.cpu.icache.demand_avg_mshr_miss_latency 51236.391913 # average overall mshr miss latency
122 system.cpu.icache.demand_hits 570073892 # number of demand (read+write) hits
123 system.cpu.icache.demand_miss_latency 34874000 # number of demand (read+write) miss cycles
124 system.cpu.icache.demand_miss_rate 0.000001 # miss rate for demand accesses
125 system.cpu.icache.demand_misses 643 # number of demand (read+write) misses
126 system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
127 system.cpu.icache.demand_mshr_miss_latency 32945000 # number of demand (read+write) MSHR miss cycles
128 system.cpu.icache.demand_mshr_miss_rate 0.000001 # mshr miss rate for demand accesses
129 system.cpu.icache.demand_mshr_misses 643 # number of demand (read+write) MSHR misses
130 system.cpu.icache.fast_writes 0 # number of fast writes performed
131 system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
132 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
133 system.cpu.icache.occ_%::0 0.282094 # Average percentage of cache occupancy
134 system.cpu.icache.occ_blocks::0 577.728532 # Average occupied blocks per context
135 system.cpu.icache.overall_accesses 570074535 # number of overall (read+write) accesses
136 system.cpu.icache.overall_avg_miss_latency 54236.391913 # average overall miss latency
137 system.cpu.icache.overall_avg_mshr_miss_latency 51236.391913 # average overall mshr miss latency
138 system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
139 system.cpu.icache.overall_hits 570073892 # number of overall hits
140 system.cpu.icache.overall_miss_latency 34874000 # number of overall miss cycles
141 system.cpu.icache.overall_miss_rate 0.000001 # miss rate for overall accesses
142 system.cpu.icache.overall_misses 643 # number of overall misses
143 system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
144 system.cpu.icache.overall_mshr_miss_latency 32945000 # number of overall MSHR miss cycles
145 system.cpu.icache.overall_mshr_miss_rate 0.000001 # mshr miss rate for overall accesses
146 system.cpu.icache.overall_mshr_misses 643 # number of overall MSHR misses
147 system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
148 system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
149 system.cpu.icache.replacements 12 # number of replacements
150 system.cpu.icache.sampled_refs 643 # Sample count of references to valid blocks.
151 system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
152 system.cpu.icache.tagsinuse 577.728532 # Cycle average of tags in use
153 system.cpu.icache.total_refs 570073892 # Total number of references to valid blocks.
154 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
155 system.cpu.icache.writebacks 0 # number of writebacks
156 system.cpu.idle_fraction 0 # Percentage of idle cycles
157 system.cpu.itb.accesses 0 # DTB accesses
158 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
159 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
160 system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
161 system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
162 system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
163 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
164 system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
165 system.cpu.itb.hits 0 # DTB hits
166 system.cpu.itb.inst_accesses 0 # ITB inst accesses
167 system.cpu.itb.inst_hits 0 # ITB inst hits
168 system.cpu.itb.inst_misses 0 # ITB inst misses
169 system.cpu.itb.misses 0 # DTB misses
170 system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
171 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
172 system.cpu.itb.read_accesses 0 # DTB read accesses
173 system.cpu.itb.read_hits 0 # DTB read hits
174 system.cpu.itb.read_misses 0 # DTB read misses
175 system.cpu.itb.write_accesses 0 # DTB write accesses
176 system.cpu.itb.write_hits 0 # DTB write hits
177 system.cpu.itb.write_misses 0 # DTB write misses
178 system.cpu.l2cache.ReadExReq_accesses 247748 # number of ReadExReq accesses(hits+misses)
179 system.cpu.l2cache.ReadExReq_avg_miss_latency 52000 # average ReadExReq miss latency
180 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 40000 # average ReadExReq mshr miss latency
181 system.cpu.l2cache.ReadExReq_hits 189297 # number of ReadExReq hits
182 system.cpu.l2cache.ReadExReq_miss_latency 3039452000 # number of ReadExReq miss cycles
183 system.cpu.l2cache.ReadExReq_miss_rate 0.235929 # miss rate for ReadExReq accesses
184 system.cpu.l2cache.ReadExReq_misses 58451 # number of ReadExReq misses
185 system.cpu.l2cache.ReadExReq_mshr_miss_latency 2338040000 # number of ReadExReq MSHR miss cycles
186 system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.235929 # mshr miss rate for ReadExReq accesses
187 system.cpu.l2cache.ReadExReq_mshr_misses 58451 # number of ReadExReq MSHR misses
188 system.cpu.l2cache.ReadReq_accesses 190459 # number of ReadReq accesses(hits+misses)
189 system.cpu.l2cache.ReadReq_avg_miss_latency 52000 # average ReadReq miss latency
190 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 40000 # average ReadReq mshr miss latency
191 system.cpu.l2cache.ReadReq_hits 158918 # number of ReadReq hits
192 system.cpu.l2cache.ReadReq_miss_latency 1640132000 # number of ReadReq miss cycles
193 system.cpu.l2cache.ReadReq_miss_rate 0.165605 # miss rate for ReadReq accesses
194 system.cpu.l2cache.ReadReq_misses 31541 # number of ReadReq misses
195 system.cpu.l2cache.ReadReq_mshr_miss_latency 1261640000 # number of ReadReq MSHR miss cycles
196 system.cpu.l2cache.ReadReq_mshr_miss_rate 0.165605 # mshr miss rate for ReadReq accesses
197 system.cpu.l2cache.ReadReq_mshr_misses 31541 # number of ReadReq MSHR misses
198 system.cpu.l2cache.Writeback_accesses 392392 # number of Writeback accesses(hits+misses)
199 system.cpu.l2cache.Writeback_hits 392392 # number of Writeback hits
200 system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
201 system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
202 system.cpu.l2cache.avg_refs 4.718237 # Average number of references to valid blocks.
203 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
204 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
205 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
206 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
207 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
208 system.cpu.l2cache.demand_accesses 438207 # number of demand (read+write) accesses
209 system.cpu.l2cache.demand_avg_miss_latency 52000 # average overall miss latency
210 system.cpu.l2cache.demand_avg_mshr_miss_latency 40000 # average overall mshr miss latency
211 system.cpu.l2cache.demand_hits 348215 # number of demand (read+write) hits
212 system.cpu.l2cache.demand_miss_latency 4679584000 # number of demand (read+write) miss cycles
213 system.cpu.l2cache.demand_miss_rate 0.205364 # miss rate for demand accesses
214 system.cpu.l2cache.demand_misses 89992 # number of demand (read+write) misses
215 system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
216 system.cpu.l2cache.demand_mshr_miss_latency 3599680000 # number of demand (read+write) MSHR miss cycles
217 system.cpu.l2cache.demand_mshr_miss_rate 0.205364 # mshr miss rate for demand accesses
218 system.cpu.l2cache.demand_mshr_misses 89992 # number of demand (read+write) MSHR misses
219 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
220 system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
221 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
222 system.cpu.l2cache.occ_%::0 0.053777 # Average percentage of cache occupancy
223 system.cpu.l2cache.occ_%::1 0.492610 # Average percentage of cache occupancy
224 system.cpu.l2cache.occ_blocks::0 1762.179345 # Average occupied blocks per context
225 system.cpu.l2cache.occ_blocks::1 16141.835335 # Average occupied blocks per context
226 system.cpu.l2cache.overall_accesses 438207 # number of overall (read+write) accesses
227 system.cpu.l2cache.overall_avg_miss_latency 52000 # average overall miss latency
228 system.cpu.l2cache.overall_avg_mshr_miss_latency 40000 # average overall mshr miss latency
229 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
230 system.cpu.l2cache.overall_hits 348215 # number of overall hits
231 system.cpu.l2cache.overall_miss_latency 4679584000 # number of overall miss cycles
232 system.cpu.l2cache.overall_miss_rate 0.205364 # miss rate for overall accesses
233 system.cpu.l2cache.overall_misses 89992 # number of overall misses
234 system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
235 system.cpu.l2cache.overall_mshr_miss_latency 3599680000 # number of overall MSHR miss cycles
236 system.cpu.l2cache.overall_mshr_miss_rate 0.205364 # mshr miss rate for overall accesses
237 system.cpu.l2cache.overall_mshr_misses 89992 # number of overall MSHR misses
238 system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
239 system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
240 system.cpu.l2cache.replacements 71804 # number of replacements
241 system.cpu.l2cache.sampled_refs 87286 # Sample count of references to valid blocks.
242 system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
243 system.cpu.l2cache.tagsinuse 17904.014680 # Cycle average of tags in use
244 system.cpu.l2cache.total_refs 411836 # Total number of references to valid blocks.
245 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
246 system.cpu.l2cache.writebacks 57886 # number of writebacks
247 system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
248 system.cpu.numCycles 1593525852 # number of cpu cycles simulated
249 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
250 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
251 system.cpu.num_busy_cycles 1593525852 # Number of busy cycles
252 system.cpu.num_conditional_control_insts 67017827 # number of instructions that are conditional controls
253 system.cpu.num_fp_alu_accesses 16 # Number of float alu accesses
254 system.cpu.num_fp_insts 16 # number of float instructions
255 system.cpu.num_fp_register_reads 16 # number of times the floating registers were read
256 system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
257 system.cpu.num_func_calls 1993546 # number of times a function call or return occured
258 system.cpu.num_idle_cycles 0 # Number of idle cycles
259 system.cpu.num_insts 600398281 # Number of instructions executed
260 system.cpu.num_int_alu_accesses 533522639 # Number of integer alu accesses
261 system.cpu.num_int_insts 533522639 # number of integer instructions
262 system.cpu.num_int_register_reads 1840897552 # number of times the integer registers were read
263 system.cpu.num_int_register_writes 458076290 # number of times the integer registers were written
264 system.cpu.num_load_insts 148952594 # Number of load instructions
265 system.cpu.num_mem_refs 219173607 # number of memory refs
266 system.cpu.num_store_insts 70221013 # Number of store instructions
267 system.cpu.workload.PROG:num_syscalls 48 # Number of system calls
268
269 ---------- End Simulation Statistics ----------