stats: Update stats to reflect cache changes
[gem5.git] / tests / long / fs / 10.linux-boot / ref / alpha / linux / tsunami-o3 / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 1.865010 # Number of seconds simulated
4 sim_ticks 1865009748000 # Number of ticks simulated
5 final_tick 1865009748000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 235871 # Simulator instruction rate (inst/s)
8 host_op_rate 235870 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 8303287371 # Simulator tick rate (ticks/s)
10 host_mem_usage 337912 # Number of bytes of host memory used
11 host_seconds 224.61 # Real time elapsed on the host
12 sim_insts 52979108 # Number of instructions simulated
13 sim_ops 52979108 # Number of ops (including micro ops) simulated
14 system.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.physmem.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
17 system.physmem.bytes_read::cpu.inst 962240 # Number of bytes read from this memory
18 system.physmem.bytes_read::cpu.data 24880192 # Number of bytes read from this memory
19 system.physmem.bytes_read::tsunami.ide 960 # Number of bytes read from this memory
20 system.physmem.bytes_read::total 25843392 # Number of bytes read from this memory
21 system.physmem.bytes_inst_read::cpu.inst 962240 # Number of instructions bytes read from this memory
22 system.physmem.bytes_inst_read::total 962240 # Number of instructions bytes read from this memory
23 system.physmem.bytes_written::writebacks 7516224 # Number of bytes written to this memory
24 system.physmem.bytes_written::total 7516224 # Number of bytes written to this memory
25 system.physmem.num_reads::cpu.inst 15035 # Number of read requests responded to by this memory
26 system.physmem.num_reads::cpu.data 388753 # Number of read requests responded to by this memory
27 system.physmem.num_reads::tsunami.ide 15 # Number of read requests responded to by this memory
28 system.physmem.num_reads::total 403803 # Number of read requests responded to by this memory
29 system.physmem.num_writes::writebacks 117441 # Number of write requests responded to by this memory
30 system.physmem.num_writes::total 117441 # Number of write requests responded to by this memory
31 system.physmem.bw_read::cpu.inst 515944 # Total read bandwidth from this memory (bytes/s)
32 system.physmem.bw_read::cpu.data 13340516 # Total read bandwidth from this memory (bytes/s)
33 system.physmem.bw_read::tsunami.ide 515 # Total read bandwidth from this memory (bytes/s)
34 system.physmem.bw_read::total 13856974 # Total read bandwidth from this memory (bytes/s)
35 system.physmem.bw_inst_read::cpu.inst 515944 # Instruction read bandwidth from this memory (bytes/s)
36 system.physmem.bw_inst_read::total 515944 # Instruction read bandwidth from this memory (bytes/s)
37 system.physmem.bw_write::writebacks 4030126 # Write bandwidth from this memory (bytes/s)
38 system.physmem.bw_write::total 4030126 # Write bandwidth from this memory (bytes/s)
39 system.physmem.bw_total::writebacks 4030126 # Total bandwidth to/from this memory (bytes/s)
40 system.physmem.bw_total::cpu.inst 515944 # Total bandwidth to/from this memory (bytes/s)
41 system.physmem.bw_total::cpu.data 13340516 # Total bandwidth to/from this memory (bytes/s)
42 system.physmem.bw_total::tsunami.ide 515 # Total bandwidth to/from this memory (bytes/s)
43 system.physmem.bw_total::total 17887100 # Total bandwidth to/from this memory (bytes/s)
44 system.physmem.readReqs 403803 # Number of read requests accepted
45 system.physmem.writeReqs 117441 # Number of write requests accepted
46 system.physmem.readBursts 403803 # Number of DRAM read bursts, including those serviced by the write queue
47 system.physmem.writeBursts 117441 # Number of DRAM write bursts, including those merged in the write queue
48 system.physmem.bytesReadDRAM 25835712 # Total number of bytes read from DRAM
49 system.physmem.bytesReadWrQ 7680 # Total number of bytes read from write queue
50 system.physmem.bytesWritten 7515136 # Total number of bytes written to DRAM
51 system.physmem.bytesReadSys 25843392 # Total read bytes from the system interface side
52 system.physmem.bytesWrittenSys 7516224 # Total written bytes from the system interface side
53 system.physmem.servicedByWrQ 120 # Number of DRAM read bursts serviced by the write queue
54 system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
55 system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
56 system.physmem.perBankRdBursts::0 25444 # Per bank write bursts
57 system.physmem.perBankRdBursts::1 25611 # Per bank write bursts
58 system.physmem.perBankRdBursts::2 25628 # Per bank write bursts
59 system.physmem.perBankRdBursts::3 25719 # Per bank write bursts
60 system.physmem.perBankRdBursts::4 25100 # Per bank write bursts
61 system.physmem.perBankRdBursts::5 25088 # Per bank write bursts
62 system.physmem.perBankRdBursts::6 24758 # Per bank write bursts
63 system.physmem.perBankRdBursts::7 24649 # Per bank write bursts
64 system.physmem.perBankRdBursts::8 24903 # Per bank write bursts
65 system.physmem.perBankRdBursts::9 25188 # Per bank write bursts
66 system.physmem.perBankRdBursts::10 25284 # Per bank write bursts
67 system.physmem.perBankRdBursts::11 25005 # Per bank write bursts
68 system.physmem.perBankRdBursts::12 24375 # Per bank write bursts
69 system.physmem.perBankRdBursts::13 25430 # Per bank write bursts
70 system.physmem.perBankRdBursts::14 25804 # Per bank write bursts
71 system.physmem.perBankRdBursts::15 25697 # Per bank write bursts
72 system.physmem.perBankWrBursts::0 7804 # Per bank write bursts
73 system.physmem.perBankWrBursts::1 7583 # Per bank write bursts
74 system.physmem.perBankWrBursts::2 7900 # Per bank write bursts
75 system.physmem.perBankWrBursts::3 7698 # Per bank write bursts
76 system.physmem.perBankWrBursts::4 7224 # Per bank write bursts
77 system.physmem.perBankWrBursts::5 7092 # Per bank write bursts
78 system.physmem.perBankWrBursts::6 6759 # Per bank write bursts
79 system.physmem.perBankWrBursts::7 6515 # Per bank write bursts
80 system.physmem.perBankWrBursts::8 7053 # Per bank write bursts
81 system.physmem.perBankWrBursts::9 6824 # Per bank write bursts
82 system.physmem.perBankWrBursts::10 7197 # Per bank write bursts
83 system.physmem.perBankWrBursts::11 7005 # Per bank write bursts
84 system.physmem.perBankWrBursts::12 6955 # Per bank write bursts
85 system.physmem.perBankWrBursts::13 7882 # Per bank write bursts
86 system.physmem.perBankWrBursts::14 8018 # Per bank write bursts
87 system.physmem.perBankWrBursts::15 7915 # Per bank write bursts
88 system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
89 system.physmem.numWrRetry 65 # Number of times write queue was full causing retry
90 system.physmem.totGap 1865004470500 # Total gap between requests
91 system.physmem.readPktSize::0 0 # Read request sizes (log2)
92 system.physmem.readPktSize::1 0 # Read request sizes (log2)
93 system.physmem.readPktSize::2 0 # Read request sizes (log2)
94 system.physmem.readPktSize::3 0 # Read request sizes (log2)
95 system.physmem.readPktSize::4 0 # Read request sizes (log2)
96 system.physmem.readPktSize::5 0 # Read request sizes (log2)
97 system.physmem.readPktSize::6 403803 # Read request sizes (log2)
98 system.physmem.writePktSize::0 0 # Write request sizes (log2)
99 system.physmem.writePktSize::1 0 # Write request sizes (log2)
100 system.physmem.writePktSize::2 0 # Write request sizes (log2)
101 system.physmem.writePktSize::3 0 # Write request sizes (log2)
102 system.physmem.writePktSize::4 0 # Write request sizes (log2)
103 system.physmem.writePktSize::5 0 # Write request sizes (log2)
104 system.physmem.writePktSize::6 117441 # Write request sizes (log2)
105 system.physmem.rdQLenPdf::0 314056 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::1 36501 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::2 28766 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::3 24237 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::4 106 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::5 8 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::7 1 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::8 1 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::9 1 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::10 1 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::11 1 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::12 1 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::13 1 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::14 1 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
132 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
133 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
134 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
135 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
136 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
137 system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::15 1442 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::16 2555 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::17 3197 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::18 4247 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::19 5578 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::20 6335 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::21 7132 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::22 8220 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::23 6784 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::24 7296 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::25 7880 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::26 7649 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::27 6878 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::28 6959 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::29 6763 # What write queue length does an incoming req see
167 system.physmem.wrQLenPdf::30 7138 # What write queue length does an incoming req see
168 system.physmem.wrQLenPdf::31 6050 # What write queue length does an incoming req see
169 system.physmem.wrQLenPdf::32 6195 # What write queue length does an incoming req see
170 system.physmem.wrQLenPdf::33 763 # What write queue length does an incoming req see
171 system.physmem.wrQLenPdf::34 457 # What write queue length does an incoming req see
172 system.physmem.wrQLenPdf::35 336 # What write queue length does an incoming req see
173 system.physmem.wrQLenPdf::36 326 # What write queue length does an incoming req see
174 system.physmem.wrQLenPdf::37 298 # What write queue length does an incoming req see
175 system.physmem.wrQLenPdf::38 301 # What write queue length does an incoming req see
176 system.physmem.wrQLenPdf::39 245 # What write queue length does an incoming req see
177 system.physmem.wrQLenPdf::40 233 # What write queue length does an incoming req see
178 system.physmem.wrQLenPdf::41 257 # What write queue length does an incoming req see
179 system.physmem.wrQLenPdf::42 275 # What write queue length does an incoming req see
180 system.physmem.wrQLenPdf::43 379 # What write queue length does an incoming req see
181 system.physmem.wrQLenPdf::44 349 # What write queue length does an incoming req see
182 system.physmem.wrQLenPdf::45 350 # What write queue length does an incoming req see
183 system.physmem.wrQLenPdf::46 345 # What write queue length does an incoming req see
184 system.physmem.wrQLenPdf::47 347 # What write queue length does an incoming req see
185 system.physmem.wrQLenPdf::48 294 # What write queue length does an incoming req see
186 system.physmem.wrQLenPdf::49 315 # What write queue length does an incoming req see
187 system.physmem.wrQLenPdf::50 244 # What write queue length does an incoming req see
188 system.physmem.wrQLenPdf::51 206 # What write queue length does an incoming req see
189 system.physmem.wrQLenPdf::52 278 # What write queue length does an incoming req see
190 system.physmem.wrQLenPdf::53 235 # What write queue length does an incoming req see
191 system.physmem.wrQLenPdf::54 233 # What write queue length does an incoming req see
192 system.physmem.wrQLenPdf::55 212 # What write queue length does an incoming req see
193 system.physmem.wrQLenPdf::56 315 # What write queue length does an incoming req see
194 system.physmem.wrQLenPdf::57 191 # What write queue length does an incoming req see
195 system.physmem.wrQLenPdf::58 206 # What write queue length does an incoming req see
196 system.physmem.wrQLenPdf::59 373 # What write queue length does an incoming req see
197 system.physmem.wrQLenPdf::60 288 # What write queue length does an incoming req see
198 system.physmem.wrQLenPdf::61 189 # What write queue length does an incoming req see
199 system.physmem.wrQLenPdf::62 129 # What write queue length does an incoming req see
200 system.physmem.wrQLenPdf::63 159 # What write queue length does an incoming req see
201 system.physmem.bytesPerActivate::samples 61362 # Bytes accessed per row activation
202 system.physmem.bytesPerActivate::mean 543.503536 # Bytes accessed per row activation
203 system.physmem.bytesPerActivate::gmean 333.365701 # Bytes accessed per row activation
204 system.physmem.bytesPerActivate::stdev 417.323842 # Bytes accessed per row activation
205 system.physmem.bytesPerActivate::0-127 13476 21.96% 21.96% # Bytes accessed per row activation
206 system.physmem.bytesPerActivate::128-255 10707 17.45% 39.41% # Bytes accessed per row activation
207 system.physmem.bytesPerActivate::256-383 4479 7.30% 46.71% # Bytes accessed per row activation
208 system.physmem.bytesPerActivate::384-511 2678 4.36% 51.07% # Bytes accessed per row activation
209 system.physmem.bytesPerActivate::512-639 2195 3.58% 54.65% # Bytes accessed per row activation
210 system.physmem.bytesPerActivate::640-767 1843 3.00% 57.65% # Bytes accessed per row activation
211 system.physmem.bytesPerActivate::768-895 1874 3.05% 60.71% # Bytes accessed per row activation
212 system.physmem.bytesPerActivate::896-1023 1552 2.53% 63.24% # Bytes accessed per row activation
213 system.physmem.bytesPerActivate::1024-1151 22558 36.76% 100.00% # Bytes accessed per row activation
214 system.physmem.bytesPerActivate::total 61362 # Bytes accessed per row activation
215 system.physmem.rdPerTurnAround::samples 5160 # Reads before turning the bus around for writes
216 system.physmem.rdPerTurnAround::mean 78.231977 # Reads before turning the bus around for writes
217 system.physmem.rdPerTurnAround::stdev 2938.731055 # Reads before turning the bus around for writes
218 system.physmem.rdPerTurnAround::0-8191 5157 99.94% 99.94% # Reads before turning the bus around for writes
219 system.physmem.rdPerTurnAround::40960-49151 1 0.02% 99.96% # Reads before turning the bus around for writes
220 system.physmem.rdPerTurnAround::57344-65535 1 0.02% 99.98% # Reads before turning the bus around for writes
221 system.physmem.rdPerTurnAround::196608-204799 1 0.02% 100.00% # Reads before turning the bus around for writes
222 system.physmem.rdPerTurnAround::total 5160 # Reads before turning the bus around for writes
223 system.physmem.wrPerTurnAround::samples 5160 # Writes before turning the bus around for reads
224 system.physmem.wrPerTurnAround::mean 22.756589 # Writes before turning the bus around for reads
225 system.physmem.wrPerTurnAround::gmean 18.921420 # Writes before turning the bus around for reads
226 system.physmem.wrPerTurnAround::stdev 24.589297 # Writes before turning the bus around for reads
227 system.physmem.wrPerTurnAround::16-23 4641 89.94% 89.94% # Writes before turning the bus around for reads
228 system.physmem.wrPerTurnAround::24-31 34 0.66% 90.60% # Writes before turning the bus around for reads
229 system.physmem.wrPerTurnAround::32-39 173 3.35% 93.95% # Writes before turning the bus around for reads
230 system.physmem.wrPerTurnAround::40-47 9 0.17% 94.13% # Writes before turning the bus around for reads
231 system.physmem.wrPerTurnAround::48-55 2 0.04% 94.17% # Writes before turning the bus around for reads
232 system.physmem.wrPerTurnAround::56-63 16 0.31% 94.48% # Writes before turning the bus around for reads
233 system.physmem.wrPerTurnAround::64-71 8 0.16% 94.63% # Writes before turning the bus around for reads
234 system.physmem.wrPerTurnAround::72-79 3 0.06% 94.69% # Writes before turning the bus around for reads
235 system.physmem.wrPerTurnAround::80-87 29 0.56% 95.25% # Writes before turning the bus around for reads
236 system.physmem.wrPerTurnAround::88-95 4 0.08% 95.33% # Writes before turning the bus around for reads
237 system.physmem.wrPerTurnAround::96-103 150 2.91% 98.24% # Writes before turning the bus around for reads
238 system.physmem.wrPerTurnAround::104-111 19 0.37% 98.60% # Writes before turning the bus around for reads
239 system.physmem.wrPerTurnAround::112-119 6 0.12% 98.72% # Writes before turning the bus around for reads
240 system.physmem.wrPerTurnAround::120-127 5 0.10% 98.82% # Writes before turning the bus around for reads
241 system.physmem.wrPerTurnAround::128-135 7 0.14% 98.95% # Writes before turning the bus around for reads
242 system.physmem.wrPerTurnAround::136-143 2 0.04% 98.99% # Writes before turning the bus around for reads
243 system.physmem.wrPerTurnAround::144-151 1 0.02% 99.01% # Writes before turning the bus around for reads
244 system.physmem.wrPerTurnAround::160-167 3 0.06% 99.07% # Writes before turning the bus around for reads
245 system.physmem.wrPerTurnAround::168-175 7 0.14% 99.21% # Writes before turning the bus around for reads
246 system.physmem.wrPerTurnAround::176-183 5 0.10% 99.30% # Writes before turning the bus around for reads
247 system.physmem.wrPerTurnAround::184-191 10 0.19% 99.50% # Writes before turning the bus around for reads
248 system.physmem.wrPerTurnAround::192-199 13 0.25% 99.75% # Writes before turning the bus around for reads
249 system.physmem.wrPerTurnAround::200-207 1 0.02% 99.77% # Writes before turning the bus around for reads
250 system.physmem.wrPerTurnAround::216-223 4 0.08% 99.84% # Writes before turning the bus around for reads
251 system.physmem.wrPerTurnAround::224-231 4 0.08% 99.92% # Writes before turning the bus around for reads
252 system.physmem.wrPerTurnAround::256-263 3 0.06% 99.98% # Writes before turning the bus around for reads
253 system.physmem.wrPerTurnAround::264-271 1 0.02% 100.00% # Writes before turning the bus around for reads
254 system.physmem.wrPerTurnAround::total 5160 # Writes before turning the bus around for reads
255 system.physmem.totQLat 7817102750 # Total ticks spent queuing
256 system.physmem.totMemAccLat 15386159000 # Total ticks spent from burst creation until serviced by the DRAM
257 system.physmem.totBusLat 2018415000 # Total ticks spent in databus transfers
258 system.physmem.avgQLat 19364.46 # Average queueing delay per DRAM burst
259 system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
260 system.physmem.avgMemAccLat 38114.46 # Average memory access latency per DRAM burst
261 system.physmem.avgRdBW 13.85 # Average DRAM read bandwidth in MiByte/s
262 system.physmem.avgWrBW 4.03 # Average achieved write bandwidth in MiByte/s
263 system.physmem.avgRdBWSys 13.86 # Average system read bandwidth in MiByte/s
264 system.physmem.avgWrBWSys 4.03 # Average system write bandwidth in MiByte/s
265 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
266 system.physmem.busUtil 0.14 # Data bus utilization in percentage
267 system.physmem.busUtilRead 0.11 # Data bus utilization in percentage for reads
268 system.physmem.busUtilWrite 0.03 # Data bus utilization in percentage for writes
269 system.physmem.avgRdQLen 1.99 # Average read queue length when enqueuing
270 system.physmem.avgWrQLen 24.83 # Average write queue length when enqueuing
271 system.physmem.readRowHits 364427 # Number of row buffer hits during reads
272 system.physmem.writeRowHits 95317 # Number of row buffer hits during writes
273 system.physmem.readRowHitRate 90.28 # Row buffer hit rate for reads
274 system.physmem.writeRowHitRate 81.16 # Row buffer hit rate for writes
275 system.physmem.avgGap 3577987.41 # Average gap between requests
276 system.physmem.pageHitRate 88.22 # Row buffer hit rate, read and write combined
277 system.physmem_0.actEnergy 216106380 # Energy for activate commands per rank (pJ)
278 system.physmem_0.preEnergy 114863265 # Energy for precharge commands per rank (pJ)
279 system.physmem_0.readEnergy 1442258580 # Energy for read commands per rank (pJ)
280 system.physmem_0.writeEnergy 305761500 # Energy for write commands per rank (pJ)
281 system.physmem_0.refreshEnergy 3620229600.000001 # Energy for refresh commands per rank (pJ)
282 system.physmem_0.actBackEnergy 4158564390 # Energy for active background per rank (pJ)
283 system.physmem_0.preBackEnergy 232346880 # Energy for precharge background per rank (pJ)
284 system.physmem_0.actPowerDownEnergy 8004158310 # Energy for active power-down per rank (pJ)
285 system.physmem_0.prePowerDownEnergy 4220231520 # Energy for precharge power-down per rank (pJ)
286 system.physmem_0.selfRefreshEnergy 438996708360 # Energy for self refresh per rank (pJ)
287 system.physmem_0.totalEnergy 461312299845 # Total energy per rank (pJ)
288 system.physmem_0.averagePower 247.351146 # Core power per rank (mW)
289 system.physmem_0.totalIdleTime 1855244620250 # Total Idle time Per DRAM Rank
290 system.physmem_0.memoryStateTime::IDLE 361602000 # Time in different power states
291 system.physmem_0.memoryStateTime::REF 1537874000 # Time in different power states
292 system.physmem_0.memoryStateTime::SREF 1826739481250 # Time in different power states
293 system.physmem_0.memoryStateTime::PRE_PDN 10990187750 # Time in different power states
294 system.physmem_0.memoryStateTime::ACT 7827619250 # Time in different power states
295 system.physmem_0.memoryStateTime::ACT_PDN 17552983750 # Time in different power states
296 system.physmem_1.actEnergy 222025440 # Energy for activate commands per rank (pJ)
297 system.physmem_1.preEnergy 118005525 # Energy for precharge commands per rank (pJ)
298 system.physmem_1.readEnergy 1440038040 # Energy for read commands per rank (pJ)
299 system.physmem_1.writeEnergy 307191780 # Energy for write commands per rank (pJ)
300 system.physmem_1.refreshEnergy 3620229600.000001 # Energy for refresh commands per rank (pJ)
301 system.physmem_1.actBackEnergy 4104344850 # Energy for active background per rank (pJ)
302 system.physmem_1.preBackEnergy 228211680 # Energy for precharge background per rank (pJ)
303 system.physmem_1.actPowerDownEnergy 8096599200 # Energy for active power-down per rank (pJ)
304 system.physmem_1.prePowerDownEnergy 4247999520 # Energy for precharge power-down per rank (pJ)
305 system.physmem_1.selfRefreshEnergy 438951182175 # Energy for self refresh per rank (pJ)
306 system.physmem_1.totalEnergy 461336536560 # Total energy per rank (pJ)
307 system.physmem_1.averagePower 247.364142 # Core power per rank (mW)
308 system.physmem_1.totalIdleTime 1855407985250 # Total Idle time Per DRAM Rank
309 system.physmem_1.memoryStateTime::IDLE 350582750 # Time in different power states
310 system.physmem_1.memoryStateTime::REF 1537736000 # Time in different power states
311 system.physmem_1.memoryStateTime::SREF 1826594899250 # Time in different power states
312 system.physmem_1.memoryStateTime::PRE_PDN 11062498750 # Time in different power states
313 system.physmem_1.memoryStateTime::ACT 7708202750 # Time in different power states
314 system.physmem_1.memoryStateTime::ACT_PDN 17755828500 # Time in different power states
315 system.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
316 system.bridge.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
317 system.cpu.branchPred.lookups 19556212 # Number of BP lookups
318 system.cpu.branchPred.condPredicted 16618547 # Number of conditional branches predicted
319 system.cpu.branchPred.condIncorrect 593854 # Number of conditional branches incorrect
320 system.cpu.branchPred.BTBLookups 12802975 # Number of BTB lookups
321 system.cpu.branchPred.BTBHits 5420040 # Number of BTB hits
322 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
323 system.cpu.branchPred.BTBHitPct 42.334223 # BTB Hit Percentage
324 system.cpu.branchPred.usedRAS 1126473 # Number of times the RAS was used to get a target.
325 system.cpu.branchPred.RASInCorrect 42524 # Number of incorrect RAS predictions.
326 system.cpu.branchPred.indirectLookups 6261380 # Number of indirect predictor lookups.
327 system.cpu.branchPred.indirectHits 563797 # Number of indirect target hits.
328 system.cpu.branchPred.indirectMisses 5697583 # Number of indirect misses.
329 system.cpu.branchPredindirectMispredicted 265016 # Number of mispredicted indirect branches.
330 system.cpu_clk_domain.clock 500 # Clock period in ticks
331 system.cpu.dtb.fetch_hits 0 # ITB hits
332 system.cpu.dtb.fetch_misses 0 # ITB misses
333 system.cpu.dtb.fetch_acv 0 # ITB acv
334 system.cpu.dtb.fetch_accesses 0 # ITB accesses
335 system.cpu.dtb.read_hits 11131129 # DTB read hits
336 system.cpu.dtb.read_misses 49734 # DTB read misses
337 system.cpu.dtb.read_acv 613 # DTB read access violations
338 system.cpu.dtb.read_accesses 995788 # DTB read accesses
339 system.cpu.dtb.write_hits 6783534 # DTB write hits
340 system.cpu.dtb.write_misses 12230 # DTB write misses
341 system.cpu.dtb.write_acv 435 # DTB write access violations
342 system.cpu.dtb.write_accesses 345368 # DTB write accesses
343 system.cpu.dtb.data_hits 17914663 # DTB hits
344 system.cpu.dtb.data_misses 61964 # DTB misses
345 system.cpu.dtb.data_acv 1048 # DTB access violations
346 system.cpu.dtb.data_accesses 1341156 # DTB accesses
347 system.cpu.itb.fetch_hits 1815343 # ITB hits
348 system.cpu.itb.fetch_misses 10369 # ITB misses
349 system.cpu.itb.fetch_acv 759 # ITB acv
350 system.cpu.itb.fetch_accesses 1825712 # ITB accesses
351 system.cpu.itb.read_hits 0 # DTB read hits
352 system.cpu.itb.read_misses 0 # DTB read misses
353 system.cpu.itb.read_acv 0 # DTB read access violations
354 system.cpu.itb.read_accesses 0 # DTB read accesses
355 system.cpu.itb.write_hits 0 # DTB write hits
356 system.cpu.itb.write_misses 0 # DTB write misses
357 system.cpu.itb.write_acv 0 # DTB write access violations
358 system.cpu.itb.write_accesses 0 # DTB write accesses
359 system.cpu.itb.data_hits 0 # DTB hits
360 system.cpu.itb.data_misses 0 # DTB misses
361 system.cpu.itb.data_acv 0 # DTB access violations
362 system.cpu.itb.data_accesses 0 # DTB accesses
363 system.cpu.numPwrStateTransitions 12878 # Number of power state transitions
364 system.cpu.pwrStateClkGateDist::samples 6439 # Distribution of time spent in the clock gated state
365 system.cpu.pwrStateClkGateDist::mean 279575452.943004 # Distribution of time spent in the clock gated state
366 system.cpu.pwrStateClkGateDist::stdev 438968142.754116 # Distribution of time spent in the clock gated state
367 system.cpu.pwrStateClkGateDist::1000-5e+10 6439 100.00% 100.00% # Distribution of time spent in the clock gated state
368 system.cpu.pwrStateClkGateDist::min_value 71000 # Distribution of time spent in the clock gated state
369 system.cpu.pwrStateClkGateDist::max_value 2000000000 # Distribution of time spent in the clock gated state
370 system.cpu.pwrStateClkGateDist::total 6439 # Distribution of time spent in the clock gated state
371 system.cpu.pwrStateResidencyTicks::ON 64823406500 # Cumulative time (in ticks) in various power states
372 system.cpu.pwrStateResidencyTicks::CLK_GATED 1800186341500 # Cumulative time (in ticks) in various power states
373 system.cpu.numCycles 129653253 # number of cpu cycles simulated
374 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
375 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
376 system.cpu.fetch.icacheStallCycles 30226306 # Number of cycles fetch is stalled on an Icache miss
377 system.cpu.fetch.Insts 85761758 # Number of instructions fetch has processed
378 system.cpu.fetch.Branches 19556212 # Number of branches that fetch encountered
379 system.cpu.fetch.predictedBranches 7110310 # Number of branches that fetch has predicted taken
380 system.cpu.fetch.Cycles 91828962 # Number of cycles fetch has run and was not squashing or blocked
381 system.cpu.fetch.SquashCycles 1682802 # Number of cycles fetch has spent squashing
382 system.cpu.fetch.TlbCycles 214 # Number of cycles fetch has spent waiting for tlb
383 system.cpu.fetch.MiscStallCycles 31116 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
384 system.cpu.fetch.PendingTrapStallCycles 206972 # Number of stall cycles due to pending traps
385 system.cpu.fetch.PendingQuiesceStallCycles 428466 # Number of stall cycles due to pending quiesce instructions
386 system.cpu.fetch.IcacheWaitRetryStallCycles 497 # Number of stall cycles due to full MSHR
387 system.cpu.fetch.CacheLines 9929941 # Number of cache lines fetched
388 system.cpu.fetch.IcacheSquashes 408418 # Number of outstanding Icache misses that were squashed
389 system.cpu.fetch.ItlbSquashes 2 # Number of outstanding ITLB misses that were squashed
390 system.cpu.fetch.rateDist::samples 123563934 # Number of instructions fetched each cycle (Total)
391 system.cpu.fetch.rateDist::mean 0.694068 # Number of instructions fetched each cycle (Total)
392 system.cpu.fetch.rateDist::stdev 2.023639 # Number of instructions fetched each cycle (Total)
393 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
394 system.cpu.fetch.rateDist::0 107716203 87.17% 87.17% # Number of instructions fetched each cycle (Total)
395 system.cpu.fetch.rateDist::1 1033964 0.84% 88.01% # Number of instructions fetched each cycle (Total)
396 system.cpu.fetch.rateDist::2 2108086 1.71% 89.72% # Number of instructions fetched each cycle (Total)
397 system.cpu.fetch.rateDist::3 968916 0.78% 90.50% # Number of instructions fetched each cycle (Total)
398 system.cpu.fetch.rateDist::4 2910075 2.36% 92.86% # Number of instructions fetched each cycle (Total)
399 system.cpu.fetch.rateDist::5 665807 0.54% 93.40% # Number of instructions fetched each cycle (Total)
400 system.cpu.fetch.rateDist::6 808204 0.65% 94.05% # Number of instructions fetched each cycle (Total)
401 system.cpu.fetch.rateDist::7 1035117 0.84% 94.89% # Number of instructions fetched each cycle (Total)
402 system.cpu.fetch.rateDist::8 6317562 5.11% 100.00% # Number of instructions fetched each cycle (Total)
403 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
404 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
405 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
406 system.cpu.fetch.rateDist::total 123563934 # Number of instructions fetched each cycle (Total)
407 system.cpu.fetch.branchRate 0.150835 # Number of branch fetches per cycle
408 system.cpu.fetch.rate 0.661470 # Number of inst fetches per cycle
409 system.cpu.decode.IdleCycles 24256271 # Number of cycles decode is idle
410 system.cpu.decode.BlockedCycles 86199481 # Number of cycles decode is blocked
411 system.cpu.decode.RunCycles 10262767 # Number of cycles decode is running
412 system.cpu.decode.UnblockCycles 2038754 # Number of cycles decode is unblocking
413 system.cpu.decode.SquashCycles 806660 # Number of cycles decode is squashing
414 system.cpu.decode.BranchResolved 739137 # Number of times decode resolved a branch
415 system.cpu.decode.BranchMispred 35567 # Number of times decode detected a branch misprediction
416 system.cpu.decode.DecodedInsts 74091152 # Number of instructions handled by decode
417 system.cpu.decode.SquashedInsts 113387 # Number of squashed instructions handled by decode
418 system.cpu.rename.SquashCycles 806660 # Number of cycles rename is squashing
419 system.cpu.rename.IdleCycles 25262123 # Number of cycles rename is idle
420 system.cpu.rename.BlockCycles 56608165 # Number of cycles rename is blocking
421 system.cpu.rename.serializeStallCycles 20046193 # count of cycles rename stalled for serializing inst
422 system.cpu.rename.RunCycles 11227977 # Number of cycles rename is running
423 system.cpu.rename.UnblockCycles 9612814 # Number of cycles rename is unblocking
424 system.cpu.rename.RenamedInsts 71075345 # Number of instructions processed by rename
425 system.cpu.rename.ROBFullEvents 200089 # Number of times rename has blocked due to ROB full
426 system.cpu.rename.IQFullEvents 2115758 # Number of times rename has blocked due to IQ full
427 system.cpu.rename.LQFullEvents 264182 # Number of times rename has blocked due to LQ full
428 system.cpu.rename.SQFullEvents 5312560 # Number of times rename has blocked due to SQ full
429 system.cpu.rename.RenamedOperands 47887128 # Number of destination operands rename has renamed
430 system.cpu.rename.RenameLookups 85631010 # Number of register rename lookups that rename has made
431 system.cpu.rename.int_rename_lookups 85450068 # Number of integer rename lookups
432 system.cpu.rename.fp_rename_lookups 168489 # Number of floating rename lookups
433 system.cpu.rename.CommittedMaps 38179018 # Number of HB maps that are committed
434 system.cpu.rename.UndoneMaps 9708102 # Number of HB maps that are undone due to squashing
435 system.cpu.rename.serializingInsts 1730208 # count of serializing insts renamed
436 system.cpu.rename.tempSerializingInsts 277739 # count of temporary serializing insts renamed
437 system.cpu.rename.skidInsts 13892500 # count of insts added to the skid buffer
438 system.cpu.memDep0.insertedLoads 11673351 # Number of loads inserted to the mem dependence unit.
439 system.cpu.memDep0.insertedStores 7232744 # Number of stores inserted to the mem dependence unit.
440 system.cpu.memDep0.conflictingLoads 1724750 # Number of conflicting loads.
441 system.cpu.memDep0.conflictingStores 1099672 # Number of conflicting stores.
442 system.cpu.iq.iqInstsAdded 62753291 # Number of instructions added to the IQ (excludes non-spec)
443 system.cpu.iq.iqNonSpecInstsAdded 2208700 # Number of non-speculative instructions added to the IQ
444 system.cpu.iq.iqInstsIssued 60568136 # Number of instructions issued
445 system.cpu.iq.iqSquashedInstsIssued 94532 # Number of squashed instructions issued
446 system.cpu.iq.iqSquashedInstsExamined 11982878 # Number of squashed instructions iterated over during squash; mainly for profiling
447 system.cpu.iq.iqSquashedOperandsExamined 5316307 # Number of squashed operands that are examined and possibly removed from graph
448 system.cpu.iq.iqSquashedNonSpecRemoved 1547451 # Number of squashed non-spec instructions that were removed
449 system.cpu.iq.issued_per_cycle::samples 123563934 # Number of insts issued each cycle
450 system.cpu.iq.issued_per_cycle::mean 0.490176 # Number of insts issued each cycle
451 system.cpu.iq.issued_per_cycle::stdev 1.236204 # Number of insts issued each cycle
452 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
453 system.cpu.iq.issued_per_cycle::0 99014105 80.13% 80.13% # Number of insts issued each cycle
454 system.cpu.iq.issued_per_cycle::1 10422330 8.43% 88.57% # Number of insts issued each cycle
455 system.cpu.iq.issued_per_cycle::2 4419921 3.58% 92.14% # Number of insts issued each cycle
456 system.cpu.iq.issued_per_cycle::3 3179961 2.57% 94.72% # Number of insts issued each cycle
457 system.cpu.iq.issued_per_cycle::4 3252538 2.63% 97.35% # Number of insts issued each cycle
458 system.cpu.iq.issued_per_cycle::5 1603803 1.30% 98.65% # Number of insts issued each cycle
459 system.cpu.iq.issued_per_cycle::6 1099991 0.89% 99.54% # Number of insts issued each cycle
460 system.cpu.iq.issued_per_cycle::7 433312 0.35% 99.89% # Number of insts issued each cycle
461 system.cpu.iq.issued_per_cycle::8 137973 0.11% 100.00% # Number of insts issued each cycle
462 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
463 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
464 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
465 system.cpu.iq.issued_per_cycle::total 123563934 # Number of insts issued each cycle
466 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
467 system.cpu.iq.fu_full::IntAlu 206621 16.55% 16.55% # attempts to use FU when none available
468 system.cpu.iq.fu_full::IntMult 0 0.00% 16.55% # attempts to use FU when none available
469 system.cpu.iq.fu_full::IntDiv 0 0.00% 16.55% # attempts to use FU when none available
470 system.cpu.iq.fu_full::FloatAdd 0 0.00% 16.55% # attempts to use FU when none available
471 system.cpu.iq.fu_full::FloatCmp 0 0.00% 16.55% # attempts to use FU when none available
472 system.cpu.iq.fu_full::FloatCvt 0 0.00% 16.55% # attempts to use FU when none available
473 system.cpu.iq.fu_full::FloatMult 0 0.00% 16.55% # attempts to use FU when none available
474 system.cpu.iq.fu_full::FloatMultAcc 0 0.00% 16.55% # attempts to use FU when none available
475 system.cpu.iq.fu_full::FloatDiv 0 0.00% 16.55% # attempts to use FU when none available
476 system.cpu.iq.fu_full::FloatMisc 0 0.00% 16.55% # attempts to use FU when none available
477 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 16.55% # attempts to use FU when none available
478 system.cpu.iq.fu_full::SimdAdd 0 0.00% 16.55% # attempts to use FU when none available
479 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 16.55% # attempts to use FU when none available
480 system.cpu.iq.fu_full::SimdAlu 0 0.00% 16.55% # attempts to use FU when none available
481 system.cpu.iq.fu_full::SimdCmp 0 0.00% 16.55% # attempts to use FU when none available
482 system.cpu.iq.fu_full::SimdCvt 0 0.00% 16.55% # attempts to use FU when none available
483 system.cpu.iq.fu_full::SimdMisc 0 0.00% 16.55% # attempts to use FU when none available
484 system.cpu.iq.fu_full::SimdMult 0 0.00% 16.55% # attempts to use FU when none available
485 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 16.55% # attempts to use FU when none available
486 system.cpu.iq.fu_full::SimdShift 0 0.00% 16.55% # attempts to use FU when none available
487 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 16.55% # attempts to use FU when none available
488 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 16.55% # attempts to use FU when none available
489 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 16.55% # attempts to use FU when none available
490 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 16.55% # attempts to use FU when none available
491 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 16.55% # attempts to use FU when none available
492 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 16.55% # attempts to use FU when none available
493 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 16.55% # attempts to use FU when none available
494 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 16.55% # attempts to use FU when none available
495 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 16.55% # attempts to use FU when none available
496 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 16.55% # attempts to use FU when none available
497 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 16.55% # attempts to use FU when none available
498 system.cpu.iq.fu_full::MemRead 610635 48.92% 65.47% # attempts to use FU when none available
499 system.cpu.iq.fu_full::MemWrite 372589 29.85% 95.32% # attempts to use FU when none available
500 system.cpu.iq.fu_full::FloatMemRead 31948 2.56% 97.88% # attempts to use FU when none available
501 system.cpu.iq.fu_full::FloatMemWrite 26502 2.12% 100.00% # attempts to use FU when none available
502 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
503 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
504 system.cpu.iq.FU_type_0::No_OpClass 7279 0.01% 0.01% # Type of FU issued
505 system.cpu.iq.FU_type_0::IntAlu 40937281 67.59% 67.60% # Type of FU issued
506 system.cpu.iq.FU_type_0::IntMult 62136 0.10% 67.70% # Type of FU issued
507 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 67.70% # Type of FU issued
508 system.cpu.iq.FU_type_0::FloatAdd 38562 0.06% 67.77% # Type of FU issued
509 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 67.77% # Type of FU issued
510 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 67.77% # Type of FU issued
511 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 67.77% # Type of FU issued
512 system.cpu.iq.FU_type_0::FloatMultAcc 0 0.00% 67.77% # Type of FU issued
513 system.cpu.iq.FU_type_0::FloatDiv 3636 0.01% 67.77% # Type of FU issued
514 system.cpu.iq.FU_type_0::FloatMisc 0 0.00% 67.77% # Type of FU issued
515 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 67.77% # Type of FU issued
516 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 67.77% # Type of FU issued
517 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 67.77% # Type of FU issued
518 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 67.77% # Type of FU issued
519 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 67.77% # Type of FU issued
520 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 67.77% # Type of FU issued
521 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 67.77% # Type of FU issued
522 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 67.77% # Type of FU issued
523 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 67.77% # Type of FU issued
524 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 67.77% # Type of FU issued
525 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 67.77% # Type of FU issued
526 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 67.77% # Type of FU issued
527 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 67.77% # Type of FU issued
528 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 67.77% # Type of FU issued
529 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 67.77% # Type of FU issued
530 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 67.77% # Type of FU issued
531 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 67.77% # Type of FU issued
532 system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 67.77% # Type of FU issued
533 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 67.77% # Type of FU issued
534 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 67.77% # Type of FU issued
535 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 67.77% # Type of FU issued
536 system.cpu.iq.FU_type_0::MemRead 11522525 19.02% 86.80% # Type of FU issued
537 system.cpu.iq.FU_type_0::MemWrite 6750152 11.14% 97.94% # Type of FU issued
538 system.cpu.iq.FU_type_0::FloatMemRead 156092 0.26% 98.20% # Type of FU issued
539 system.cpu.iq.FU_type_0::FloatMemWrite 141347 0.23% 98.43% # Type of FU issued
540 system.cpu.iq.FU_type_0::IprAccess 949126 1.57% 100.00% # Type of FU issued
541 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
542 system.cpu.iq.FU_type_0::total 60568136 # Type of FU issued
543 system.cpu.iq.rate 0.467155 # Inst issue rate
544 system.cpu.iq.fu_busy_cnt 1248295 # FU busy when requested
545 system.cpu.iq.fu_busy_rate 0.020610 # FU busy rate (busy events/executed inst)
546 system.cpu.iq.int_inst_queue_reads 245303428 # Number of integer instruction queue reads
547 system.cpu.iq.int_inst_queue_writes 76606948 # Number of integer instruction queue writes
548 system.cpu.iq.int_inst_queue_wakeup_accesses 58345447 # Number of integer instruction queue wakeup accesses
549 system.cpu.iq.fp_inst_queue_reads 739604 # Number of floating instruction queue reads
550 system.cpu.iq.fp_inst_queue_writes 359470 # Number of floating instruction queue writes
551 system.cpu.iq.fp_inst_queue_wakeup_accesses 336798 # Number of floating instruction queue wakeup accesses
552 system.cpu.iq.int_alu_accesses 61411065 # Number of integer alu accesses
553 system.cpu.iq.fp_alu_accesses 398087 # Number of floating point alu accesses
554 system.cpu.iew.lsq.thread0.forwLoads 692317 # Number of loads that had data forwarded from stores
555 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
556 system.cpu.iew.lsq.thread0.squashedLoads 2580830 # Number of loads squashed
557 system.cpu.iew.lsq.thread0.ignoredResponses 3930 # Number of memory responses ignored because the instruction is squashed
558 system.cpu.iew.lsq.thread0.memOrderViolation 22198 # Number of memory ordering violations
559 system.cpu.iew.lsq.thread0.squashedStores 854795 # Number of stores squashed
560 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
561 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
562 system.cpu.iew.lsq.thread0.rescheduledLoads 17998 # Number of loads that were rescheduled
563 system.cpu.iew.lsq.thread0.cacheBlocked 456632 # Number of times an access to memory failed due to the cache being blocked
564 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
565 system.cpu.iew.iewSquashCycles 806660 # Number of cycles IEW is squashing
566 system.cpu.iew.iewBlockCycles 52694504 # Number of cycles IEW is blocking
567 system.cpu.iew.iewUnblockCycles 1340713 # Number of cycles IEW is unblocking
568 system.cpu.iew.iewDispatchedInsts 68945664 # Number of instructions dispatched to IQ
569 system.cpu.iew.iewDispSquashedInsts 202125 # Number of squashed instructions skipped by dispatch
570 system.cpu.iew.iewDispLoadInsts 11673351 # Number of dispatched load instructions
571 system.cpu.iew.iewDispStoreInsts 7232744 # Number of dispatched store instructions
572 system.cpu.iew.iewDispNonSpecInsts 1959731 # Number of dispatched non-speculative instructions
573 system.cpu.iew.iewIQFullEvents 45749 # Number of times the IQ has become full, causing a stall
574 system.cpu.iew.iewLSQFullEvents 1091638 # Number of times the LSQ has become full, causing a stall
575 system.cpu.iew.memOrderViolationEvents 22198 # Number of memory order violations
576 system.cpu.iew.predictedTakenIncorrect 229988 # Number of branches that were predicted taken incorrectly
577 system.cpu.iew.predictedNotTakenIncorrect 630611 # Number of branches that were predicted not taken incorrectly
578 system.cpu.iew.branchMispredicts 860599 # Number of branch mispredicts detected at execute
579 system.cpu.iew.iewExecutedInsts 59710531 # Number of executed instructions
580 system.cpu.iew.iewExecLoadInsts 11213503 # Number of load instructions executed
581 system.cpu.iew.iewExecSquashedInsts 857604 # Number of squashed instructions skipped in execute
582 system.cpu.iew.exec_swp 0 # number of swp insts executed
583 system.cpu.iew.exec_nop 3983673 # number of nop insts executed
584 system.cpu.iew.exec_refs 18029484 # number of memory reference insts executed
585 system.cpu.iew.exec_branches 9387402 # Number of branches executed
586 system.cpu.iew.exec_stores 6815981 # Number of stores executed
587 system.cpu.iew.exec_rate 0.460540 # Inst execution rate
588 system.cpu.iew.wb_sent 58927059 # cumulative count of insts sent to commit
589 system.cpu.iew.wb_count 58682245 # cumulative count of insts written-back
590 system.cpu.iew.wb_producers 29779151 # num instructions producing a value
591 system.cpu.iew.wb_consumers 41279871 # num instructions consuming a value
592 system.cpu.iew.wb_rate 0.452609 # insts written-back per cycle
593 system.cpu.iew.wb_fanout 0.721396 # average fanout of values written-back
594 system.cpu.commit.commitSquashedInsts 12584544 # The number of squashed insts skipped by commit
595 system.cpu.commit.commitNonSpecStalls 661249 # The number of times commit has been forced to stall to communicate backwards
596 system.cpu.commit.branchMispredicts 770143 # The number of times a branch was mispredicted
597 system.cpu.commit.committed_per_cycle::samples 121389515 # Number of insts commited each cycle
598 system.cpu.commit.committed_per_cycle::mean 0.462724 # Number of insts commited each cycle
599 system.cpu.commit.committed_per_cycle::stdev 1.395132 # Number of insts commited each cycle
600 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
601 system.cpu.commit.committed_per_cycle::0 101523124 83.63% 83.63% # Number of insts commited each cycle
602 system.cpu.commit.committed_per_cycle::1 7984339 6.58% 90.21% # Number of insts commited each cycle
603 system.cpu.commit.committed_per_cycle::2 4194668 3.46% 93.67% # Number of insts commited each cycle
604 system.cpu.commit.committed_per_cycle::3 2261790 1.86% 95.53% # Number of insts commited each cycle
605 system.cpu.commit.committed_per_cycle::4 1754136 1.45% 96.98% # Number of insts commited each cycle
606 system.cpu.commit.committed_per_cycle::5 633873 0.52% 97.50% # Number of insts commited each cycle
607 system.cpu.commit.committed_per_cycle::6 481376 0.40% 97.89% # Number of insts commited each cycle
608 system.cpu.commit.committed_per_cycle::7 513083 0.42% 98.32% # Number of insts commited each cycle
609 system.cpu.commit.committed_per_cycle::8 2043126 1.68% 100.00% # Number of insts commited each cycle
610 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
611 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
612 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
613 system.cpu.commit.committed_per_cycle::total 121389515 # Number of insts commited each cycle
614 system.cpu.commit.committedInsts 56169799 # Number of instructions committed
615 system.cpu.commit.committedOps 56169799 # Number of ops (including micro ops) committed
616 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
617 system.cpu.commit.refs 15470470 # Number of memory references committed
618 system.cpu.commit.loads 9092521 # Number of loads committed
619 system.cpu.commit.membars 226360 # Number of memory barriers committed
620 system.cpu.commit.branches 8440690 # Number of branches committed
621 system.cpu.commit.fp_insts 324384 # Number of committed floating point instructions.
622 system.cpu.commit.int_insts 52019202 # Number of committed integer instructions.
623 system.cpu.commit.function_calls 740566 # Number of function calls committed.
624 system.cpu.commit.op_class_0::No_OpClass 3197964 5.69% 5.69% # Class of committed instruction
625 system.cpu.commit.op_class_0::IntAlu 36217526 64.48% 70.17% # Class of committed instruction
626 system.cpu.commit.op_class_0::IntMult 60675 0.11% 70.28% # Class of committed instruction
627 system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.28% # Class of committed instruction
628 system.cpu.commit.op_class_0::FloatAdd 38085 0.07% 70.35% # Class of committed instruction
629 system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.35% # Class of committed instruction
630 system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.35% # Class of committed instruction
631 system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.35% # Class of committed instruction
632 system.cpu.commit.op_class_0::FloatMultAcc 0 0.00% 70.35% # Class of committed instruction
633 system.cpu.commit.op_class_0::FloatDiv 3636 0.01% 70.35% # Class of committed instruction
634 system.cpu.commit.op_class_0::FloatMisc 0 0.00% 70.35% # Class of committed instruction
635 system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.35% # Class of committed instruction
636 system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.35% # Class of committed instruction
637 system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.35% # Class of committed instruction
638 system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.35% # Class of committed instruction
639 system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.35% # Class of committed instruction
640 system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.35% # Class of committed instruction
641 system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.35% # Class of committed instruction
642 system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.35% # Class of committed instruction
643 system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.35% # Class of committed instruction
644 system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.35% # Class of committed instruction
645 system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.35% # Class of committed instruction
646 system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.35% # Class of committed instruction
647 system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.35% # Class of committed instruction
648 system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.35% # Class of committed instruction
649 system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.35% # Class of committed instruction
650 system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 70.35% # Class of committed instruction
651 system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.35% # Class of committed instruction
652 system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 70.35% # Class of committed instruction
653 system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.35% # Class of committed instruction
654 system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 70.35% # Class of committed instruction
655 system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.35% # Class of committed instruction
656 system.cpu.commit.op_class_0::MemRead 9174285 16.33% 86.69% # Class of committed instruction
657 system.cpu.commit.op_class_0::MemWrite 6245839 11.12% 97.81% # Class of committed instruction
658 system.cpu.commit.op_class_0::FloatMemRead 144596 0.26% 98.06% # Class of committed instruction
659 system.cpu.commit.op_class_0::FloatMemWrite 138067 0.25% 98.31% # Class of committed instruction
660 system.cpu.commit.op_class_0::IprAccess 949126 1.69% 100.00% # Class of committed instruction
661 system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
662 system.cpu.commit.op_class_0::total 56169799 # Class of committed instruction
663 system.cpu.commit.bw_lim_events 2043126 # number cycles where commit BW limit reached
664 system.cpu.rob.rob_reads 187851195 # The number of ROB reads
665 system.cpu.rob.rob_writes 139687376 # The number of ROB writes
666 system.cpu.timesIdled 556781 # Number of times that the entire CPU went into an idle state and unscheduled itself
667 system.cpu.idleCycles 6089319 # Total number of cycles that the CPU has spent unscheduled due to idling
668 system.cpu.quiesceCycles 3600366244 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
669 system.cpu.committedInsts 52979108 # Number of Instructions Simulated
670 system.cpu.committedOps 52979108 # Number of Ops (including micro ops) Simulated
671 system.cpu.cpi 2.447252 # CPI: Cycles Per Instruction
672 system.cpu.cpi_total 2.447252 # CPI: Total CPI of All Threads
673 system.cpu.ipc 0.408622 # IPC: Instructions Per Cycle
674 system.cpu.ipc_total 0.408622 # IPC: Total IPC of All Threads
675 system.cpu.int_regfile_reads 77910051 # number of integer regfile reads
676 system.cpu.int_regfile_writes 42617580 # number of integer regfile writes
677 system.cpu.fp_regfile_reads 166665 # number of floating regfile reads
678 system.cpu.fp_regfile_writes 175716 # number of floating regfile writes
679 system.cpu.misc_regfile_reads 2001313 # number of misc regfile reads
680 system.cpu.misc_regfile_writes 939513 # number of misc regfile writes
681 system.cpu.dcache.tags.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
682 system.cpu.dcache.tags.replacements 1405851 # number of replacements
683 system.cpu.dcache.tags.tagsinuse 511.994060 # Cycle average of tags in use
684 system.cpu.dcache.tags.total_refs 12629128 # Total number of references to valid blocks.
685 system.cpu.dcache.tags.sampled_refs 1406363 # Sample count of references to valid blocks.
686 system.cpu.dcache.tags.avg_refs 8.979992 # Average number of references to valid blocks.
687 system.cpu.dcache.tags.warmup_cycle 28232500 # Cycle when the warmup percentage was hit.
688 system.cpu.dcache.tags.occ_blocks::cpu.data 511.994060 # Average occupied blocks per requestor
689 system.cpu.dcache.tags.occ_percent::cpu.data 0.999988 # Average percentage of cache occupancy
690 system.cpu.dcache.tags.occ_percent::total 0.999988 # Average percentage of cache occupancy
691 system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
692 system.cpu.dcache.tags.age_task_id_blocks_1024::0 414 # Occupied blocks per task id
693 system.cpu.dcache.tags.age_task_id_blocks_1024::1 96 # Occupied blocks per task id
694 system.cpu.dcache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id
695 system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
696 system.cpu.dcache.tags.tag_accesses 67152661 # Number of tag accesses
697 system.cpu.dcache.tags.data_accesses 67152661 # Number of data accesses
698 system.cpu.dcache.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
699 system.cpu.dcache.ReadReq_hits::cpu.data 8020035 # number of ReadReq hits
700 system.cpu.dcache.ReadReq_hits::total 8020035 # number of ReadReq hits
701 system.cpu.dcache.WriteReq_hits::cpu.data 4180765 # number of WriteReq hits
702 system.cpu.dcache.WriteReq_hits::total 4180765 # number of WriteReq hits
703 system.cpu.dcache.LoadLockedReq_hits::cpu.data 212398 # number of LoadLockedReq hits
704 system.cpu.dcache.LoadLockedReq_hits::total 212398 # number of LoadLockedReq hits
705 system.cpu.dcache.StoreCondReq_hits::cpu.data 215680 # number of StoreCondReq hits
706 system.cpu.dcache.StoreCondReq_hits::total 215680 # number of StoreCondReq hits
707 system.cpu.dcache.demand_hits::cpu.data 12200800 # number of demand (read+write) hits
708 system.cpu.dcache.demand_hits::total 12200800 # number of demand (read+write) hits
709 system.cpu.dcache.overall_hits::cpu.data 12200800 # number of overall hits
710 system.cpu.dcache.overall_hits::total 12200800 # number of overall hits
711 system.cpu.dcache.ReadReq_misses::cpu.data 1817327 # number of ReadReq misses
712 system.cpu.dcache.ReadReq_misses::total 1817327 # number of ReadReq misses
713 system.cpu.dcache.WriteReq_misses::cpu.data 1966706 # number of WriteReq misses
714 system.cpu.dcache.WriteReq_misses::total 1966706 # number of WriteReq misses
715 system.cpu.dcache.LoadLockedReq_misses::cpu.data 23570 # number of LoadLockedReq misses
716 system.cpu.dcache.LoadLockedReq_misses::total 23570 # number of LoadLockedReq misses
717 system.cpu.dcache.StoreCondReq_misses::cpu.data 93 # number of StoreCondReq misses
718 system.cpu.dcache.StoreCondReq_misses::total 93 # number of StoreCondReq misses
719 system.cpu.dcache.demand_misses::cpu.data 3784033 # number of demand (read+write) misses
720 system.cpu.dcache.demand_misses::total 3784033 # number of demand (read+write) misses
721 system.cpu.dcache.overall_misses::cpu.data 3784033 # number of overall misses
722 system.cpu.dcache.overall_misses::total 3784033 # number of overall misses
723 system.cpu.dcache.ReadReq_miss_latency::cpu.data 45159601500 # number of ReadReq miss cycles
724 system.cpu.dcache.ReadReq_miss_latency::total 45159601500 # number of ReadReq miss cycles
725 system.cpu.dcache.WriteReq_miss_latency::cpu.data 92703832258 # number of WriteReq miss cycles
726 system.cpu.dcache.WriteReq_miss_latency::total 92703832258 # number of WriteReq miss cycles
727 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 420302500 # number of LoadLockedReq miss cycles
728 system.cpu.dcache.LoadLockedReq_miss_latency::total 420302500 # number of LoadLockedReq miss cycles
729 system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 1299500 # number of StoreCondReq miss cycles
730 system.cpu.dcache.StoreCondReq_miss_latency::total 1299500 # number of StoreCondReq miss cycles
731 system.cpu.dcache.demand_miss_latency::cpu.data 137863433758 # number of demand (read+write) miss cycles
732 system.cpu.dcache.demand_miss_latency::total 137863433758 # number of demand (read+write) miss cycles
733 system.cpu.dcache.overall_miss_latency::cpu.data 137863433758 # number of overall miss cycles
734 system.cpu.dcache.overall_miss_latency::total 137863433758 # number of overall miss cycles
735 system.cpu.dcache.ReadReq_accesses::cpu.data 9837362 # number of ReadReq accesses(hits+misses)
736 system.cpu.dcache.ReadReq_accesses::total 9837362 # number of ReadReq accesses(hits+misses)
737 system.cpu.dcache.WriteReq_accesses::cpu.data 6147471 # number of WriteReq accesses(hits+misses)
738 system.cpu.dcache.WriteReq_accesses::total 6147471 # number of WriteReq accesses(hits+misses)
739 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 235968 # number of LoadLockedReq accesses(hits+misses)
740 system.cpu.dcache.LoadLockedReq_accesses::total 235968 # number of LoadLockedReq accesses(hits+misses)
741 system.cpu.dcache.StoreCondReq_accesses::cpu.data 215773 # number of StoreCondReq accesses(hits+misses)
742 system.cpu.dcache.StoreCondReq_accesses::total 215773 # number of StoreCondReq accesses(hits+misses)
743 system.cpu.dcache.demand_accesses::cpu.data 15984833 # number of demand (read+write) accesses
744 system.cpu.dcache.demand_accesses::total 15984833 # number of demand (read+write) accesses
745 system.cpu.dcache.overall_accesses::cpu.data 15984833 # number of overall (read+write) accesses
746 system.cpu.dcache.overall_accesses::total 15984833 # number of overall (read+write) accesses
747 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.184737 # miss rate for ReadReq accesses
748 system.cpu.dcache.ReadReq_miss_rate::total 0.184737 # miss rate for ReadReq accesses
749 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.319921 # miss rate for WriteReq accesses
750 system.cpu.dcache.WriteReq_miss_rate::total 0.319921 # miss rate for WriteReq accesses
751 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.099886 # miss rate for LoadLockedReq accesses
752 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.099886 # miss rate for LoadLockedReq accesses
753 system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000431 # miss rate for StoreCondReq accesses
754 system.cpu.dcache.StoreCondReq_miss_rate::total 0.000431 # miss rate for StoreCondReq accesses
755 system.cpu.dcache.demand_miss_rate::cpu.data 0.236726 # miss rate for demand accesses
756 system.cpu.dcache.demand_miss_rate::total 0.236726 # miss rate for demand accesses
757 system.cpu.dcache.overall_miss_rate::cpu.data 0.236726 # miss rate for overall accesses
758 system.cpu.dcache.overall_miss_rate::total 0.236726 # miss rate for overall accesses
759 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 24849.463800 # average ReadReq miss latency
760 system.cpu.dcache.ReadReq_avg_miss_latency::total 24849.463800 # average ReadReq miss latency
761 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 47136.599094 # average WriteReq miss latency
762 system.cpu.dcache.WriteReq_avg_miss_latency::total 47136.599094 # average WriteReq miss latency
763 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 17832.095885 # average LoadLockedReq miss latency
764 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 17832.095885 # average LoadLockedReq miss latency
765 system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 13973.118280 # average StoreCondReq miss latency
766 system.cpu.dcache.StoreCondReq_avg_miss_latency::total 13973.118280 # average StoreCondReq miss latency
767 system.cpu.dcache.demand_avg_miss_latency::cpu.data 36432.936435 # average overall miss latency
768 system.cpu.dcache.demand_avg_miss_latency::total 36432.936435 # average overall miss latency
769 system.cpu.dcache.overall_avg_miss_latency::cpu.data 36432.936435 # average overall miss latency
770 system.cpu.dcache.overall_avg_miss_latency::total 36432.936435 # average overall miss latency
771 system.cpu.dcache.blocked_cycles::no_mshrs 4933871 # number of cycles access was blocked
772 system.cpu.dcache.blocked_cycles::no_targets 2725 # number of cycles access was blocked
773 system.cpu.dcache.blocked::no_mshrs 132268 # number of cycles access was blocked
774 system.cpu.dcache.blocked::no_targets 28 # number of cycles access was blocked
775 system.cpu.dcache.avg_blocked_cycles::no_mshrs 37.302076 # average number of cycles each access was blocked
776 system.cpu.dcache.avg_blocked_cycles::no_targets 97.321429 # average number of cycles each access was blocked
777 system.cpu.dcache.writebacks::writebacks 844182 # number of writebacks
778 system.cpu.dcache.writebacks::total 844182 # number of writebacks
779 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 717105 # number of ReadReq MSHR hits
780 system.cpu.dcache.ReadReq_mshr_hits::total 717105 # number of ReadReq MSHR hits
781 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1677249 # number of WriteReq MSHR hits
782 system.cpu.dcache.WriteReq_mshr_hits::total 1677249 # number of WriteReq MSHR hits
783 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 6763 # number of LoadLockedReq MSHR hits
784 system.cpu.dcache.LoadLockedReq_mshr_hits::total 6763 # number of LoadLockedReq MSHR hits
785 system.cpu.dcache.demand_mshr_hits::cpu.data 2394354 # number of demand (read+write) MSHR hits
786 system.cpu.dcache.demand_mshr_hits::total 2394354 # number of demand (read+write) MSHR hits
787 system.cpu.dcache.overall_mshr_hits::cpu.data 2394354 # number of overall MSHR hits
788 system.cpu.dcache.overall_mshr_hits::total 2394354 # number of overall MSHR hits
789 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1100222 # number of ReadReq MSHR misses
790 system.cpu.dcache.ReadReq_mshr_misses::total 1100222 # number of ReadReq MSHR misses
791 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 289457 # number of WriteReq MSHR misses
792 system.cpu.dcache.WriteReq_mshr_misses::total 289457 # number of WriteReq MSHR misses
793 system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 16807 # number of LoadLockedReq MSHR misses
794 system.cpu.dcache.LoadLockedReq_mshr_misses::total 16807 # number of LoadLockedReq MSHR misses
795 system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 93 # number of StoreCondReq MSHR misses
796 system.cpu.dcache.StoreCondReq_mshr_misses::total 93 # number of StoreCondReq MSHR misses
797 system.cpu.dcache.demand_mshr_misses::cpu.data 1389679 # number of demand (read+write) MSHR misses
798 system.cpu.dcache.demand_mshr_misses::total 1389679 # number of demand (read+write) MSHR misses
799 system.cpu.dcache.overall_mshr_misses::cpu.data 1389679 # number of overall MSHR misses
800 system.cpu.dcache.overall_mshr_misses::total 1389679 # number of overall MSHR misses
801 system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data 6930 # number of ReadReq MSHR uncacheable
802 system.cpu.dcache.ReadReq_mshr_uncacheable::total 6930 # number of ReadReq MSHR uncacheable
803 system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 9599 # number of WriteReq MSHR uncacheable
804 system.cpu.dcache.WriteReq_mshr_uncacheable::total 9599 # number of WriteReq MSHR uncacheable
805 system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 16529 # number of overall MSHR uncacheable misses
806 system.cpu.dcache.overall_mshr_uncacheable_misses::total 16529 # number of overall MSHR uncacheable misses
807 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 33013560500 # number of ReadReq MSHR miss cycles
808 system.cpu.dcache.ReadReq_mshr_miss_latency::total 33013560500 # number of ReadReq MSHR miss cycles
809 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 14384695133 # number of WriteReq MSHR miss cycles
810 system.cpu.dcache.WriteReq_mshr_miss_latency::total 14384695133 # number of WriteReq MSHR miss cycles
811 system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 210983000 # number of LoadLockedReq MSHR miss cycles
812 system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 210983000 # number of LoadLockedReq MSHR miss cycles
813 system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 1206500 # number of StoreCondReq MSHR miss cycles
814 system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 1206500 # number of StoreCondReq MSHR miss cycles
815 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 47398255633 # number of demand (read+write) MSHR miss cycles
816 system.cpu.dcache.demand_mshr_miss_latency::total 47398255633 # number of demand (read+write) MSHR miss cycles
817 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 47398255633 # number of overall MSHR miss cycles
818 system.cpu.dcache.overall_mshr_miss_latency::total 47398255633 # number of overall MSHR miss cycles
819 system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 1535352000 # number of ReadReq MSHR uncacheable cycles
820 system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 1535352000 # number of ReadReq MSHR uncacheable cycles
821 system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 1535352000 # number of overall MSHR uncacheable cycles
822 system.cpu.dcache.overall_mshr_uncacheable_latency::total 1535352000 # number of overall MSHR uncacheable cycles
823 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.111841 # mshr miss rate for ReadReq accesses
824 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.111841 # mshr miss rate for ReadReq accesses
825 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.047086 # mshr miss rate for WriteReq accesses
826 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.047086 # mshr miss rate for WriteReq accesses
827 system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.071226 # mshr miss rate for LoadLockedReq accesses
828 system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.071226 # mshr miss rate for LoadLockedReq accesses
829 system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000431 # mshr miss rate for StoreCondReq accesses
830 system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000431 # mshr miss rate for StoreCondReq accesses
831 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.086937 # mshr miss rate for demand accesses
832 system.cpu.dcache.demand_mshr_miss_rate::total 0.086937 # mshr miss rate for demand accesses
833 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.086937 # mshr miss rate for overall accesses
834 system.cpu.dcache.overall_mshr_miss_rate::total 0.086937 # mshr miss rate for overall accesses
835 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 30006.271916 # average ReadReq mshr miss latency
836 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 30006.271916 # average ReadReq mshr miss latency
837 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 49695.447452 # average WriteReq mshr miss latency
838 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 49695.447452 # average WriteReq mshr miss latency
839 system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 12553.281371 # average LoadLockedReq mshr miss latency
840 system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 12553.281371 # average LoadLockedReq mshr miss latency
841 system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 12973.118280 # average StoreCondReq mshr miss latency
842 system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 12973.118280 # average StoreCondReq mshr miss latency
843 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 34107.341072 # average overall mshr miss latency
844 system.cpu.dcache.demand_avg_mshr_miss_latency::total 34107.341072 # average overall mshr miss latency
845 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 34107.341072 # average overall mshr miss latency
846 system.cpu.dcache.overall_avg_mshr_miss_latency::total 34107.341072 # average overall mshr miss latency
847 system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 221551.515152 # average ReadReq mshr uncacheable latency
848 system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 221551.515152 # average ReadReq mshr uncacheable latency
849 system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 92888.378002 # average overall mshr uncacheable latency
850 system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 92888.378002 # average overall mshr uncacheable latency
851 system.cpu.icache.tags.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
852 system.cpu.icache.tags.replacements 1077480 # number of replacements
853 system.cpu.icache.tags.tagsinuse 509.004193 # Cycle average of tags in use
854 system.cpu.icache.tags.total_refs 8783075 # Total number of references to valid blocks.
855 system.cpu.icache.tags.sampled_refs 1077988 # Sample count of references to valid blocks.
856 system.cpu.icache.tags.avg_refs 8.147656 # Average number of references to valid blocks.
857 system.cpu.icache.tags.warmup_cycle 30284131500 # Cycle when the warmup percentage was hit.
858 system.cpu.icache.tags.occ_blocks::cpu.inst 509.004193 # Average occupied blocks per requestor
859 system.cpu.icache.tags.occ_percent::cpu.inst 0.994149 # Average percentage of cache occupancy
860 system.cpu.icache.tags.occ_percent::total 0.994149 # Average percentage of cache occupancy
861 system.cpu.icache.tags.occ_task_id_blocks::1024 508 # Occupied blocks per task id
862 system.cpu.icache.tags.age_task_id_blocks_1024::0 73 # Occupied blocks per task id
863 system.cpu.icache.tags.age_task_id_blocks_1024::1 129 # Occupied blocks per task id
864 system.cpu.icache.tags.age_task_id_blocks_1024::2 306 # Occupied blocks per task id
865 system.cpu.icache.tags.occ_task_id_percent::1024 0.992188 # Percentage of cache occupancy per task id
866 system.cpu.icache.tags.tag_accesses 11008225 # Number of tag accesses
867 system.cpu.icache.tags.data_accesses 11008225 # Number of data accesses
868 system.cpu.icache.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
869 system.cpu.icache.ReadReq_hits::cpu.inst 8783075 # number of ReadReq hits
870 system.cpu.icache.ReadReq_hits::total 8783075 # number of ReadReq hits
871 system.cpu.icache.demand_hits::cpu.inst 8783075 # number of demand (read+write) hits
872 system.cpu.icache.demand_hits::total 8783075 # number of demand (read+write) hits
873 system.cpu.icache.overall_hits::cpu.inst 8783075 # number of overall hits
874 system.cpu.icache.overall_hits::total 8783075 # number of overall hits
875 system.cpu.icache.ReadReq_misses::cpu.inst 1146854 # number of ReadReq misses
876 system.cpu.icache.ReadReq_misses::total 1146854 # number of ReadReq misses
877 system.cpu.icache.demand_misses::cpu.inst 1146854 # number of demand (read+write) misses
878 system.cpu.icache.demand_misses::total 1146854 # number of demand (read+write) misses
879 system.cpu.icache.overall_misses::cpu.inst 1146854 # number of overall misses
880 system.cpu.icache.overall_misses::total 1146854 # number of overall misses
881 system.cpu.icache.ReadReq_miss_latency::cpu.inst 16347552990 # number of ReadReq miss cycles
882 system.cpu.icache.ReadReq_miss_latency::total 16347552990 # number of ReadReq miss cycles
883 system.cpu.icache.demand_miss_latency::cpu.inst 16347552990 # number of demand (read+write) miss cycles
884 system.cpu.icache.demand_miss_latency::total 16347552990 # number of demand (read+write) miss cycles
885 system.cpu.icache.overall_miss_latency::cpu.inst 16347552990 # number of overall miss cycles
886 system.cpu.icache.overall_miss_latency::total 16347552990 # number of overall miss cycles
887 system.cpu.icache.ReadReq_accesses::cpu.inst 9929929 # number of ReadReq accesses(hits+misses)
888 system.cpu.icache.ReadReq_accesses::total 9929929 # number of ReadReq accesses(hits+misses)
889 system.cpu.icache.demand_accesses::cpu.inst 9929929 # number of demand (read+write) accesses
890 system.cpu.icache.demand_accesses::total 9929929 # number of demand (read+write) accesses
891 system.cpu.icache.overall_accesses::cpu.inst 9929929 # number of overall (read+write) accesses
892 system.cpu.icache.overall_accesses::total 9929929 # number of overall (read+write) accesses
893 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.115495 # miss rate for ReadReq accesses
894 system.cpu.icache.ReadReq_miss_rate::total 0.115495 # miss rate for ReadReq accesses
895 system.cpu.icache.demand_miss_rate::cpu.inst 0.115495 # miss rate for demand accesses
896 system.cpu.icache.demand_miss_rate::total 0.115495 # miss rate for demand accesses
897 system.cpu.icache.overall_miss_rate::cpu.inst 0.115495 # miss rate for overall accesses
898 system.cpu.icache.overall_miss_rate::total 0.115495 # miss rate for overall accesses
899 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14254.258162 # average ReadReq miss latency
900 system.cpu.icache.ReadReq_avg_miss_latency::total 14254.258162 # average ReadReq miss latency
901 system.cpu.icache.demand_avg_miss_latency::cpu.inst 14254.258162 # average overall miss latency
902 system.cpu.icache.demand_avg_miss_latency::total 14254.258162 # average overall miss latency
903 system.cpu.icache.overall_avg_miss_latency::cpu.inst 14254.258162 # average overall miss latency
904 system.cpu.icache.overall_avg_miss_latency::total 14254.258162 # average overall miss latency
905 system.cpu.icache.blocked_cycles::no_mshrs 8615 # number of cycles access was blocked
906 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
907 system.cpu.icache.blocked::no_mshrs 335 # number of cycles access was blocked
908 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
909 system.cpu.icache.avg_blocked_cycles::no_mshrs 25.716418 # average number of cycles each access was blocked
910 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
911 system.cpu.icache.writebacks::writebacks 1077480 # number of writebacks
912 system.cpu.icache.writebacks::total 1077480 # number of writebacks
913 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 68558 # number of ReadReq MSHR hits
914 system.cpu.icache.ReadReq_mshr_hits::total 68558 # number of ReadReq MSHR hits
915 system.cpu.icache.demand_mshr_hits::cpu.inst 68558 # number of demand (read+write) MSHR hits
916 system.cpu.icache.demand_mshr_hits::total 68558 # number of demand (read+write) MSHR hits
917 system.cpu.icache.overall_mshr_hits::cpu.inst 68558 # number of overall MSHR hits
918 system.cpu.icache.overall_mshr_hits::total 68558 # number of overall MSHR hits
919 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1078296 # number of ReadReq MSHR misses
920 system.cpu.icache.ReadReq_mshr_misses::total 1078296 # number of ReadReq MSHR misses
921 system.cpu.icache.demand_mshr_misses::cpu.inst 1078296 # number of demand (read+write) MSHR misses
922 system.cpu.icache.demand_mshr_misses::total 1078296 # number of demand (read+write) MSHR misses
923 system.cpu.icache.overall_mshr_misses::cpu.inst 1078296 # number of overall MSHR misses
924 system.cpu.icache.overall_mshr_misses::total 1078296 # number of overall MSHR misses
925 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 14436755994 # number of ReadReq MSHR miss cycles
926 system.cpu.icache.ReadReq_mshr_miss_latency::total 14436755994 # number of ReadReq MSHR miss cycles
927 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 14436755994 # number of demand (read+write) MSHR miss cycles
928 system.cpu.icache.demand_mshr_miss_latency::total 14436755994 # number of demand (read+write) MSHR miss cycles
929 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 14436755994 # number of overall MSHR miss cycles
930 system.cpu.icache.overall_mshr_miss_latency::total 14436755994 # number of overall MSHR miss cycles
931 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.108591 # mshr miss rate for ReadReq accesses
932 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.108591 # mshr miss rate for ReadReq accesses
933 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.108591 # mshr miss rate for demand accesses
934 system.cpu.icache.demand_mshr_miss_rate::total 0.108591 # mshr miss rate for demand accesses
935 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.108591 # mshr miss rate for overall accesses
936 system.cpu.icache.overall_mshr_miss_rate::total 0.108591 # mshr miss rate for overall accesses
937 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13388.490724 # average ReadReq mshr miss latency
938 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13388.490724 # average ReadReq mshr miss latency
939 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13388.490724 # average overall mshr miss latency
940 system.cpu.icache.demand_avg_mshr_miss_latency::total 13388.490724 # average overall mshr miss latency
941 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13388.490724 # average overall mshr miss latency
942 system.cpu.icache.overall_avg_mshr_miss_latency::total 13388.490724 # average overall mshr miss latency
943 system.cpu.l2cache.tags.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
944 system.cpu.l2cache.tags.replacements 338614 # number of replacements
945 system.cpu.l2cache.tags.tagsinuse 65420.361718 # Cycle average of tags in use
946 system.cpu.l2cache.tags.total_refs 4561143 # Total number of references to valid blocks.
947 system.cpu.l2cache.tags.sampled_refs 404136 # Sample count of references to valid blocks.
948 system.cpu.l2cache.tags.avg_refs 11.286159 # Average number of references to valid blocks.
949 system.cpu.l2cache.tags.warmup_cycle 6414386000 # Cycle when the warmup percentage was hit.
950 system.cpu.l2cache.tags.occ_blocks::writebacks 255.267028 # Average occupied blocks per requestor
951 system.cpu.l2cache.tags.occ_blocks::cpu.inst 5315.608032 # Average occupied blocks per requestor
952 system.cpu.l2cache.tags.occ_blocks::cpu.data 59849.486658 # Average occupied blocks per requestor
953 system.cpu.l2cache.tags.occ_percent::writebacks 0.003895 # Average percentage of cache occupancy
954 system.cpu.l2cache.tags.occ_percent::cpu.inst 0.081110 # Average percentage of cache occupancy
955 system.cpu.l2cache.tags.occ_percent::cpu.data 0.913231 # Average percentage of cache occupancy
956 system.cpu.l2cache.tags.occ_percent::total 0.998235 # Average percentage of cache occupancy
957 system.cpu.l2cache.tags.occ_task_id_blocks::1024 65522 # Occupied blocks per task id
958 system.cpu.l2cache.tags.age_task_id_blocks_1024::0 6 # Occupied blocks per task id
959 system.cpu.l2cache.tags.age_task_id_blocks_1024::1 896 # Occupied blocks per task id
960 system.cpu.l2cache.tags.age_task_id_blocks_1024::2 446 # Occupied blocks per task id
961 system.cpu.l2cache.tags.age_task_id_blocks_1024::3 5595 # Occupied blocks per task id
962 system.cpu.l2cache.tags.age_task_id_blocks_1024::4 58579 # Occupied blocks per task id
963 system.cpu.l2cache.tags.occ_task_id_percent::1024 0.999786 # Percentage of cache occupancy per task id
964 system.cpu.l2cache.tags.tag_accesses 40130556 # Number of tag accesses
965 system.cpu.l2cache.tags.data_accesses 40130556 # Number of data accesses
966 system.cpu.l2cache.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
967 system.cpu.l2cache.WritebackDirty_hits::writebacks 844182 # number of WritebackDirty hits
968 system.cpu.l2cache.WritebackDirty_hits::total 844182 # number of WritebackDirty hits
969 system.cpu.l2cache.WritebackClean_hits::writebacks 1076791 # number of WritebackClean hits
970 system.cpu.l2cache.WritebackClean_hits::total 1076791 # number of WritebackClean hits
971 system.cpu.l2cache.UpgradeReq_hits::cpu.data 68 # number of UpgradeReq hits
972 system.cpu.l2cache.UpgradeReq_hits::total 68 # number of UpgradeReq hits
973 system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 93 # number of SCUpgradeReq hits
974 system.cpu.l2cache.SCUpgradeReq_hits::total 93 # number of SCUpgradeReq hits
975 system.cpu.l2cache.ReadExReq_hits::cpu.data 185239 # number of ReadExReq hits
976 system.cpu.l2cache.ReadExReq_hits::total 185239 # number of ReadExReq hits
977 system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1062874 # number of ReadCleanReq hits
978 system.cpu.l2cache.ReadCleanReq_hits::total 1062874 # number of ReadCleanReq hits
979 system.cpu.l2cache.ReadSharedReq_hits::cpu.data 831967 # number of ReadSharedReq hits
980 system.cpu.l2cache.ReadSharedReq_hits::total 831967 # number of ReadSharedReq hits
981 system.cpu.l2cache.demand_hits::cpu.inst 1062874 # number of demand (read+write) hits
982 system.cpu.l2cache.demand_hits::cpu.data 1017206 # number of demand (read+write) hits
983 system.cpu.l2cache.demand_hits::total 2080080 # number of demand (read+write) hits
984 system.cpu.l2cache.overall_hits::cpu.inst 1062874 # number of overall hits
985 system.cpu.l2cache.overall_hits::cpu.data 1017206 # number of overall hits
986 system.cpu.l2cache.overall_hits::total 2080080 # number of overall hits
987 system.cpu.l2cache.UpgradeReq_misses::cpu.data 7 # number of UpgradeReq misses
988 system.cpu.l2cache.UpgradeReq_misses::total 7 # number of UpgradeReq misses
989 system.cpu.l2cache.ReadExReq_misses::cpu.data 114698 # number of ReadExReq misses
990 system.cpu.l2cache.ReadExReq_misses::total 114698 # number of ReadExReq misses
991 system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 15038 # number of ReadCleanReq misses
992 system.cpu.l2cache.ReadCleanReq_misses::total 15038 # number of ReadCleanReq misses
993 system.cpu.l2cache.ReadSharedReq_misses::cpu.data 274508 # number of ReadSharedReq misses
994 system.cpu.l2cache.ReadSharedReq_misses::total 274508 # number of ReadSharedReq misses
995 system.cpu.l2cache.demand_misses::cpu.inst 15038 # number of demand (read+write) misses
996 system.cpu.l2cache.demand_misses::cpu.data 389206 # number of demand (read+write) misses
997 system.cpu.l2cache.demand_misses::total 404244 # number of demand (read+write) misses
998 system.cpu.l2cache.overall_misses::cpu.inst 15038 # number of overall misses
999 system.cpu.l2cache.overall_misses::cpu.data 389206 # number of overall misses
1000 system.cpu.l2cache.overall_misses::total 404244 # number of overall misses
1001 system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 357500 # number of UpgradeReq miss cycles
1002 system.cpu.l2cache.UpgradeReq_miss_latency::total 357500 # number of UpgradeReq miss cycles
1003 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 12064669000 # number of ReadExReq miss cycles
1004 system.cpu.l2cache.ReadExReq_miss_latency::total 12064669000 # number of ReadExReq miss cycles
1005 system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 1519815000 # number of ReadCleanReq miss cycles
1006 system.cpu.l2cache.ReadCleanReq_miss_latency::total 1519815000 # number of ReadCleanReq miss cycles
1007 system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 22385224000 # number of ReadSharedReq miss cycles
1008 system.cpu.l2cache.ReadSharedReq_miss_latency::total 22385224000 # number of ReadSharedReq miss cycles
1009 system.cpu.l2cache.demand_miss_latency::cpu.inst 1519815000 # number of demand (read+write) miss cycles
1010 system.cpu.l2cache.demand_miss_latency::cpu.data 34449893000 # number of demand (read+write) miss cycles
1011 system.cpu.l2cache.demand_miss_latency::total 35969708000 # number of demand (read+write) miss cycles
1012 system.cpu.l2cache.overall_miss_latency::cpu.inst 1519815000 # number of overall miss cycles
1013 system.cpu.l2cache.overall_miss_latency::cpu.data 34449893000 # number of overall miss cycles
1014 system.cpu.l2cache.overall_miss_latency::total 35969708000 # number of overall miss cycles
1015 system.cpu.l2cache.WritebackDirty_accesses::writebacks 844182 # number of WritebackDirty accesses(hits+misses)
1016 system.cpu.l2cache.WritebackDirty_accesses::total 844182 # number of WritebackDirty accesses(hits+misses)
1017 system.cpu.l2cache.WritebackClean_accesses::writebacks 1076791 # number of WritebackClean accesses(hits+misses)
1018 system.cpu.l2cache.WritebackClean_accesses::total 1076791 # number of WritebackClean accesses(hits+misses)
1019 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 75 # number of UpgradeReq accesses(hits+misses)
1020 system.cpu.l2cache.UpgradeReq_accesses::total 75 # number of UpgradeReq accesses(hits+misses)
1021 system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 93 # number of SCUpgradeReq accesses(hits+misses)
1022 system.cpu.l2cache.SCUpgradeReq_accesses::total 93 # number of SCUpgradeReq accesses(hits+misses)
1023 system.cpu.l2cache.ReadExReq_accesses::cpu.data 299937 # number of ReadExReq accesses(hits+misses)
1024 system.cpu.l2cache.ReadExReq_accesses::total 299937 # number of ReadExReq accesses(hits+misses)
1025 system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1077912 # number of ReadCleanReq accesses(hits+misses)
1026 system.cpu.l2cache.ReadCleanReq_accesses::total 1077912 # number of ReadCleanReq accesses(hits+misses)
1027 system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1106475 # number of ReadSharedReq accesses(hits+misses)
1028 system.cpu.l2cache.ReadSharedReq_accesses::total 1106475 # number of ReadSharedReq accesses(hits+misses)
1029 system.cpu.l2cache.demand_accesses::cpu.inst 1077912 # number of demand (read+write) accesses
1030 system.cpu.l2cache.demand_accesses::cpu.data 1406412 # number of demand (read+write) accesses
1031 system.cpu.l2cache.demand_accesses::total 2484324 # number of demand (read+write) accesses
1032 system.cpu.l2cache.overall_accesses::cpu.inst 1077912 # number of overall (read+write) accesses
1033 system.cpu.l2cache.overall_accesses::cpu.data 1406412 # number of overall (read+write) accesses
1034 system.cpu.l2cache.overall_accesses::total 2484324 # number of overall (read+write) accesses
1035 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.093333 # miss rate for UpgradeReq accesses
1036 system.cpu.l2cache.UpgradeReq_miss_rate::total 0.093333 # miss rate for UpgradeReq accesses
1037 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.382407 # miss rate for ReadExReq accesses
1038 system.cpu.l2cache.ReadExReq_miss_rate::total 0.382407 # miss rate for ReadExReq accesses
1039 system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.013951 # miss rate for ReadCleanReq accesses
1040 system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.013951 # miss rate for ReadCleanReq accesses
1041 system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.248092 # miss rate for ReadSharedReq accesses
1042 system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.248092 # miss rate for ReadSharedReq accesses
1043 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.013951 # miss rate for demand accesses
1044 system.cpu.l2cache.demand_miss_rate::cpu.data 0.276737 # miss rate for demand accesses
1045 system.cpu.l2cache.demand_miss_rate::total 0.162718 # miss rate for demand accesses
1046 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.013951 # miss rate for overall accesses
1047 system.cpu.l2cache.overall_miss_rate::cpu.data 0.276737 # miss rate for overall accesses
1048 system.cpu.l2cache.overall_miss_rate::total 0.162718 # miss rate for overall accesses
1049 system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 51071.428571 # average UpgradeReq miss latency
1050 system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 51071.428571 # average UpgradeReq miss latency
1051 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 105186.393834 # average ReadExReq miss latency
1052 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 105186.393834 # average ReadExReq miss latency
1053 system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 101064.968746 # average ReadCleanReq miss latency
1054 system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 101064.968746 # average ReadCleanReq miss latency
1055 system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 81546.709021 # average ReadSharedReq miss latency
1056 system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 81546.709021 # average ReadSharedReq miss latency
1057 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 101064.968746 # average overall miss latency
1058 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 88513.262899 # average overall miss latency
1059 system.cpu.l2cache.demand_avg_miss_latency::total 88980.190182 # average overall miss latency
1060 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 101064.968746 # average overall miss latency
1061 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 88513.262899 # average overall miss latency
1062 system.cpu.l2cache.overall_avg_miss_latency::total 88980.190182 # average overall miss latency
1063 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1064 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1065 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1066 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1067 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1068 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1069 system.cpu.l2cache.writebacks::writebacks 75929 # number of writebacks
1070 system.cpu.l2cache.writebacks::total 75929 # number of writebacks
1071 system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
1072 system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
1073 system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
1074 system.cpu.l2cache.demand_mshr_hits::total 1 # number of demand (read+write) MSHR hits
1075 system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
1076 system.cpu.l2cache.overall_mshr_hits::total 1 # number of overall MSHR hits
1077 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 7 # number of UpgradeReq MSHR misses
1078 system.cpu.l2cache.UpgradeReq_mshr_misses::total 7 # number of UpgradeReq MSHR misses
1079 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 114698 # number of ReadExReq MSHR misses
1080 system.cpu.l2cache.ReadExReq_mshr_misses::total 114698 # number of ReadExReq MSHR misses
1081 system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 15037 # number of ReadCleanReq MSHR misses
1082 system.cpu.l2cache.ReadCleanReq_mshr_misses::total 15037 # number of ReadCleanReq MSHR misses
1083 system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 274508 # number of ReadSharedReq MSHR misses
1084 system.cpu.l2cache.ReadSharedReq_mshr_misses::total 274508 # number of ReadSharedReq MSHR misses
1085 system.cpu.l2cache.demand_mshr_misses::cpu.inst 15037 # number of demand (read+write) MSHR misses
1086 system.cpu.l2cache.demand_mshr_misses::cpu.data 389206 # number of demand (read+write) MSHR misses
1087 system.cpu.l2cache.demand_mshr_misses::total 404243 # number of demand (read+write) MSHR misses
1088 system.cpu.l2cache.overall_mshr_misses::cpu.inst 15037 # number of overall MSHR misses
1089 system.cpu.l2cache.overall_mshr_misses::cpu.data 389206 # number of overall MSHR misses
1090 system.cpu.l2cache.overall_mshr_misses::total 404243 # number of overall MSHR misses
1091 system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data 6930 # number of ReadReq MSHR uncacheable
1092 system.cpu.l2cache.ReadReq_mshr_uncacheable::total 6930 # number of ReadReq MSHR uncacheable
1093 system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 9599 # number of WriteReq MSHR uncacheable
1094 system.cpu.l2cache.WriteReq_mshr_uncacheable::total 9599 # number of WriteReq MSHR uncacheable
1095 system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 16529 # number of overall MSHR uncacheable misses
1096 system.cpu.l2cache.overall_mshr_uncacheable_misses::total 16529 # number of overall MSHR uncacheable misses
1097 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 287500 # number of UpgradeReq MSHR miss cycles
1098 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 287500 # number of UpgradeReq MSHR miss cycles
1099 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 10917688501 # number of ReadExReq MSHR miss cycles
1100 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 10917688501 # number of ReadExReq MSHR miss cycles
1101 system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 1369353500 # number of ReadCleanReq MSHR miss cycles
1102 system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 1369353500 # number of ReadCleanReq MSHR miss cycles
1103 system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 19646288000 # number of ReadSharedReq MSHR miss cycles
1104 system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 19646288000 # number of ReadSharedReq MSHR miss cycles
1105 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1369353500 # number of demand (read+write) MSHR miss cycles
1106 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 30563976501 # number of demand (read+write) MSHR miss cycles
1107 system.cpu.l2cache.demand_mshr_miss_latency::total 31933330001 # number of demand (read+write) MSHR miss cycles
1108 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1369353500 # number of overall MSHR miss cycles
1109 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 30563976501 # number of overall MSHR miss cycles
1110 system.cpu.l2cache.overall_mshr_miss_latency::total 31933330001 # number of overall MSHR miss cycles
1111 system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 1448711500 # number of ReadReq MSHR uncacheable cycles
1112 system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 1448711500 # number of ReadReq MSHR uncacheable cycles
1113 system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 1448711500 # number of overall MSHR uncacheable cycles
1114 system.cpu.l2cache.overall_mshr_uncacheable_latency::total 1448711500 # number of overall MSHR uncacheable cycles
1115 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.093333 # mshr miss rate for UpgradeReq accesses
1116 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.093333 # mshr miss rate for UpgradeReq accesses
1117 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.382407 # mshr miss rate for ReadExReq accesses
1118 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.382407 # mshr miss rate for ReadExReq accesses
1119 system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.013950 # mshr miss rate for ReadCleanReq accesses
1120 system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.013950 # mshr miss rate for ReadCleanReq accesses
1121 system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.248092 # mshr miss rate for ReadSharedReq accesses
1122 system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.248092 # mshr miss rate for ReadSharedReq accesses
1123 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.013950 # mshr miss rate for demand accesses
1124 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.276737 # mshr miss rate for demand accesses
1125 system.cpu.l2cache.demand_mshr_miss_rate::total 0.162718 # mshr miss rate for demand accesses
1126 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.013950 # mshr miss rate for overall accesses
1127 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.276737 # mshr miss rate for overall accesses
1128 system.cpu.l2cache.overall_mshr_miss_rate::total 0.162718 # mshr miss rate for overall accesses
1129 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 41071.428571 # average UpgradeReq mshr miss latency
1130 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 41071.428571 # average UpgradeReq mshr miss latency
1131 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95186.389484 # average ReadExReq mshr miss latency
1132 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95186.389484 # average ReadExReq mshr miss latency
1133 system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 91065.604841 # average ReadCleanReq mshr miss latency
1134 system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 91065.604841 # average ReadCleanReq mshr miss latency
1135 system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 71569.090883 # average ReadSharedReq mshr miss latency
1136 system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 71569.090883 # average ReadSharedReq mshr miss latency
1137 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 91065.604841 # average overall mshr miss latency
1138 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 78529.047602 # average overall mshr miss latency
1139 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 78995.381493 # average overall mshr miss latency
1140 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 91065.604841 # average overall mshr miss latency
1141 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 78529.047602 # average overall mshr miss latency
1142 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 78995.381493 # average overall mshr miss latency
1143 system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 209049.278499 # average ReadReq mshr uncacheable latency
1144 system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 209049.278499 # average ReadReq mshr uncacheable latency
1145 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 87646.651340 # average overall mshr uncacheable latency
1146 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 87646.651340 # average overall mshr uncacheable latency
1147 system.cpu.toL2Bus.snoop_filter.tot_requests 4968207 # Total number of requests made to the snoop filter.
1148 system.cpu.toL2Bus.snoop_filter.hit_single_requests 2483449 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1149 system.cpu.toL2Bus.snoop_filter.hit_multi_requests 5093 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1150 system.cpu.toL2Bus.snoop_filter.tot_snoops 951 # Total number of snoops made to the snoop filter.
1151 system.cpu.toL2Bus.snoop_filter.hit_single_snoops 951 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1152 system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1153 system.cpu.toL2Bus.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1154 system.cpu.toL2Bus.trans_dist::ReadReq 6930 # Transaction distribution
1155 system.cpu.toL2Bus.trans_dist::ReadResp 2191810 # Transaction distribution
1156 system.cpu.toL2Bus.trans_dist::WriteReq 9599 # Transaction distribution
1157 system.cpu.toL2Bus.trans_dist::WriteResp 9599 # Transaction distribution
1158 system.cpu.toL2Bus.trans_dist::WritebackDirty 920111 # Transaction distribution
1159 system.cpu.toL2Bus.trans_dist::WritebackClean 1077480 # Transaction distribution
1160 system.cpu.toL2Bus.trans_dist::CleanEvict 824354 # Transaction distribution
1161 system.cpu.toL2Bus.trans_dist::UpgradeReq 75 # Transaction distribution
1162 system.cpu.toL2Bus.trans_dist::SCUpgradeReq 93 # Transaction distribution
1163 system.cpu.toL2Bus.trans_dist::UpgradeResp 168 # Transaction distribution
1164 system.cpu.toL2Bus.trans_dist::ReadExReq 299937 # Transaction distribution
1165 system.cpu.toL2Bus.trans_dist::ReadExResp 299937 # Transaction distribution
1166 system.cpu.toL2Bus.trans_dist::ReadCleanReq 1078296 # Transaction distribution
1167 system.cpu.toL2Bus.trans_dist::ReadSharedReq 1106636 # Transaction distribution
1168 system.cpu.toL2Bus.trans_dist::BadAddressError 47 # Transaction distribution
1169 system.cpu.toL2Bus.trans_dist::InvalidateReq 236 # Transaction distribution
1170 system.cpu.toL2Bus.trans_dist::InvalidateResp 2 # Transaction distribution
1171 system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3233688 # Packet count per connected master and slave (bytes)
1172 system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 4252227 # Packet count per connected master and slave (bytes)
1173 system.cpu.toL2Bus.pkt_count::total 7485915 # Packet count per connected master and slave (bytes)
1174 system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 137945088 # Cumulative packet size per connected master and slave (bytes)
1175 system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 144089148 # Cumulative packet size per connected master and slave (bytes)
1176 system.cpu.toL2Bus.pkt_size::total 282034236 # Cumulative packet size per connected master and slave (bytes)
1177 system.cpu.toL2Bus.snoops 339553 # Total snoops (count)
1178 system.cpu.toL2Bus.snoopTraffic 4894016 # Total snoop traffic (bytes)
1179 system.cpu.toL2Bus.snoop_fanout::samples 2840416 # Request fanout histogram
1180 system.cpu.toL2Bus.snoop_fanout::mean 0.002130 # Request fanout histogram
1181 system.cpu.toL2Bus.snoop_fanout::stdev 0.046099 # Request fanout histogram
1182 system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1183 system.cpu.toL2Bus.snoop_fanout::0 2834367 99.79% 99.79% # Request fanout histogram
1184 system.cpu.toL2Bus.snoop_fanout::1 6049 0.21% 100.00% # Request fanout histogram
1185 system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
1186 system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1187 system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
1188 system.cpu.toL2Bus.snoop_fanout::max_value 1 # Request fanout histogram
1189 system.cpu.toL2Bus.snoop_fanout::total 2840416 # Request fanout histogram
1190 system.cpu.toL2Bus.reqLayer0.occupancy 4418829500 # Layer occupancy (ticks)
1191 system.cpu.toL2Bus.reqLayer0.utilization 0.2 # Layer utilization (%)
1192 system.cpu.toL2Bus.snoopLayer0.occupancy 292883 # Layer occupancy (ticks)
1193 system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
1194 system.cpu.toL2Bus.respLayer0.occupancy 1618554275 # Layer occupancy (ticks)
1195 system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
1196 system.cpu.toL2Bus.respLayer1.occupancy 2121571625 # Layer occupancy (ticks)
1197 system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
1198 system.disk0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
1199 system.disk0.dma_read_bytes 1024 # Number of bytes transfered via DMA reads (not PRD).
1200 system.disk0.dma_read_txs 1 # Number of DMA read transactions (not PRD).
1201 system.disk0.dma_write_full_pages 298 # Number of full page size DMA writes.
1202 system.disk0.dma_write_bytes 2651136 # Number of bytes transfered via DMA writes.
1203 system.disk0.dma_write_txs 395 # Number of DMA write transactions.
1204 system.disk2.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
1205 system.disk2.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
1206 system.disk2.dma_read_txs 0 # Number of DMA read transactions (not PRD).
1207 system.disk2.dma_write_full_pages 1 # Number of full page size DMA writes.
1208 system.disk2.dma_write_bytes 8192 # Number of bytes transfered via DMA writes.
1209 system.disk2.dma_write_txs 1 # Number of DMA write transactions.
1210 system.iobus.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1211 system.iobus.trans_dist::ReadReq 7103 # Transaction distribution
1212 system.iobus.trans_dist::ReadResp 7103 # Transaction distribution
1213 system.iobus.trans_dist::WriteReq 51151 # Transaction distribution
1214 system.iobus.trans_dist::WriteResp 51151 # Transaction distribution
1215 system.iobus.pkt_count_system.bridge.master::system.tsunami.cchip.pio 5054 # Packet count per connected master and slave (bytes)
1216 system.iobus.pkt_count_system.bridge.master::system.tsunami.pchip.pio 1006 # Packet count per connected master and slave (bytes)
1217 system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_sm_chip.pio 10 # Packet count per connected master and slave (bytes)
1218 system.iobus.pkt_count_system.bridge.master::system.tsunami.fake_uart4.pio 10 # Packet count per connected master and slave (bytes)
1219 system.iobus.pkt_count_system.bridge.master::system.tsunami.io.pio 180 # Packet count per connected master and slave (bytes)
1220 system.iobus.pkt_count_system.bridge.master::system.tsunami.uart.pio 18120 # Packet count per connected master and slave (bytes)
1221 system.iobus.pkt_count_system.bridge.master::system.tsunami.backdoor.pio 1904 # Packet count per connected master and slave (bytes)
1222 system.iobus.pkt_count_system.bridge.master::system.tsunami.ide.pio 6672 # Packet count per connected master and slave (bytes)
1223 system.iobus.pkt_count_system.bridge.master::system.tsunami.ethernet.pio 102 # Packet count per connected master and slave (bytes)
1224 system.iobus.pkt_count_system.bridge.master::total 33058 # Packet count per connected master and slave (bytes)
1225 system.iobus.pkt_count_system.tsunami.ide.dma::system.iocache.cpu_side 83450 # Packet count per connected master and slave (bytes)
1226 system.iobus.pkt_count_system.tsunami.ide.dma::total 83450 # Packet count per connected master and slave (bytes)
1227 system.iobus.pkt_count::total 116508 # Packet count per connected master and slave (bytes)
1228 system.iobus.pkt_size_system.bridge.master::system.tsunami.cchip.pio 20216 # Cumulative packet size per connected master and slave (bytes)
1229 system.iobus.pkt_size_system.bridge.master::system.tsunami.pchip.pio 2717 # Cumulative packet size per connected master and slave (bytes)
1230 system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_sm_chip.pio 5 # Cumulative packet size per connected master and slave (bytes)
1231 system.iobus.pkt_size_system.bridge.master::system.tsunami.fake_uart4.pio 5 # Cumulative packet size per connected master and slave (bytes)
1232 system.iobus.pkt_size_system.bridge.master::system.tsunami.io.pio 160 # Cumulative packet size per connected master and slave (bytes)
1233 system.iobus.pkt_size_system.bridge.master::system.tsunami.uart.pio 9060 # Cumulative packet size per connected master and slave (bytes)
1234 system.iobus.pkt_size_system.bridge.master::system.tsunami.backdoor.pio 7596 # Cumulative packet size per connected master and slave (bytes)
1235 system.iobus.pkt_size_system.bridge.master::system.tsunami.ide.pio 4193 # Cumulative packet size per connected master and slave (bytes)
1236 system.iobus.pkt_size_system.bridge.master::system.tsunami.ethernet.pio 204 # Cumulative packet size per connected master and slave (bytes)
1237 system.iobus.pkt_size_system.bridge.master::total 44156 # Cumulative packet size per connected master and slave (bytes)
1238 system.iobus.pkt_size_system.tsunami.ide.dma::system.iocache.cpu_side 2661608 # Cumulative packet size per connected master and slave (bytes)
1239 system.iobus.pkt_size_system.tsunami.ide.dma::total 2661608 # Cumulative packet size per connected master and slave (bytes)
1240 system.iobus.pkt_size::total 2705764 # Cumulative packet size per connected master and slave (bytes)
1241 system.iobus.reqLayer0.occupancy 5364500 # Layer occupancy (ticks)
1242 system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
1243 system.iobus.reqLayer1.occupancy 813500 # Layer occupancy (ticks)
1244 system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
1245 system.iobus.reqLayer2.occupancy 11000 # Layer occupancy (ticks)
1246 system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
1247 system.iobus.reqLayer6.occupancy 10500 # Layer occupancy (ticks)
1248 system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
1249 system.iobus.reqLayer22.occupancy 178500 # Layer occupancy (ticks)
1250 system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%)
1251 system.iobus.reqLayer23.occupancy 14114000 # Layer occupancy (ticks)
1252 system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%)
1253 system.iobus.reqLayer24.occupancy 2179500 # Layer occupancy (ticks)
1254 system.iobus.reqLayer24.utilization 0.0 # Layer utilization (%)
1255 system.iobus.reqLayer25.occupancy 6040500 # Layer occupancy (ticks)
1256 system.iobus.reqLayer25.utilization 0.0 # Layer utilization (%)
1257 system.iobus.reqLayer26.occupancy 88500 # Layer occupancy (ticks)
1258 system.iobus.reqLayer26.utilization 0.0 # Layer utilization (%)
1259 system.iobus.reqLayer27.occupancy 216207792 # Layer occupancy (ticks)
1260 system.iobus.reqLayer27.utilization 0.0 # Layer utilization (%)
1261 system.iobus.respLayer0.occupancy 23459000 # Layer occupancy (ticks)
1262 system.iobus.respLayer0.utilization 0.0 # Layer utilization (%)
1263 system.iobus.respLayer1.occupancy 41946000 # Layer occupancy (ticks)
1264 system.iobus.respLayer1.utilization 0.0 # Layer utilization (%)
1265 system.iocache.tags.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1266 system.iocache.tags.replacements 41685 # number of replacements
1267 system.iocache.tags.tagsinuse 1.265392 # Cycle average of tags in use
1268 system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
1269 system.iocache.tags.sampled_refs 41701 # Sample count of references to valid blocks.
1270 system.iocache.tags.avg_refs 0 # Average number of references to valid blocks.
1271 system.iocache.tags.warmup_cycle 1714257470000 # Cycle when the warmup percentage was hit.
1272 system.iocache.tags.occ_blocks::tsunami.ide 1.265392 # Average occupied blocks per requestor
1273 system.iocache.tags.occ_percent::tsunami.ide 0.079087 # Average percentage of cache occupancy
1274 system.iocache.tags.occ_percent::total 0.079087 # Average percentage of cache occupancy
1275 system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id
1276 system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id
1277 system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id
1278 system.iocache.tags.tag_accesses 375525 # Number of tag accesses
1279 system.iocache.tags.data_accesses 375525 # Number of data accesses
1280 system.iocache.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1281 system.iocache.ReadReq_misses::tsunami.ide 173 # number of ReadReq misses
1282 system.iocache.ReadReq_misses::total 173 # number of ReadReq misses
1283 system.iocache.WriteLineReq_misses::tsunami.ide 41552 # number of WriteLineReq misses
1284 system.iocache.WriteLineReq_misses::total 41552 # number of WriteLineReq misses
1285 system.iocache.demand_misses::tsunami.ide 41725 # number of demand (read+write) misses
1286 system.iocache.demand_misses::total 41725 # number of demand (read+write) misses
1287 system.iocache.overall_misses::tsunami.ide 41725 # number of overall misses
1288 system.iocache.overall_misses::total 41725 # number of overall misses
1289 system.iocache.ReadReq_miss_latency::tsunami.ide 21940383 # number of ReadReq miss cycles
1290 system.iocache.ReadReq_miss_latency::total 21940383 # number of ReadReq miss cycles
1291 system.iocache.WriteLineReq_miss_latency::tsunami.ide 4930799409 # number of WriteLineReq miss cycles
1292 system.iocache.WriteLineReq_miss_latency::total 4930799409 # number of WriteLineReq miss cycles
1293 system.iocache.demand_miss_latency::tsunami.ide 4952739792 # number of demand (read+write) miss cycles
1294 system.iocache.demand_miss_latency::total 4952739792 # number of demand (read+write) miss cycles
1295 system.iocache.overall_miss_latency::tsunami.ide 4952739792 # number of overall miss cycles
1296 system.iocache.overall_miss_latency::total 4952739792 # number of overall miss cycles
1297 system.iocache.ReadReq_accesses::tsunami.ide 173 # number of ReadReq accesses(hits+misses)
1298 system.iocache.ReadReq_accesses::total 173 # number of ReadReq accesses(hits+misses)
1299 system.iocache.WriteLineReq_accesses::tsunami.ide 41552 # number of WriteLineReq accesses(hits+misses)
1300 system.iocache.WriteLineReq_accesses::total 41552 # number of WriteLineReq accesses(hits+misses)
1301 system.iocache.demand_accesses::tsunami.ide 41725 # number of demand (read+write) accesses
1302 system.iocache.demand_accesses::total 41725 # number of demand (read+write) accesses
1303 system.iocache.overall_accesses::tsunami.ide 41725 # number of overall (read+write) accesses
1304 system.iocache.overall_accesses::total 41725 # number of overall (read+write) accesses
1305 system.iocache.ReadReq_miss_rate::tsunami.ide 1 # miss rate for ReadReq accesses
1306 system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses
1307 system.iocache.WriteLineReq_miss_rate::tsunami.ide 1 # miss rate for WriteLineReq accesses
1308 system.iocache.WriteLineReq_miss_rate::total 1 # miss rate for WriteLineReq accesses
1309 system.iocache.demand_miss_rate::tsunami.ide 1 # miss rate for demand accesses
1310 system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses
1311 system.iocache.overall_miss_rate::tsunami.ide 1 # miss rate for overall accesses
1312 system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses
1313 system.iocache.ReadReq_avg_miss_latency::tsunami.ide 126823.023121 # average ReadReq miss latency
1314 system.iocache.ReadReq_avg_miss_latency::total 126823.023121 # average ReadReq miss latency
1315 system.iocache.WriteLineReq_avg_miss_latency::tsunami.ide 118665.753971 # average WriteLineReq miss latency
1316 system.iocache.WriteLineReq_avg_miss_latency::total 118665.753971 # average WriteLineReq miss latency
1317 system.iocache.demand_avg_miss_latency::tsunami.ide 118699.575602 # average overall miss latency
1318 system.iocache.demand_avg_miss_latency::total 118699.575602 # average overall miss latency
1319 system.iocache.overall_avg_miss_latency::tsunami.ide 118699.575602 # average overall miss latency
1320 system.iocache.overall_avg_miss_latency::total 118699.575602 # average overall miss latency
1321 system.iocache.blocked_cycles::no_mshrs 1416 # number of cycles access was blocked
1322 system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1323 system.iocache.blocked::no_mshrs 13 # number of cycles access was blocked
1324 system.iocache.blocked::no_targets 0 # number of cycles access was blocked
1325 system.iocache.avg_blocked_cycles::no_mshrs 108.923077 # average number of cycles each access was blocked
1326 system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1327 system.iocache.writebacks::writebacks 41512 # number of writebacks
1328 system.iocache.writebacks::total 41512 # number of writebacks
1329 system.iocache.ReadReq_mshr_misses::tsunami.ide 173 # number of ReadReq MSHR misses
1330 system.iocache.ReadReq_mshr_misses::total 173 # number of ReadReq MSHR misses
1331 system.iocache.WriteLineReq_mshr_misses::tsunami.ide 41552 # number of WriteLineReq MSHR misses
1332 system.iocache.WriteLineReq_mshr_misses::total 41552 # number of WriteLineReq MSHR misses
1333 system.iocache.demand_mshr_misses::tsunami.ide 41725 # number of demand (read+write) MSHR misses
1334 system.iocache.demand_mshr_misses::total 41725 # number of demand (read+write) MSHR misses
1335 system.iocache.overall_mshr_misses::tsunami.ide 41725 # number of overall MSHR misses
1336 system.iocache.overall_mshr_misses::total 41725 # number of overall MSHR misses
1337 system.iocache.ReadReq_mshr_miss_latency::tsunami.ide 13290383 # number of ReadReq MSHR miss cycles
1338 system.iocache.ReadReq_mshr_miss_latency::total 13290383 # number of ReadReq MSHR miss cycles
1339 system.iocache.WriteLineReq_mshr_miss_latency::tsunami.ide 2850780302 # number of WriteLineReq MSHR miss cycles
1340 system.iocache.WriteLineReq_mshr_miss_latency::total 2850780302 # number of WriteLineReq MSHR miss cycles
1341 system.iocache.demand_mshr_miss_latency::tsunami.ide 2864070685 # number of demand (read+write) MSHR miss cycles
1342 system.iocache.demand_mshr_miss_latency::total 2864070685 # number of demand (read+write) MSHR miss cycles
1343 system.iocache.overall_mshr_miss_latency::tsunami.ide 2864070685 # number of overall MSHR miss cycles
1344 system.iocache.overall_mshr_miss_latency::total 2864070685 # number of overall MSHR miss cycles
1345 system.iocache.ReadReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for ReadReq accesses
1346 system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses
1347 system.iocache.WriteLineReq_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for WriteLineReq accesses
1348 system.iocache.WriteLineReq_mshr_miss_rate::total 1 # mshr miss rate for WriteLineReq accesses
1349 system.iocache.demand_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for demand accesses
1350 system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses
1351 system.iocache.overall_mshr_miss_rate::tsunami.ide 1 # mshr miss rate for overall accesses
1352 system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses
1353 system.iocache.ReadReq_avg_mshr_miss_latency::tsunami.ide 76823.023121 # average ReadReq mshr miss latency
1354 system.iocache.ReadReq_avg_mshr_miss_latency::total 76823.023121 # average ReadReq mshr miss latency
1355 system.iocache.WriteLineReq_avg_mshr_miss_latency::tsunami.ide 68607.535185 # average WriteLineReq mshr miss latency
1356 system.iocache.WriteLineReq_avg_mshr_miss_latency::total 68607.535185 # average WriteLineReq mshr miss latency
1357 system.iocache.demand_avg_mshr_miss_latency::tsunami.ide 68641.598203 # average overall mshr miss latency
1358 system.iocache.demand_avg_mshr_miss_latency::total 68641.598203 # average overall mshr miss latency
1359 system.iocache.overall_avg_mshr_miss_latency::tsunami.ide 68641.598203 # average overall mshr miss latency
1360 system.iocache.overall_avg_mshr_miss_latency::total 68641.598203 # average overall mshr miss latency
1361 system.membus.snoop_filter.tot_requests 825546 # Total number of requests made to the snoop filter.
1362 system.membus.snoop_filter.hit_single_requests 380389 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1363 system.membus.snoop_filter.hit_multi_requests 528 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1364 system.membus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
1365 system.membus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1366 system.membus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1367 system.membus.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1368 system.membus.trans_dist::ReadReq 6930 # Transaction distribution
1369 system.membus.trans_dist::ReadResp 296601 # Transaction distribution
1370 system.membus.trans_dist::WriteReq 9599 # Transaction distribution
1371 system.membus.trans_dist::WriteResp 9599 # Transaction distribution
1372 system.membus.trans_dist::WritebackDirty 117441 # Transaction distribution
1373 system.membus.trans_dist::CleanEvict 262065 # Transaction distribution
1374 system.membus.trans_dist::UpgradeReq 137 # Transaction distribution
1375 system.membus.trans_dist::UpgradeResp 3 # Transaction distribution
1376 system.membus.trans_dist::ReadExReq 114568 # Transaction distribution
1377 system.membus.trans_dist::ReadExResp 114568 # Transaction distribution
1378 system.membus.trans_dist::ReadSharedReq 289718 # Transaction distribution
1379 system.membus.trans_dist::BadAddressError 47 # Transaction distribution
1380 system.membus.trans_dist::InvalidateReq 41552 # Transaction distribution
1381 system.membus.trans_dist::InvalidateResp 124 # Transaction distribution
1382 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 33058 # Packet count per connected master and slave (bytes)
1383 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1145812 # Packet count per connected master and slave (bytes)
1384 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 94 # Packet count per connected master and slave (bytes)
1385 system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1178964 # Packet count per connected master and slave (bytes)
1386 system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 83425 # Packet count per connected master and slave (bytes)
1387 system.membus.pkt_count_system.iocache.mem_side::total 83425 # Packet count per connected master and slave (bytes)
1388 system.membus.pkt_count::total 1262389 # Packet count per connected master and slave (bytes)
1389 system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 44156 # Cumulative packet size per connected master and slave (bytes)
1390 system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 30701888 # Cumulative packet size per connected master and slave (bytes)
1391 system.membus.pkt_size_system.cpu.l2cache.mem_side::total 30746044 # Cumulative packet size per connected master and slave (bytes)
1392 system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 2657728 # Cumulative packet size per connected master and slave (bytes)
1393 system.membus.pkt_size_system.iocache.mem_side::total 2657728 # Cumulative packet size per connected master and slave (bytes)
1394 system.membus.pkt_size::total 33403772 # Cumulative packet size per connected master and slave (bytes)
1395 system.membus.snoops 563 # Total snoops (count)
1396 system.membus.snoopTraffic 27904 # Total snoop traffic (bytes)
1397 system.membus.snoop_fanout::samples 462504 # Request fanout histogram
1398 system.membus.snoop_fanout::mean 0.001466 # Request fanout histogram
1399 system.membus.snoop_fanout::stdev 0.038259 # Request fanout histogram
1400 system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1401 system.membus.snoop_fanout::0 461826 99.85% 99.85% # Request fanout histogram
1402 system.membus.snoop_fanout::1 678 0.15% 100.00% # Request fanout histogram
1403 system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
1404 system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1405 system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1406 system.membus.snoop_fanout::max_value 1 # Request fanout histogram
1407 system.membus.snoop_fanout::total 462504 # Request fanout histogram
1408 system.membus.reqLayer0.occupancy 28800500 # Layer occupancy (ticks)
1409 system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
1410 system.membus.reqLayer1.occupancy 1313542061 # Layer occupancy (ticks)
1411 system.membus.reqLayer1.utilization 0.1 # Layer utilization (%)
1412 system.membus.reqLayer2.occupancy 57500 # Layer occupancy (ticks)
1413 system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
1414 system.membus.respLayer1.occupancy 2137882250 # Layer occupancy (ticks)
1415 system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
1416 system.membus.respLayer2.occupancy 1056521 # Layer occupancy (ticks)
1417 system.membus.respLayer2.utilization 0.0 # Layer utilization (%)
1418 system.membus.badaddr_responder.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1419 system.tsunami.backdoor.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1420 system.tsunami.cchip.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1421 system.tsunami.pchip.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1422 system.tsunami.ethernet.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1423 system.tsunami.ethernet.descDMAReads 0 # Number of descriptors the device read w/ DMA
1424 system.tsunami.ethernet.descDMAWrites 0 # Number of descriptors the device wrote w/ DMA
1425 system.tsunami.ethernet.descDmaReadBytes 0 # number of descriptor bytes read w/ DMA
1426 system.tsunami.ethernet.descDmaWriteBytes 0 # number of descriptor bytes write w/ DMA
1427 system.tsunami.ethernet.postedSwi 0 # number of software interrupts posted to CPU
1428 system.tsunami.ethernet.coalescedSwi nan # average number of Swi's coalesced into each post
1429 system.tsunami.ethernet.totalSwi 0 # total number of Swi written to ISR
1430 system.tsunami.ethernet.postedRxIdle 0 # number of rxIdle interrupts posted to CPU
1431 system.tsunami.ethernet.coalescedRxIdle nan # average number of RxIdle's coalesced into each post
1432 system.tsunami.ethernet.totalRxIdle 0 # total number of RxIdle written to ISR
1433 system.tsunami.ethernet.postedRxOk 0 # number of RxOk interrupts posted to CPU
1434 system.tsunami.ethernet.coalescedRxOk nan # average number of RxOk's coalesced into each post
1435 system.tsunami.ethernet.totalRxOk 0 # total number of RxOk written to ISR
1436 system.tsunami.ethernet.postedRxDesc 0 # number of RxDesc interrupts posted to CPU
1437 system.tsunami.ethernet.coalescedRxDesc nan # average number of RxDesc's coalesced into each post
1438 system.tsunami.ethernet.totalRxDesc 0 # total number of RxDesc written to ISR
1439 system.tsunami.ethernet.postedTxOk 0 # number of TxOk interrupts posted to CPU
1440 system.tsunami.ethernet.coalescedTxOk nan # average number of TxOk's coalesced into each post
1441 system.tsunami.ethernet.totalTxOk 0 # total number of TxOk written to ISR
1442 system.tsunami.ethernet.postedTxIdle 0 # number of TxIdle interrupts posted to CPU
1443 system.tsunami.ethernet.coalescedTxIdle nan # average number of TxIdle's coalesced into each post
1444 system.tsunami.ethernet.totalTxIdle 0 # total number of TxIdle written to ISR
1445 system.tsunami.ethernet.postedTxDesc 0 # number of TxDesc interrupts posted to CPU
1446 system.tsunami.ethernet.coalescedTxDesc nan # average number of TxDesc's coalesced into each post
1447 system.tsunami.ethernet.totalTxDesc 0 # total number of TxDesc written to ISR
1448 system.tsunami.ethernet.postedRxOrn 0 # number of RxOrn posted to CPU
1449 system.tsunami.ethernet.coalescedRxOrn nan # average number of RxOrn's coalesced into each post
1450 system.tsunami.ethernet.totalRxOrn 0 # total number of RxOrn written to ISR
1451 system.tsunami.ethernet.coalescedTotal nan # average number of interrupts coalesced into each post
1452 system.tsunami.ethernet.postedInterrupts 0 # number of posts to CPU
1453 system.tsunami.ethernet.droppedPackets 0 # number of packets dropped
1454 system.tsunami.fake_OROM.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1455 system.tsunami.fake_ata0.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1456 system.tsunami.fake_ata1.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1457 system.tsunami.fake_pnp_addr.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1458 system.tsunami.fake_pnp_read0.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1459 system.tsunami.fake_pnp_read1.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1460 system.tsunami.fake_pnp_read2.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1461 system.tsunami.fake_pnp_read3.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1462 system.tsunami.fake_pnp_read4.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1463 system.tsunami.fake_pnp_read5.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1464 system.tsunami.fake_pnp_read6.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1465 system.tsunami.fake_pnp_read7.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1466 system.tsunami.fake_pnp_write.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1467 system.tsunami.fake_ppc.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1468 system.tsunami.fake_sm_chip.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1469 system.tsunami.fake_uart1.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1470 system.tsunami.fake_uart2.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1471 system.tsunami.fake_uart3.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1472 system.tsunami.fake_uart4.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1473 system.tsunami.fb.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1474 system.tsunami.ide.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1475 system.tsunami.io.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1476 system.tsunami.uart.pwrStateResidencyTicks::UNDEFINED 1865009748000 # Cumulative time (in ticks) in various power states
1477 system.cpu.kern.inst.arm 0 # number of arm instructions executed
1478 system.cpu.kern.inst.quiesce 6439 # number of quiesce instructions executed
1479 system.cpu.kern.inst.hwrei 211030 # number of hwrei instructions executed
1480 system.cpu.kern.ipl_count::0 74670 40.97% 40.97% # number of times we switched to this ipl
1481 system.cpu.kern.ipl_count::21 131 0.07% 41.04% # number of times we switched to this ipl
1482 system.cpu.kern.ipl_count::22 1881 1.03% 42.07% # number of times we switched to this ipl
1483 system.cpu.kern.ipl_count::31 105578 57.93% 100.00% # number of times we switched to this ipl
1484 system.cpu.kern.ipl_count::total 182260 # number of times we switched to this ipl
1485 system.cpu.kern.ipl_good::0 73303 49.32% 49.32% # number of times we switched to this ipl from a different ipl
1486 system.cpu.kern.ipl_good::21 131 0.09% 49.41% # number of times we switched to this ipl from a different ipl
1487 system.cpu.kern.ipl_good::22 1881 1.27% 50.68% # number of times we switched to this ipl from a different ipl
1488 system.cpu.kern.ipl_good::31 73303 49.32% 100.00% # number of times we switched to this ipl from a different ipl
1489 system.cpu.kern.ipl_good::total 148618 # number of times we switched to this ipl from a different ipl
1490 system.cpu.kern.ipl_ticks::0 1819124828000 97.54% 97.54% # number of cycles we spent at this ipl
1491 system.cpu.kern.ipl_ticks::21 67368000 0.00% 97.54% # number of cycles we spent at this ipl
1492 system.cpu.kern.ipl_ticks::22 565513500 0.03% 97.57% # number of cycles we spent at this ipl
1493 system.cpu.kern.ipl_ticks::31 45251211500 2.43% 100.00% # number of cycles we spent at this ipl
1494 system.cpu.kern.ipl_ticks::total 1865008921000 # number of cycles we spent at this ipl
1495 system.cpu.kern.ipl_used::0 0.981693 # fraction of swpipl calls that actually changed the ipl
1496 system.cpu.kern.ipl_used::21 1 # fraction of swpipl calls that actually changed the ipl
1497 system.cpu.kern.ipl_used::22 1 # fraction of swpipl calls that actually changed the ipl
1498 system.cpu.kern.ipl_used::31 0.694302 # fraction of swpipl calls that actually changed the ipl
1499 system.cpu.kern.ipl_used::total 0.815418 # fraction of swpipl calls that actually changed the ipl
1500 system.cpu.kern.callpal::cserve 1 0.00% 0.00% # number of callpals executed
1501 system.cpu.kern.callpal::wrmces 1 0.00% 0.00% # number of callpals executed
1502 system.cpu.kern.callpal::wrfen 1 0.00% 0.00% # number of callpals executed
1503 system.cpu.kern.callpal::wrvptptr 1 0.00% 0.00% # number of callpals executed
1504 system.cpu.kern.callpal::swpctx 4176 2.18% 2.18% # number of callpals executed
1505 system.cpu.kern.callpal::tbi 54 0.03% 2.21% # number of callpals executed
1506 system.cpu.kern.callpal::wrent 7 0.00% 2.21% # number of callpals executed
1507 system.cpu.kern.callpal::swpipl 175141 91.22% 93.43% # number of callpals executed
1508 system.cpu.kern.callpal::rdps 6785 3.53% 96.97% # number of callpals executed
1509 system.cpu.kern.callpal::wrkgp 1 0.00% 96.97% # number of callpals executed
1510 system.cpu.kern.callpal::wrusp 7 0.00% 96.97% # number of callpals executed
1511 system.cpu.kern.callpal::rdusp 9 0.00% 96.98% # number of callpals executed
1512 system.cpu.kern.callpal::whami 2 0.00% 96.98% # number of callpals executed
1513 system.cpu.kern.callpal::rti 5106 2.66% 99.64% # number of callpals executed
1514 system.cpu.kern.callpal::callsys 515 0.27% 99.91% # number of callpals executed
1515 system.cpu.kern.callpal::imb 181 0.09% 100.00% # number of callpals executed
1516 system.cpu.kern.callpal::total 191988 # number of callpals executed
1517 system.cpu.kern.mode_switch::kernel 5851 # number of protection mode switches
1518 system.cpu.kern.mode_switch::user 1738 # number of protection mode switches
1519 system.cpu.kern.mode_switch::idle 2097 # number of protection mode switches
1520 system.cpu.kern.mode_good::kernel 1908
1521 system.cpu.kern.mode_good::user 1738
1522 system.cpu.kern.mode_good::idle 170
1523 system.cpu.kern.mode_switch_good::kernel 0.326098 # fraction of useful protection mode switches
1524 system.cpu.kern.mode_switch_good::user 1 # fraction of useful protection mode switches
1525 system.cpu.kern.mode_switch_good::idle 0.081068 # fraction of useful protection mode switches
1526 system.cpu.kern.mode_switch_good::total 0.393971 # fraction of useful protection mode switches
1527 system.cpu.kern.mode_ticks::kernel 29666586000 1.59% 1.59% # number of ticks spent at the given mode
1528 system.cpu.kern.mode_ticks::user 2759246500 0.15% 1.74% # number of ticks spent at the given mode
1529 system.cpu.kern.mode_ticks::idle 1832583080500 98.26% 100.00% # number of ticks spent at the given mode
1530 system.cpu.kern.swap_context 4177 # number of times the context was actually changed
1531
1532 ---------- End Simulation Statistics ----------