stats: Update stats for DRAM changes
[gem5.git] / tests / long / fs / 10.linux-boot / ref / arm / linux / realview-o3-checker / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 2.526170 # Number of seconds simulated
4 sim_ticks 2526169857500 # Number of ticks simulated
5 final_tick 2526169857500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 46796 # Simulator instruction rate (inst/s)
8 host_op_rate 60213 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 1960134913 # Simulator tick rate (ticks/s)
10 host_mem_usage 468616 # Number of bytes of host memory used
11 host_seconds 1288.77 # Real time elapsed on the host
12 sim_insts 60309637 # Number of instructions simulated
13 sim_ops 77601213 # Number of ops (including micro ops) simulated
14 system.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.physmem.bytes_read::realview.clcd 119537664 # Number of bytes read from this memory
17 system.physmem.bytes_read::cpu.dtb.walker 2880 # Number of bytes read from this memory
18 system.physmem.bytes_read::cpu.itb.walker 128 # Number of bytes read from this memory
19 system.physmem.bytes_read::cpu.inst 797632 # Number of bytes read from this memory
20 system.physmem.bytes_read::cpu.data 9095320 # Number of bytes read from this memory
21 system.physmem.bytes_read::total 129433624 # Number of bytes read from this memory
22 system.physmem.bytes_inst_read::cpu.inst 797632 # Number of instructions bytes read from this memory
23 system.physmem.bytes_inst_read::total 797632 # Number of instructions bytes read from this memory
24 system.physmem.bytes_written::writebacks 3785024 # Number of bytes written to this memory
25 system.physmem.bytes_written::cpu.data 3016072 # Number of bytes written to this memory
26 system.physmem.bytes_written::total 6801096 # Number of bytes written to this memory
27 system.physmem.num_reads::realview.clcd 14942208 # Number of read requests responded to by this memory
28 system.physmem.num_reads::cpu.dtb.walker 45 # Number of read requests responded to by this memory
29 system.physmem.num_reads::cpu.itb.walker 2 # Number of read requests responded to by this memory
30 system.physmem.num_reads::cpu.inst 12463 # Number of read requests responded to by this memory
31 system.physmem.num_reads::cpu.data 142150 # Number of read requests responded to by this memory
32 system.physmem.num_reads::total 15096868 # Number of read requests responded to by this memory
33 system.physmem.num_writes::writebacks 59141 # Number of write requests responded to by this memory
34 system.physmem.num_writes::cpu.data 754018 # Number of write requests responded to by this memory
35 system.physmem.num_writes::total 813159 # Number of write requests responded to by this memory
36 system.physmem.bw_read::realview.clcd 47319725 # Total read bandwidth from this memory (bytes/s)
37 system.physmem.bw_read::cpu.dtb.walker 1140 # Total read bandwidth from this memory (bytes/s)
38 system.physmem.bw_read::cpu.itb.walker 51 # Total read bandwidth from this memory (bytes/s)
39 system.physmem.bw_read::cpu.inst 315748 # Total read bandwidth from this memory (bytes/s)
40 system.physmem.bw_read::cpu.data 3600439 # Total read bandwidth from this memory (bytes/s)
41 system.physmem.bw_read::total 51237103 # Total read bandwidth from this memory (bytes/s)
42 system.physmem.bw_inst_read::cpu.inst 315748 # Instruction read bandwidth from this memory (bytes/s)
43 system.physmem.bw_inst_read::total 315748 # Instruction read bandwidth from this memory (bytes/s)
44 system.physmem.bw_write::writebacks 1498325 # Write bandwidth from this memory (bytes/s)
45 system.physmem.bw_write::cpu.data 1193931 # Write bandwidth from this memory (bytes/s)
46 system.physmem.bw_write::total 2692256 # Write bandwidth from this memory (bytes/s)
47 system.physmem.bw_total::writebacks 1498325 # Total bandwidth to/from this memory (bytes/s)
48 system.physmem.bw_total::realview.clcd 47319725 # Total bandwidth to/from this memory (bytes/s)
49 system.physmem.bw_total::cpu.dtb.walker 1140 # Total bandwidth to/from this memory (bytes/s)
50 system.physmem.bw_total::cpu.itb.walker 51 # Total bandwidth to/from this memory (bytes/s)
51 system.physmem.bw_total::cpu.inst 315748 # Total bandwidth to/from this memory (bytes/s)
52 system.physmem.bw_total::cpu.data 4794370 # Total bandwidth to/from this memory (bytes/s)
53 system.physmem.bw_total::total 53929359 # Total bandwidth to/from this memory (bytes/s)
54 system.physmem.readReqs 15096868 # Number of read requests accepted
55 system.physmem.writeReqs 813159 # Number of write requests accepted
56 system.physmem.readBursts 15096868 # Number of DRAM read bursts, including those serviced by the write queue
57 system.physmem.writeBursts 813159 # Number of DRAM write bursts, including those merged in the write queue
58 system.physmem.bytesReadDRAM 960809152 # Total number of bytes read from DRAM
59 system.physmem.bytesReadWrQ 5390400 # Total number of bytes read from write queue
60 system.physmem.bytesWritten 6824768 # Total number of bytes written to DRAM
61 system.physmem.bytesReadSys 129433624 # Total read bytes from the system interface side
62 system.physmem.bytesWrittenSys 6801096 # Total written bytes from the system interface side
63 system.physmem.servicedByWrQ 84225 # Number of DRAM read bursts serviced by the write queue
64 system.physmem.mergedWrBursts 706499 # Number of DRAM write bursts merged with an existing one
65 system.physmem.neitherReadNorWriteReqs 4674 # Number of requests that are neither read nor write
66 system.physmem.perBankRdBursts::0 943297 # Per bank write bursts
67 system.physmem.perBankRdBursts::1 937033 # Per bank write bursts
68 system.physmem.perBankRdBursts::2 936962 # Per bank write bursts
69 system.physmem.perBankRdBursts::3 936535 # Per bank write bursts
70 system.physmem.perBankRdBursts::4 942693 # Per bank write bursts
71 system.physmem.perBankRdBursts::5 936569 # Per bank write bursts
72 system.physmem.perBankRdBursts::6 936319 # Per bank write bursts
73 system.physmem.perBankRdBursts::7 936043 # Per bank write bursts
74 system.physmem.perBankRdBursts::8 943596 # Per bank write bursts
75 system.physmem.perBankRdBursts::9 936992 # Per bank write bursts
76 system.physmem.perBankRdBursts::10 936414 # Per bank write bursts
77 system.physmem.perBankRdBursts::11 935912 # Per bank write bursts
78 system.physmem.perBankRdBursts::12 943556 # Per bank write bursts
79 system.physmem.perBankRdBursts::13 937007 # Per bank write bursts
80 system.physmem.perBankRdBursts::14 937039 # Per bank write bursts
81 system.physmem.perBankRdBursts::15 936676 # Per bank write bursts
82 system.physmem.perBankWrBursts::0 6606 # Per bank write bursts
83 system.physmem.perBankWrBursts::1 6375 # Per bank write bursts
84 system.physmem.perBankWrBursts::2 6521 # Per bank write bursts
85 system.physmem.perBankWrBursts::3 6552 # Per bank write bursts
86 system.physmem.perBankWrBursts::4 6461 # Per bank write bursts
87 system.physmem.perBankWrBursts::5 6711 # Per bank write bursts
88 system.physmem.perBankWrBursts::6 6720 # Per bank write bursts
89 system.physmem.perBankWrBursts::7 6668 # Per bank write bursts
90 system.physmem.perBankWrBursts::8 7045 # Per bank write bursts
91 system.physmem.perBankWrBursts::9 6826 # Per bank write bursts
92 system.physmem.perBankWrBursts::10 6497 # Per bank write bursts
93 system.physmem.perBankWrBursts::11 6136 # Per bank write bursts
94 system.physmem.perBankWrBursts::12 7072 # Per bank write bursts
95 system.physmem.perBankWrBursts::13 6672 # Per bank write bursts
96 system.physmem.perBankWrBursts::14 6956 # Per bank write bursts
97 system.physmem.perBankWrBursts::15 6819 # Per bank write bursts
98 system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
99 system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
100 system.physmem.totGap 2526168741500 # Total gap between requests
101 system.physmem.readPktSize::0 0 # Read request sizes (log2)
102 system.physmem.readPktSize::1 0 # Read request sizes (log2)
103 system.physmem.readPktSize::2 38 # Read request sizes (log2)
104 system.physmem.readPktSize::3 14942208 # Read request sizes (log2)
105 system.physmem.readPktSize::4 0 # Read request sizes (log2)
106 system.physmem.readPktSize::5 0 # Read request sizes (log2)
107 system.physmem.readPktSize::6 154622 # Read request sizes (log2)
108 system.physmem.writePktSize::0 0 # Write request sizes (log2)
109 system.physmem.writePktSize::1 0 # Write request sizes (log2)
110 system.physmem.writePktSize::2 754018 # Write request sizes (log2)
111 system.physmem.writePktSize::3 0 # Write request sizes (log2)
112 system.physmem.writePktSize::4 0 # Write request sizes (log2)
113 system.physmem.writePktSize::5 0 # Write request sizes (log2)
114 system.physmem.writePktSize::6 59141 # Write request sizes (log2)
115 system.physmem.rdQLenPdf::0 1044851 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::1 985737 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::2 938636 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::3 947948 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::4 933228 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::5 933834 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::6 2717841 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::7 2709185 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::8 3589675 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::9 37568 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::10 33871 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::11 34960 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::12 32201 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::13 30053 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::14 21726 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::15 21191 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::16 119 # What read queue length does an incoming req see
132 system.physmem.rdQLenPdf::17 11 # What read queue length does an incoming req see
133 system.physmem.rdQLenPdf::18 4 # What read queue length does an incoming req see
134 system.physmem.rdQLenPdf::19 4 # What read queue length does an incoming req see
135 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
136 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
137 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
138 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
139 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
140 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
141 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
142 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
143 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
144 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
145 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
146 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
147 system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::15 1817 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::16 1873 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::17 2182 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::18 4347 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::19 5586 # What write queue length does an incoming req see
167 system.physmem.wrQLenPdf::20 5682 # What write queue length does an incoming req see
168 system.physmem.wrQLenPdf::21 5693 # What write queue length does an incoming req see
169 system.physmem.wrQLenPdf::22 5776 # What write queue length does an incoming req see
170 system.physmem.wrQLenPdf::23 5810 # What write queue length does an incoming req see
171 system.physmem.wrQLenPdf::24 5802 # What write queue length does an incoming req see
172 system.physmem.wrQLenPdf::25 6376 # What write queue length does an incoming req see
173 system.physmem.wrQLenPdf::26 6039 # What write queue length does an incoming req see
174 system.physmem.wrQLenPdf::27 5895 # What write queue length does an incoming req see
175 system.physmem.wrQLenPdf::28 6697 # What write queue length does an incoming req see
176 system.physmem.wrQLenPdf::29 6177 # What write queue length does an incoming req see
177 system.physmem.wrQLenPdf::30 5729 # What write queue length does an incoming req see
178 system.physmem.wrQLenPdf::31 5693 # What write queue length does an incoming req see
179 system.physmem.wrQLenPdf::32 5648 # What write queue length does an incoming req see
180 system.physmem.wrQLenPdf::33 2143 # What write queue length does an incoming req see
181 system.physmem.wrQLenPdf::34 730 # What write queue length does an incoming req see
182 system.physmem.wrQLenPdf::35 681 # What write queue length does an incoming req see
183 system.physmem.wrQLenPdf::36 684 # What write queue length does an incoming req see
184 system.physmem.wrQLenPdf::37 666 # What write queue length does an incoming req see
185 system.physmem.wrQLenPdf::38 587 # What write queue length does an incoming req see
186 system.physmem.wrQLenPdf::39 630 # What write queue length does an incoming req see
187 system.physmem.wrQLenPdf::40 595 # What write queue length does an incoming req see
188 system.physmem.wrQLenPdf::41 576 # What write queue length does an incoming req see
189 system.physmem.wrQLenPdf::42 583 # What write queue length does an incoming req see
190 system.physmem.wrQLenPdf::43 547 # What write queue length does an incoming req see
191 system.physmem.wrQLenPdf::44 567 # What write queue length does an incoming req see
192 system.physmem.wrQLenPdf::45 540 # What write queue length does an incoming req see
193 system.physmem.wrQLenPdf::46 538 # What write queue length does an incoming req see
194 system.physmem.wrQLenPdf::47 536 # What write queue length does an incoming req see
195 system.physmem.wrQLenPdf::48 533 # What write queue length does an incoming req see
196 system.physmem.wrQLenPdf::49 534 # What write queue length does an incoming req see
197 system.physmem.wrQLenPdf::50 533 # What write queue length does an incoming req see
198 system.physmem.wrQLenPdf::51 534 # What write queue length does an incoming req see
199 system.physmem.wrQLenPdf::52 533 # What write queue length does an incoming req see
200 system.physmem.wrQLenPdf::53 544 # What write queue length does an incoming req see
201 system.physmem.wrQLenPdf::54 5 # What write queue length does an incoming req see
202 system.physmem.wrQLenPdf::55 4 # What write queue length does an incoming req see
203 system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
204 system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
205 system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
206 system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
207 system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
208 system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
209 system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
210 system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
211 system.physmem.bytesPerActivate::samples 949853 # Bytes accessed per row activation
212 system.physmem.bytesPerActivate::mean 1012.832967 # Bytes accessed per row activation
213 system.physmem.bytesPerActivate::gmean 998.129194 # Bytes accessed per row activation
214 system.physmem.bytesPerActivate::stdev 95.600820 # Bytes accessed per row activation
215 system.physmem.bytesPerActivate::0-127 4614 0.49% 0.49% # Bytes accessed per row activation
216 system.physmem.bytesPerActivate::128-255 3555 0.37% 0.86% # Bytes accessed per row activation
217 system.physmem.bytesPerActivate::256-383 1868 0.20% 1.06% # Bytes accessed per row activation
218 system.physmem.bytesPerActivate::384-511 1270 0.13% 1.19% # Bytes accessed per row activation
219 system.physmem.bytesPerActivate::512-639 998 0.11% 1.30% # Bytes accessed per row activation
220 system.physmem.bytesPerActivate::640-767 697 0.07% 1.37% # Bytes accessed per row activation
221 system.physmem.bytesPerActivate::768-895 628 0.07% 1.43% # Bytes accessed per row activation
222 system.physmem.bytesPerActivate::896-1023 802 0.08% 1.52% # Bytes accessed per row activation
223 system.physmem.bytesPerActivate::1024-1151 935421 98.48% 100.00% # Bytes accessed per row activation
224 system.physmem.bytesPerActivate::total 949853 # Bytes accessed per row activation
225 system.physmem.rdPerTurnAround::samples 5541 # Reads before turning the bus around for writes
226 system.physmem.rdPerTurnAround::mean 2709.372676 # Reads before turning the bus around for writes
227 system.physmem.rdPerTurnAround::stdev 121858.968991 # Reads before turning the bus around for writes
228 system.physmem.rdPerTurnAround::0-524287 5537 99.93% 99.93% # Reads before turning the bus around for writes
229 system.physmem.rdPerTurnAround::524288-1.04858e+06 2 0.04% 99.96% # Reads before turning the bus around for writes
230 system.physmem.rdPerTurnAround::2.09715e+06-2.62144e+06 1 0.02% 99.98% # Reads before turning the bus around for writes
231 system.physmem.rdPerTurnAround::8.38861e+06-8.9129e+06 1 0.02% 100.00% # Reads before turning the bus around for writes
232 system.physmem.rdPerTurnAround::total 5541 # Reads before turning the bus around for writes
233 system.physmem.wrPerTurnAround::samples 5541 # Writes before turning the bus around for reads
234 system.physmem.wrPerTurnAround::mean 19.245082 # Writes before turning the bus around for reads
235 system.physmem.wrPerTurnAround::gmean 18.302826 # Writes before turning the bus around for reads
236 system.physmem.wrPerTurnAround::stdev 7.619957 # Writes before turning the bus around for reads
237 system.physmem.wrPerTurnAround::16 3691 66.61% 66.61% # Writes before turning the bus around for reads
238 system.physmem.wrPerTurnAround::17 16 0.29% 66.90% # Writes before turning the bus around for reads
239 system.physmem.wrPerTurnAround::18 178 3.21% 70.11% # Writes before turning the bus around for reads
240 system.physmem.wrPerTurnAround::19 1008 18.19% 88.31% # Writes before turning the bus around for reads
241 system.physmem.wrPerTurnAround::20 44 0.79% 89.10% # Writes before turning the bus around for reads
242 system.physmem.wrPerTurnAround::21 25 0.45% 89.55% # Writes before turning the bus around for reads
243 system.physmem.wrPerTurnAround::22 20 0.36% 89.91% # Writes before turning the bus around for reads
244 system.physmem.wrPerTurnAround::23 16 0.29% 90.20% # Writes before turning the bus around for reads
245 system.physmem.wrPerTurnAround::24 5 0.09% 90.29% # Writes before turning the bus around for reads
246 system.physmem.wrPerTurnAround::25 2 0.04% 90.33% # Writes before turning the bus around for reads
247 system.physmem.wrPerTurnAround::26 1 0.02% 90.34% # Writes before turning the bus around for reads
248 system.physmem.wrPerTurnAround::32 1 0.02% 90.36% # Writes before turning the bus around for reads
249 system.physmem.wrPerTurnAround::34 1 0.02% 90.38% # Writes before turning the bus around for reads
250 system.physmem.wrPerTurnAround::39 2 0.04% 90.42% # Writes before turning the bus around for reads
251 system.physmem.wrPerTurnAround::40 1 0.02% 90.43% # Writes before turning the bus around for reads
252 system.physmem.wrPerTurnAround::41 143 2.58% 93.02% # Writes before turning the bus around for reads
253 system.physmem.wrPerTurnAround::42 305 5.50% 98.52% # Writes before turning the bus around for reads
254 system.physmem.wrPerTurnAround::43 21 0.38% 98.90% # Writes before turning the bus around for reads
255 system.physmem.wrPerTurnAround::44 14 0.25% 99.15% # Writes before turning the bus around for reads
256 system.physmem.wrPerTurnAround::45 20 0.36% 99.51% # Writes before turning the bus around for reads
257 system.physmem.wrPerTurnAround::46 15 0.27% 99.78% # Writes before turning the bus around for reads
258 system.physmem.wrPerTurnAround::47 5 0.09% 99.87% # Writes before turning the bus around for reads
259 system.physmem.wrPerTurnAround::48 3 0.05% 99.93% # Writes before turning the bus around for reads
260 system.physmem.wrPerTurnAround::49 1 0.02% 99.95% # Writes before turning the bus around for reads
261 system.physmem.wrPerTurnAround::50 3 0.05% 100.00% # Writes before turning the bus around for reads
262 system.physmem.wrPerTurnAround::total 5541 # Writes before turning the bus around for reads
263 system.physmem.totQLat 571195583500 # Total ticks spent queuing
264 system.physmem.totMemAccLat 674382869750 # Total ticks spent from burst creation until serviced by the DRAM
265 system.physmem.totBusLat 75063215000 # Total ticks spent in databus transfers
266 system.physmem.totBankLat 28124071250 # Total ticks spent accessing banks
267 system.physmem.avgQLat 38047.64 # Average queueing delay per DRAM burst
268 system.physmem.avgBankLat 1873.36 # Average bank access latency per DRAM burst
269 system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
270 system.physmem.avgMemAccLat 44921.00 # Average memory access latency per DRAM burst
271 system.physmem.avgRdBW 380.34 # Average DRAM read bandwidth in MiByte/s
272 system.physmem.avgWrBW 2.70 # Average achieved write bandwidth in MiByte/s
273 system.physmem.avgRdBWSys 51.24 # Average system read bandwidth in MiByte/s
274 system.physmem.avgWrBWSys 2.69 # Average system write bandwidth in MiByte/s
275 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
276 system.physmem.busUtil 2.99 # Data bus utilization in percentage
277 system.physmem.busUtilRead 2.97 # Data bus utilization in percentage for reads
278 system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes
279 system.physmem.avgRdQLen 7.11 # Average read queue length when enqueuing
280 system.physmem.avgWrQLen 26.53 # Average write queue length when enqueuing
281 system.physmem.readRowHits 14041195 # Number of row buffer hits during reads
282 system.physmem.writeRowHits 91389 # Number of row buffer hits during writes
283 system.physmem.readRowHitRate 93.53 # Row buffer hit rate for reads
284 system.physmem.writeRowHitRate 85.68 # Row buffer hit rate for writes
285 system.physmem.avgGap 158778.41 # Average gap between requests
286 system.physmem.pageHitRate 93.47 # Row buffer hit rate, read and write combined
287 system.physmem.prechargeAllPercent 4.34 # Percentage of time for which DRAM has all the banks in precharge state
288 system.realview.nvmem.bytes_read::cpu.inst 64 # Number of bytes read from this memory
289 system.realview.nvmem.bytes_read::total 64 # Number of bytes read from this memory
290 system.realview.nvmem.bytes_inst_read::cpu.inst 64 # Number of instructions bytes read from this memory
291 system.realview.nvmem.bytes_inst_read::total 64 # Number of instructions bytes read from this memory
292 system.realview.nvmem.num_reads::cpu.inst 1 # Number of read requests responded to by this memory
293 system.realview.nvmem.num_reads::total 1 # Number of read requests responded to by this memory
294 system.realview.nvmem.bw_read::cpu.inst 25 # Total read bandwidth from this memory (bytes/s)
295 system.realview.nvmem.bw_read::total 25 # Total read bandwidth from this memory (bytes/s)
296 system.realview.nvmem.bw_inst_read::cpu.inst 25 # Instruction read bandwidth from this memory (bytes/s)
297 system.realview.nvmem.bw_inst_read::total 25 # Instruction read bandwidth from this memory (bytes/s)
298 system.realview.nvmem.bw_total::cpu.inst 25 # Total bandwidth to/from this memory (bytes/s)
299 system.realview.nvmem.bw_total::total 25 # Total bandwidth to/from this memory (bytes/s)
300 system.membus.throughput 54878638 # Throughput (bytes/s)
301 system.membus.trans_dist::ReadReq 16149508 # Transaction distribution
302 system.membus.trans_dist::ReadResp 16149508 # Transaction distribution
303 system.membus.trans_dist::WriteReq 763349 # Transaction distribution
304 system.membus.trans_dist::WriteResp 763349 # Transaction distribution
305 system.membus.trans_dist::Writeback 59141 # Transaction distribution
306 system.membus.trans_dist::UpgradeReq 4671 # Transaction distribution
307 system.membus.trans_dist::SCUpgradeReq 3 # Transaction distribution
308 system.membus.trans_dist::UpgradeResp 4674 # Transaction distribution
309 system.membus.trans_dist::ReadExReq 131433 # Transaction distribution
310 system.membus.trans_dist::ReadExResp 131433 # Transaction distribution
311 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 2383044 # Packet count per connected master and slave (bytes)
312 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.nvmem.port 2 # Packet count per connected master and slave (bytes)
313 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.gic.pio 3760 # Packet count per connected master and slave (bytes)
314 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 2 # Packet count per connected master and slave (bytes)
315 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1885845 # Packet count per connected master and slave (bytes)
316 system.membus.pkt_count_system.cpu.l2cache.mem_side::total 4272653 # Packet count per connected master and slave (bytes)
317 system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 29884416 # Packet count per connected master and slave (bytes)
318 system.membus.pkt_count_system.iocache.mem_side::total 29884416 # Packet count per connected master and slave (bytes)
319 system.membus.pkt_count::total 34157069 # Packet count per connected master and slave (bytes)
320 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 2390454 # Cumulative packet size per connected master and slave (bytes)
321 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.realview.nvmem.port 64 # Cumulative packet size per connected master and slave (bytes)
322 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.realview.gic.pio 7520 # Cumulative packet size per connected master and slave (bytes)
323 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.realview.a9scu.pio 4 # Cumulative packet size per connected master and slave (bytes)
324 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 16697056 # Cumulative packet size per connected master and slave (bytes)
325 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 19095098 # Cumulative packet size per connected master and slave (bytes)
326 system.membus.tot_pkt_size_system.iocache.mem_side::system.physmem.port 119537664 # Cumulative packet size per connected master and slave (bytes)
327 system.membus.tot_pkt_size_system.iocache.mem_side::total 119537664 # Cumulative packet size per connected master and slave (bytes)
328 system.membus.tot_pkt_size::total 138632762 # Cumulative packet size per connected master and slave (bytes)
329 system.membus.data_through_bus 138632762 # Total data (bytes)
330 system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
331 system.membus.reqLayer0.occupancy 1487078000 # Layer occupancy (ticks)
332 system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
333 system.membus.reqLayer1.occupancy 1000 # Layer occupancy (ticks)
334 system.membus.reqLayer1.utilization 0.0 # Layer utilization (%)
335 system.membus.reqLayer2.occupancy 3653000 # Layer occupancy (ticks)
336 system.membus.reqLayer2.utilization 0.0 # Layer utilization (%)
337 system.membus.reqLayer4.occupancy 1500 # Layer occupancy (ticks)
338 system.membus.reqLayer4.utilization 0.0 # Layer utilization (%)
339 system.membus.reqLayer6.occupancy 17362845500 # Layer occupancy (ticks)
340 system.membus.reqLayer6.utilization 0.7 # Layer utilization (%)
341 system.membus.respLayer1.occupancy 4737809043 # Layer occupancy (ticks)
342 system.membus.respLayer1.utilization 0.2 # Layer utilization (%)
343 system.membus.respLayer2.occupancy 37210156152 # Layer occupancy (ticks)
344 system.membus.respLayer2.utilization 1.5 # Layer utilization (%)
345 system.cf0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD).
346 system.cf0.dma_read_bytes 0 # Number of bytes transfered via DMA reads (not PRD).
347 system.cf0.dma_read_txs 0 # Number of DMA read transactions (not PRD).
348 system.cf0.dma_write_full_pages 0 # Number of full page size DMA writes.
349 system.cf0.dma_write_bytes 0 # Number of bytes transfered via DMA writes.
350 system.cf0.dma_write_txs 0 # Number of DMA write transactions.
351 system.iobus.throughput 48266001 # Throughput (bytes/s)
352 system.iobus.trans_dist::ReadReq 16125556 # Transaction distribution
353 system.iobus.trans_dist::ReadResp 16125556 # Transaction distribution
354 system.iobus.trans_dist::WriteReq 8174 # Transaction distribution
355 system.iobus.trans_dist::WriteResp 8174 # Transaction distribution
356 system.iobus.pkt_count_system.bridge.master::system.realview.uart.pio 30038 # Packet count per connected master and slave (bytes)
357 system.iobus.pkt_count_system.bridge.master::system.realview.realview_io.pio 7936 # Packet count per connected master and slave (bytes)
358 system.iobus.pkt_count_system.bridge.master::system.realview.timer0.pio 516 # Packet count per connected master and slave (bytes)
359 system.iobus.pkt_count_system.bridge.master::system.realview.timer1.pio 1024 # Packet count per connected master and slave (bytes)
360 system.iobus.pkt_count_system.bridge.master::system.realview.clcd.pio 36 # Packet count per connected master and slave (bytes)
361 system.iobus.pkt_count_system.bridge.master::system.realview.kmi0.pio 124 # Packet count per connected master and slave (bytes)
362 system.iobus.pkt_count_system.bridge.master::system.realview.kmi1.pio 746 # Packet count per connected master and slave (bytes)
363 system.iobus.pkt_count_system.bridge.master::system.realview.cf_ctrl.pio 2342380 # Packet count per connected master and slave (bytes)
364 system.iobus.pkt_count_system.bridge.master::system.realview.dmac_fake.pio 16 # Packet count per connected master and slave (bytes)
365 system.iobus.pkt_count_system.bridge.master::system.realview.uart1_fake.pio 16 # Packet count per connected master and slave (bytes)
366 system.iobus.pkt_count_system.bridge.master::system.realview.uart2_fake.pio 16 # Packet count per connected master and slave (bytes)
367 system.iobus.pkt_count_system.bridge.master::system.realview.uart3_fake.pio 16 # Packet count per connected master and slave (bytes)
368 system.iobus.pkt_count_system.bridge.master::system.realview.smc_fake.pio 16 # Packet count per connected master and slave (bytes)
369 system.iobus.pkt_count_system.bridge.master::system.realview.sp810_fake.pio 20 # Packet count per connected master and slave (bytes)
370 system.iobus.pkt_count_system.bridge.master::system.realview.watchdog_fake.pio 16 # Packet count per connected master and slave (bytes)
371 system.iobus.pkt_count_system.bridge.master::system.realview.gpio0_fake.pio 16 # Packet count per connected master and slave (bytes)
372 system.iobus.pkt_count_system.bridge.master::system.realview.gpio1_fake.pio 16 # Packet count per connected master and slave (bytes)
373 system.iobus.pkt_count_system.bridge.master::system.realview.gpio2_fake.pio 16 # Packet count per connected master and slave (bytes)
374 system.iobus.pkt_count_system.bridge.master::system.realview.ssp_fake.pio 16 # Packet count per connected master and slave (bytes)
375 system.iobus.pkt_count_system.bridge.master::system.realview.sci_fake.pio 16 # Packet count per connected master and slave (bytes)
376 system.iobus.pkt_count_system.bridge.master::system.realview.aaci_fake.pio 16 # Packet count per connected master and slave (bytes)
377 system.iobus.pkt_count_system.bridge.master::system.realview.mmc_fake.pio 16 # Packet count per connected master and slave (bytes)
378 system.iobus.pkt_count_system.bridge.master::system.realview.rtc.pio 16 # Packet count per connected master and slave (bytes)
379 system.iobus.pkt_count_system.bridge.master::total 2383044 # Packet count per connected master and slave (bytes)
380 system.iobus.pkt_count_system.realview.clcd.dma::system.iocache.cpu_side 29884416 # Packet count per connected master and slave (bytes)
381 system.iobus.pkt_count_system.realview.clcd.dma::total 29884416 # Packet count per connected master and slave (bytes)
382 system.iobus.pkt_count::total 32267460 # Packet count per connected master and slave (bytes)
383 system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart.pio 39333 # Cumulative packet size per connected master and slave (bytes)
384 system.iobus.tot_pkt_size_system.bridge.master::system.realview.realview_io.pio 15872 # Cumulative packet size per connected master and slave (bytes)
385 system.iobus.tot_pkt_size_system.bridge.master::system.realview.timer0.pio 1032 # Cumulative packet size per connected master and slave (bytes)
386 system.iobus.tot_pkt_size_system.bridge.master::system.realview.timer1.pio 2048 # Cumulative packet size per connected master and slave (bytes)
387 system.iobus.tot_pkt_size_system.bridge.master::system.realview.clcd.pio 72 # Cumulative packet size per connected master and slave (bytes)
388 system.iobus.tot_pkt_size_system.bridge.master::system.realview.kmi0.pio 86 # Cumulative packet size per connected master and slave (bytes)
389 system.iobus.tot_pkt_size_system.bridge.master::system.realview.kmi1.pio 397 # Cumulative packet size per connected master and slave (bytes)
390 system.iobus.tot_pkt_size_system.bridge.master::system.realview.cf_ctrl.pio 2331126 # Cumulative packet size per connected master and slave (bytes)
391 system.iobus.tot_pkt_size_system.bridge.master::system.realview.dmac_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
392 system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
393 system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
394 system.iobus.tot_pkt_size_system.bridge.master::system.realview.uart3_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
395 system.iobus.tot_pkt_size_system.bridge.master::system.realview.smc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
396 system.iobus.tot_pkt_size_system.bridge.master::system.realview.sp810_fake.pio 40 # Cumulative packet size per connected master and slave (bytes)
397 system.iobus.tot_pkt_size_system.bridge.master::system.realview.watchdog_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
398 system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio0_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
399 system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio1_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
400 system.iobus.tot_pkt_size_system.bridge.master::system.realview.gpio2_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
401 system.iobus.tot_pkt_size_system.bridge.master::system.realview.ssp_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
402 system.iobus.tot_pkt_size_system.bridge.master::system.realview.sci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
403 system.iobus.tot_pkt_size_system.bridge.master::system.realview.aaci_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
404 system.iobus.tot_pkt_size_system.bridge.master::system.realview.mmc_fake.pio 32 # Cumulative packet size per connected master and slave (bytes)
405 system.iobus.tot_pkt_size_system.bridge.master::system.realview.rtc.pio 32 # Cumulative packet size per connected master and slave (bytes)
406 system.iobus.tot_pkt_size_system.bridge.master::total 2390454 # Cumulative packet size per connected master and slave (bytes)
407 system.iobus.tot_pkt_size_system.realview.clcd.dma::system.iocache.cpu_side 119537664 # Cumulative packet size per connected master and slave (bytes)
408 system.iobus.tot_pkt_size_system.realview.clcd.dma::total 119537664 # Cumulative packet size per connected master and slave (bytes)
409 system.iobus.tot_pkt_size::total 121928118 # Cumulative packet size per connected master and slave (bytes)
410 system.iobus.data_through_bus 121928118 # Total data (bytes)
411 system.iobus.reqLayer0.occupancy 21111000 # Layer occupancy (ticks)
412 system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%)
413 system.iobus.reqLayer1.occupancy 3973000 # Layer occupancy (ticks)
414 system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%)
415 system.iobus.reqLayer2.occupancy 516000 # Layer occupancy (ticks)
416 system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%)
417 system.iobus.reqLayer3.occupancy 518000 # Layer occupancy (ticks)
418 system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%)
419 system.iobus.reqLayer4.occupancy 27000 # Layer occupancy (ticks)
420 system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%)
421 system.iobus.reqLayer5.occupancy 74000 # Layer occupancy (ticks)
422 system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%)
423 system.iobus.reqLayer6.occupancy 445000 # Layer occupancy (ticks)
424 system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%)
425 system.iobus.reqLayer7.occupancy 1172909000 # Layer occupancy (ticks)
426 system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%)
427 system.iobus.reqLayer9.occupancy 8000 # Layer occupancy (ticks)
428 system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%)
429 system.iobus.reqLayer10.occupancy 8000 # Layer occupancy (ticks)
430 system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%)
431 system.iobus.reqLayer11.occupancy 8000 # Layer occupancy (ticks)
432 system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%)
433 system.iobus.reqLayer12.occupancy 8000 # Layer occupancy (ticks)
434 system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%)
435 system.iobus.reqLayer13.occupancy 8000 # Layer occupancy (ticks)
436 system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%)
437 system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks)
438 system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%)
439 system.iobus.reqLayer15.occupancy 8000 # Layer occupancy (ticks)
440 system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%)
441 system.iobus.reqLayer16.occupancy 8000 # Layer occupancy (ticks)
442 system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%)
443 system.iobus.reqLayer17.occupancy 8000 # Layer occupancy (ticks)
444 system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%)
445 system.iobus.reqLayer18.occupancy 8000 # Layer occupancy (ticks)
446 system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%)
447 system.iobus.reqLayer19.occupancy 8000 # Layer occupancy (ticks)
448 system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%)
449 system.iobus.reqLayer20.occupancy 8000 # Layer occupancy (ticks)
450 system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%)
451 system.iobus.reqLayer21.occupancy 8000 # Layer occupancy (ticks)
452 system.iobus.reqLayer21.utilization 0.0 # Layer utilization (%)
453 system.iobus.reqLayer22.occupancy 8000 # Layer occupancy (ticks)
454 system.iobus.reqLayer22.utilization 0.0 # Layer utilization (%)
455 system.iobus.reqLayer23.occupancy 8000 # Layer occupancy (ticks)
456 system.iobus.reqLayer23.utilization 0.0 # Layer utilization (%)
457 system.iobus.reqLayer25.occupancy 14942208000 # Layer occupancy (ticks)
458 system.iobus.reqLayer25.utilization 0.6 # Layer utilization (%)
459 system.iobus.respLayer0.occupancy 2374870000 # Layer occupancy (ticks)
460 system.iobus.respLayer0.utilization 0.1 # Layer utilization (%)
461 system.iobus.respLayer1.occupancy 37245686848 # Layer occupancy (ticks)
462 system.iobus.respLayer1.utilization 1.5 # Layer utilization (%)
463 system.cpu_clk_domain.clock 500 # Clock period in ticks
464 system.cpu.branchPred.lookups 14755327 # Number of BP lookups
465 system.cpu.branchPred.condPredicted 11837490 # Number of conditional branches predicted
466 system.cpu.branchPred.condIncorrect 706705 # Number of conditional branches incorrect
467 system.cpu.branchPred.BTBLookups 9530563 # Number of BTB lookups
468 system.cpu.branchPred.BTBHits 7665782 # Number of BTB hits
469 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
470 system.cpu.branchPred.BTBHitPct 80.433674 # BTB Hit Percentage
471 system.cpu.branchPred.usedRAS 1400618 # Number of times the RAS was used to get a target.
472 system.cpu.branchPred.RASInCorrect 72971 # Number of incorrect RAS predictions.
473 system.cpu.checker.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
474 system.cpu.checker.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
475 system.cpu.checker.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
476 system.cpu.checker.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
477 system.cpu.checker.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
478 system.cpu.checker.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
479 system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
480 system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
481 system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
482 system.cpu.checker.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
483 system.cpu.checker.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
484 system.cpu.checker.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
485 system.cpu.checker.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
486 system.cpu.checker.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
487 system.cpu.checker.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
488 system.cpu.checker.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
489 system.cpu.checker.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
490 system.cpu.checker.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
491 system.cpu.checker.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
492 system.cpu.checker.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
493 system.cpu.checker.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
494 system.cpu.checker.dtb.inst_hits 0 # ITB inst hits
495 system.cpu.checker.dtb.inst_misses 0 # ITB inst misses
496 system.cpu.checker.dtb.read_hits 14987589 # DTB read hits
497 system.cpu.checker.dtb.read_misses 7306 # DTB read misses
498 system.cpu.checker.dtb.write_hits 11227681 # DTB write hits
499 system.cpu.checker.dtb.write_misses 2191 # DTB write misses
500 system.cpu.checker.dtb.flush_tlb 4 # Number of times complete TLB was flushed
501 system.cpu.checker.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
502 system.cpu.checker.dtb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
503 system.cpu.checker.dtb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
504 system.cpu.checker.dtb.flush_entries 3398 # Number of entries that have been flushed from TLB
505 system.cpu.checker.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
506 system.cpu.checker.dtb.prefetch_faults 180 # Number of TLB faults due to prefetch
507 system.cpu.checker.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
508 system.cpu.checker.dtb.perms_faults 452 # Number of TLB faults due to permissions restrictions
509 system.cpu.checker.dtb.read_accesses 14994895 # DTB read accesses
510 system.cpu.checker.dtb.write_accesses 11229872 # DTB write accesses
511 system.cpu.checker.dtb.inst_accesses 0 # ITB inst accesses
512 system.cpu.checker.dtb.hits 26215270 # DTB hits
513 system.cpu.checker.dtb.misses 9497 # DTB misses
514 system.cpu.checker.dtb.accesses 26224767 # DTB accesses
515 system.cpu.checker.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
516 system.cpu.checker.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
517 system.cpu.checker.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
518 system.cpu.checker.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
519 system.cpu.checker.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
520 system.cpu.checker.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
521 system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
522 system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
523 system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
524 system.cpu.checker.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
525 system.cpu.checker.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
526 system.cpu.checker.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
527 system.cpu.checker.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
528 system.cpu.checker.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
529 system.cpu.checker.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
530 system.cpu.checker.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
531 system.cpu.checker.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
532 system.cpu.checker.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
533 system.cpu.checker.istage2_mmu.stage2_tlb.hits 0 # DTB hits
534 system.cpu.checker.istage2_mmu.stage2_tlb.misses 0 # DTB misses
535 system.cpu.checker.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
536 system.cpu.checker.itb.inst_hits 61483612 # ITB inst hits
537 system.cpu.checker.itb.inst_misses 4473 # ITB inst misses
538 system.cpu.checker.itb.read_hits 0 # DTB read hits
539 system.cpu.checker.itb.read_misses 0 # DTB read misses
540 system.cpu.checker.itb.write_hits 0 # DTB write hits
541 system.cpu.checker.itb.write_misses 0 # DTB write misses
542 system.cpu.checker.itb.flush_tlb 4 # Number of times complete TLB was flushed
543 system.cpu.checker.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
544 system.cpu.checker.itb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
545 system.cpu.checker.itb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
546 system.cpu.checker.itb.flush_entries 2372 # Number of entries that have been flushed from TLB
547 system.cpu.checker.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
548 system.cpu.checker.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
549 system.cpu.checker.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
550 system.cpu.checker.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
551 system.cpu.checker.itb.read_accesses 0 # DTB read accesses
552 system.cpu.checker.itb.write_accesses 0 # DTB write accesses
553 system.cpu.checker.itb.inst_accesses 61488085 # ITB inst accesses
554 system.cpu.checker.itb.hits 61483612 # DTB hits
555 system.cpu.checker.itb.misses 4473 # DTB misses
556 system.cpu.checker.itb.accesses 61488085 # DTB accesses
557 system.cpu.checker.numCycles 77887007 # number of cpu cycles simulated
558 system.cpu.checker.numWorkItemsStarted 0 # number of work items this cpu started
559 system.cpu.checker.numWorkItemsCompleted 0 # number of work items this cpu completed
560 system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
561 system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
562 system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
563 system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
564 system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
565 system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
566 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
567 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
568 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
569 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
570 system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
571 system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
572 system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
573 system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
574 system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
575 system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
576 system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
577 system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
578 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
579 system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
580 system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
581 system.cpu.dtb.inst_hits 0 # ITB inst hits
582 system.cpu.dtb.inst_misses 0 # ITB inst misses
583 system.cpu.dtb.read_hits 51187284 # DTB read hits
584 system.cpu.dtb.read_misses 65383 # DTB read misses
585 system.cpu.dtb.write_hits 11703682 # DTB write hits
586 system.cpu.dtb.write_misses 15916 # DTB write misses
587 system.cpu.dtb.flush_tlb 4 # Number of times complete TLB was flushed
588 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
589 system.cpu.dtb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
590 system.cpu.dtb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
591 system.cpu.dtb.flush_entries 3484 # Number of entries that have been flushed from TLB
592 system.cpu.dtb.align_faults 2464 # Number of TLB faults due to alignment restrictions
593 system.cpu.dtb.prefetch_faults 408 # Number of TLB faults due to prefetch
594 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
595 system.cpu.dtb.perms_faults 1363 # Number of TLB faults due to permissions restrictions
596 system.cpu.dtb.read_accesses 51252667 # DTB read accesses
597 system.cpu.dtb.write_accesses 11719598 # DTB write accesses
598 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
599 system.cpu.dtb.hits 62890966 # DTB hits
600 system.cpu.dtb.misses 81299 # DTB misses
601 system.cpu.dtb.accesses 62972265 # DTB accesses
602 system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
603 system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
604 system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
605 system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
606 system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
607 system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
608 system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
609 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
610 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
611 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
612 system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
613 system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
614 system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
615 system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
616 system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
617 system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
618 system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
619 system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
620 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
621 system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
622 system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
623 system.cpu.itb.inst_hits 11527099 # ITB inst hits
624 system.cpu.itb.inst_misses 11249 # ITB inst misses
625 system.cpu.itb.read_hits 0 # DTB read hits
626 system.cpu.itb.read_misses 0 # DTB read misses
627 system.cpu.itb.write_hits 0 # DTB write hits
628 system.cpu.itb.write_misses 0 # DTB write misses
629 system.cpu.itb.flush_tlb 4 # Number of times complete TLB was flushed
630 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
631 system.cpu.itb.flush_tlb_mva_asid 2878 # Number of times TLB was flushed by MVA & ASID
632 system.cpu.itb.flush_tlb_asid 126 # Number of times TLB was flushed by ASID
633 system.cpu.itb.flush_entries 2504 # Number of entries that have been flushed from TLB
634 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
635 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
636 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
637 system.cpu.itb.perms_faults 2978 # Number of TLB faults due to permissions restrictions
638 system.cpu.itb.read_accesses 0 # DTB read accesses
639 system.cpu.itb.write_accesses 0 # DTB write accesses
640 system.cpu.itb.inst_accesses 11538348 # ITB inst accesses
641 system.cpu.itb.hits 11527099 # DTB hits
642 system.cpu.itb.misses 11249 # DTB misses
643 system.cpu.itb.accesses 11538348 # DTB accesses
644 system.cpu.numCycles 477119451 # number of cpu cycles simulated
645 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
646 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
647 system.cpu.fetch.icacheStallCycles 29745347 # Number of cycles fetch is stalled on an Icache miss
648 system.cpu.fetch.Insts 90343663 # Number of instructions fetch has processed
649 system.cpu.fetch.Branches 14755327 # Number of branches that fetch encountered
650 system.cpu.fetch.predictedBranches 9066400 # Number of branches that fetch has predicted taken
651 system.cpu.fetch.Cycles 20160515 # Number of cycles fetch has run and was not squashing or blocked
652 system.cpu.fetch.SquashCycles 4659374 # Number of cycles fetch has spent squashing
653 system.cpu.fetch.TlbCycles 121718 # Number of cycles fetch has spent waiting for tlb
654 system.cpu.fetch.BlockedCycles 98274067 # Number of cycles fetch has spent blocked
655 system.cpu.fetch.MiscStallCycles 2638 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
656 system.cpu.fetch.PendingTrapStallCycles 88444 # Number of stall cycles due to pending traps
657 system.cpu.fetch.PendingQuiesceStallCycles 2690508 # Number of stall cycles due to pending quiesce instructions
658 system.cpu.fetch.IcacheWaitRetryStallCycles 430 # Number of stall cycles due to full MSHR
659 system.cpu.fetch.CacheLines 11523637 # Number of cache lines fetched
660 system.cpu.fetch.IcacheSquashes 709778 # Number of outstanding Icache misses that were squashed
661 system.cpu.fetch.ItlbSquashes 5230 # Number of outstanding ITLB misses that were squashed
662 system.cpu.fetch.rateDist::samples 154294046 # Number of instructions fetched each cycle (Total)
663 system.cpu.fetch.rateDist::mean 0.730147 # Number of instructions fetched each cycle (Total)
664 system.cpu.fetch.rateDist::stdev 2.081756 # Number of instructions fetched each cycle (Total)
665 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
666 system.cpu.fetch.rateDist::0 134149007 86.94% 86.94% # Number of instructions fetched each cycle (Total)
667 system.cpu.fetch.rateDist::1 1305162 0.85% 87.79% # Number of instructions fetched each cycle (Total)
668 system.cpu.fetch.rateDist::2 1712027 1.11% 88.90% # Number of instructions fetched each cycle (Total)
669 system.cpu.fetch.rateDist::3 2298089 1.49% 90.39% # Number of instructions fetched each cycle (Total)
670 system.cpu.fetch.rateDist::4 2109453 1.37% 91.76% # Number of instructions fetched each cycle (Total)
671 system.cpu.fetch.rateDist::5 1103374 0.72% 92.47% # Number of instructions fetched each cycle (Total)
672 system.cpu.fetch.rateDist::6 2555030 1.66% 94.13% # Number of instructions fetched each cycle (Total)
673 system.cpu.fetch.rateDist::7 746204 0.48% 94.61% # Number of instructions fetched each cycle (Total)
674 system.cpu.fetch.rateDist::8 8315700 5.39% 100.00% # Number of instructions fetched each cycle (Total)
675 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
676 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
677 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
678 system.cpu.fetch.rateDist::total 154294046 # Number of instructions fetched each cycle (Total)
679 system.cpu.fetch.branchRate 0.030926 # Number of branch fetches per cycle
680 system.cpu.fetch.rate 0.189352 # Number of inst fetches per cycle
681 system.cpu.decode.IdleCycles 31777956 # Number of cycles decode is idle
682 system.cpu.decode.BlockedCycles 100129696 # Number of cycles decode is blocked
683 system.cpu.decode.RunCycles 18080387 # Number of cycles decode is running
684 system.cpu.decode.UnblockCycles 1265250 # Number of cycles decode is unblocking
685 system.cpu.decode.SquashCycles 3040757 # Number of cycles decode is squashing
686 system.cpu.decode.BranchResolved 1958128 # Number of times decode resolved a branch
687 system.cpu.decode.BranchMispred 172070 # Number of times decode detected a branch misprediction
688 system.cpu.decode.DecodedInsts 107328179 # Number of instructions handled by decode
689 system.cpu.decode.SquashedInsts 570705 # Number of squashed instructions handled by decode
690 system.cpu.rename.SquashCycles 3040757 # Number of cycles rename is squashing
691 system.cpu.rename.IdleCycles 33516419 # Number of cycles rename is idle
692 system.cpu.rename.BlockCycles 38693091 # Number of cycles rename is blocking
693 system.cpu.rename.serializeStallCycles 55142047 # count of cycles rename stalled for serializing inst
694 system.cpu.rename.RunCycles 17591419 # Number of cycles rename is running
695 system.cpu.rename.UnblockCycles 6310313 # Number of cycles rename is unblocking
696 system.cpu.rename.RenamedInsts 102323009 # Number of instructions processed by rename
697 system.cpu.rename.ROBFullEvents 472 # Number of times rename has blocked due to ROB full
698 system.cpu.rename.IQFullEvents 1000039 # Number of times rename has blocked due to IQ full
699 system.cpu.rename.LSQFullEvents 4066050 # Number of times rename has blocked due to LSQ full
700 system.cpu.rename.FullRegisterEvents 733 # Number of times there has been no free registers
701 system.cpu.rename.RenamedOperands 106393961 # Number of destination operands rename has renamed
702 system.cpu.rename.RenameLookups 474042454 # Number of register rename lookups that rename has made
703 system.cpu.rename.int_rename_lookups 432890289 # Number of integer rename lookups
704 system.cpu.rename.fp_rename_lookups 10421 # Number of floating rename lookups
705 system.cpu.rename.CommittedMaps 78727775 # Number of HB maps that are committed
706 system.cpu.rename.UndoneMaps 27666185 # Number of HB maps that are undone due to squashing
707 system.cpu.rename.serializingInsts 1171025 # count of serializing insts renamed
708 system.cpu.rename.tempSerializingInsts 1077190 # count of temporary serializing insts renamed
709 system.cpu.rename.skidInsts 12642564 # count of insts added to the skid buffer
710 system.cpu.memDep0.insertedLoads 19725934 # Number of loads inserted to the mem dependence unit.
711 system.cpu.memDep0.insertedStores 13308899 # Number of stores inserted to the mem dependence unit.
712 system.cpu.memDep0.conflictingLoads 1965192 # Number of conflicting loads.
713 system.cpu.memDep0.conflictingStores 2472766 # Number of conflicting stores.
714 system.cpu.iq.iqInstsAdded 95138203 # Number of instructions added to the IQ (excludes non-spec)
715 system.cpu.iq.iqNonSpecInstsAdded 1987496 # Number of non-speculative instructions added to the IQ
716 system.cpu.iq.iqInstsIssued 122932074 # Number of instructions issued
717 system.cpu.iq.iqSquashedInstsIssued 165549 # Number of squashed instructions issued
718 system.cpu.iq.iqSquashedInstsExamined 18954995 # Number of squashed instructions iterated over during squash; mainly for profiling
719 system.cpu.iq.iqSquashedOperandsExamined 47273204 # Number of squashed operands that are examined and possibly removed from graph
720 system.cpu.iq.iqSquashedNonSpecRemoved 505173 # Number of squashed non-spec instructions that were removed
721 system.cpu.iq.issued_per_cycle::samples 154294046 # Number of insts issued each cycle
722 system.cpu.iq.issued_per_cycle::mean 0.796739 # Number of insts issued each cycle
723 system.cpu.iq.issued_per_cycle::stdev 1.515436 # Number of insts issued each cycle
724 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
725 system.cpu.iq.issued_per_cycle::0 109928517 71.25% 71.25% # Number of insts issued each cycle
726 system.cpu.iq.issued_per_cycle::1 14405522 9.34% 80.58% # Number of insts issued each cycle
727 system.cpu.iq.issued_per_cycle::2 6874407 4.46% 85.04% # Number of insts issued each cycle
728 system.cpu.iq.issued_per_cycle::3 5677816 3.68% 88.72% # Number of insts issued each cycle
729 system.cpu.iq.issued_per_cycle::4 12311103 7.98% 96.70% # Number of insts issued each cycle
730 system.cpu.iq.issued_per_cycle::5 2805861 1.82% 98.52% # Number of insts issued each cycle
731 system.cpu.iq.issued_per_cycle::6 1693952 1.10% 99.61% # Number of insts issued each cycle
732 system.cpu.iq.issued_per_cycle::7 468083 0.30% 99.92% # Number of insts issued each cycle
733 system.cpu.iq.issued_per_cycle::8 128785 0.08% 100.00% # Number of insts issued each cycle
734 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
735 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
736 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
737 system.cpu.iq.issued_per_cycle::total 154294046 # Number of insts issued each cycle
738 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
739 system.cpu.iq.fu_full::IntAlu 61713 0.70% 0.70% # attempts to use FU when none available
740 system.cpu.iq.fu_full::IntMult 4 0.00% 0.70% # attempts to use FU when none available
741 system.cpu.iq.fu_full::IntDiv 0 0.00% 0.70% # attempts to use FU when none available
742 system.cpu.iq.fu_full::FloatAdd 0 0.00% 0.70% # attempts to use FU when none available
743 system.cpu.iq.fu_full::FloatCmp 0 0.00% 0.70% # attempts to use FU when none available
744 system.cpu.iq.fu_full::FloatCvt 0 0.00% 0.70% # attempts to use FU when none available
745 system.cpu.iq.fu_full::FloatMult 0 0.00% 0.70% # attempts to use FU when none available
746 system.cpu.iq.fu_full::FloatDiv 0 0.00% 0.70% # attempts to use FU when none available
747 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 0.70% # attempts to use FU when none available
748 system.cpu.iq.fu_full::SimdAdd 0 0.00% 0.70% # attempts to use FU when none available
749 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 0.70% # attempts to use FU when none available
750 system.cpu.iq.fu_full::SimdAlu 0 0.00% 0.70% # attempts to use FU when none available
751 system.cpu.iq.fu_full::SimdCmp 0 0.00% 0.70% # attempts to use FU when none available
752 system.cpu.iq.fu_full::SimdCvt 0 0.00% 0.70% # attempts to use FU when none available
753 system.cpu.iq.fu_full::SimdMisc 0 0.00% 0.70% # attempts to use FU when none available
754 system.cpu.iq.fu_full::SimdMult 0 0.00% 0.70% # attempts to use FU when none available
755 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 0.70% # attempts to use FU when none available
756 system.cpu.iq.fu_full::SimdShift 0 0.00% 0.70% # attempts to use FU when none available
757 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 0.70% # attempts to use FU when none available
758 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 0.70% # attempts to use FU when none available
759 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 0.70% # attempts to use FU when none available
760 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 0.70% # attempts to use FU when none available
761 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 0.70% # attempts to use FU when none available
762 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 0.70% # attempts to use FU when none available
763 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 0.70% # attempts to use FU when none available
764 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 0.70% # attempts to use FU when none available
765 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 0.70% # attempts to use FU when none available
766 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 0.70% # attempts to use FU when none available
767 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 0.70% # attempts to use FU when none available
768 system.cpu.iq.fu_full::MemRead 8365366 94.65% 95.35% # attempts to use FU when none available
769 system.cpu.iq.fu_full::MemWrite 411034 4.65% 100.00% # attempts to use FU when none available
770 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
771 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
772 system.cpu.iq.FU_type_0::No_OpClass 28518 0.02% 0.02% # Type of FU issued
773 system.cpu.iq.FU_type_0::IntAlu 57971139 47.16% 47.18% # Type of FU issued
774 system.cpu.iq.FU_type_0::IntMult 93360 0.08% 47.26% # Type of FU issued
775 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 47.26% # Type of FU issued
776 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 47.26% # Type of FU issued
777 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 47.26% # Type of FU issued
778 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 47.26% # Type of FU issued
779 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 47.26% # Type of FU issued
780 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 47.26% # Type of FU issued
781 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 47.26% # Type of FU issued
782 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 47.26% # Type of FU issued
783 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 47.26% # Type of FU issued
784 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 47.26% # Type of FU issued
785 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 47.26% # Type of FU issued
786 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 47.26% # Type of FU issued
787 system.cpu.iq.FU_type_0::SimdMisc 25 0.00% 47.26% # Type of FU issued
788 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 47.26% # Type of FU issued
789 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 47.26% # Type of FU issued
790 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 47.26% # Type of FU issued
791 system.cpu.iq.FU_type_0::SimdShiftAcc 18 0.00% 47.26% # Type of FU issued
792 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 47.26% # Type of FU issued
793 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 47.26% # Type of FU issued
794 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 47.26% # Type of FU issued
795 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 47.26% # Type of FU issued
796 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 47.26% # Type of FU issued
797 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 47.26% # Type of FU issued
798 system.cpu.iq.FU_type_0::SimdFloatMisc 2113 0.00% 47.26% # Type of FU issued
799 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 47.26% # Type of FU issued
800 system.cpu.iq.FU_type_0::SimdFloatMultAcc 19 0.00% 47.26% # Type of FU issued
801 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 47.26% # Type of FU issued
802 system.cpu.iq.FU_type_0::MemRead 52513425 42.72% 89.98% # Type of FU issued
803 system.cpu.iq.FU_type_0::MemWrite 12323457 10.02% 100.00% # Type of FU issued
804 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
805 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
806 system.cpu.iq.FU_type_0::total 122932074 # Type of FU issued
807 system.cpu.iq.rate 0.257655 # Inst issue rate
808 system.cpu.iq.fu_busy_cnt 8838117 # FU busy when requested
809 system.cpu.iq.fu_busy_rate 0.071894 # FU busy rate (busy events/executed inst)
810 system.cpu.iq.int_inst_queue_reads 409219406 # Number of integer instruction queue reads
811 system.cpu.iq.int_inst_queue_writes 116097301 # Number of integer instruction queue writes
812 system.cpu.iq.int_inst_queue_wakeup_accesses 85490758 # Number of integer instruction queue wakeup accesses
813 system.cpu.iq.fp_inst_queue_reads 23382 # Number of floating instruction queue reads
814 system.cpu.iq.fp_inst_queue_writes 12446 # Number of floating instruction queue writes
815 system.cpu.iq.fp_inst_queue_wakeup_accesses 10288 # Number of floating instruction queue wakeup accesses
816 system.cpu.iq.int_alu_accesses 131729199 # Number of integer alu accesses
817 system.cpu.iq.fp_alu_accesses 12474 # Number of floating point alu accesses
818 system.cpu.iew.lsq.thread0.forwLoads 624027 # Number of loads that had data forwarded from stores
819 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
820 system.cpu.iew.lsq.thread0.squashedLoads 4071144 # Number of loads squashed
821 system.cpu.iew.lsq.thread0.ignoredResponses 6793 # Number of memory responses ignored because the instruction is squashed
822 system.cpu.iew.lsq.thread0.memOrderViolation 30196 # Number of memory ordering violations
823 system.cpu.iew.lsq.thread0.squashedStores 1576838 # Number of stores squashed
824 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
825 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
826 system.cpu.iew.lsq.thread0.rescheduledLoads 34107946 # Number of loads that were rescheduled
827 system.cpu.iew.lsq.thread0.cacheBlocked 680806 # Number of times an access to memory failed due to the cache being blocked
828 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
829 system.cpu.iew.iewSquashCycles 3040757 # Number of cycles IEW is squashing
830 system.cpu.iew.iewBlockCycles 30225758 # Number of cycles IEW is blocking
831 system.cpu.iew.iewUnblockCycles 434257 # Number of cycles IEW is unblocking
832 system.cpu.iew.iewDispatchedInsts 97346977 # Number of instructions dispatched to IQ
833 system.cpu.iew.iewDispSquashedInsts 205962 # Number of squashed instructions skipped by dispatch
834 system.cpu.iew.iewDispLoadInsts 19725934 # Number of dispatched load instructions
835 system.cpu.iew.iewDispStoreInsts 13308899 # Number of dispatched store instructions
836 system.cpu.iew.iewDispNonSpecInsts 1415361 # Number of dispatched non-speculative instructions
837 system.cpu.iew.iewIQFullEvents 113324 # Number of times the IQ has become full, causing a stall
838 system.cpu.iew.iewLSQFullEvents 3429 # Number of times the LSQ has become full, causing a stall
839 system.cpu.iew.memOrderViolationEvents 30196 # Number of memory order violations
840 system.cpu.iew.predictedTakenIncorrect 351437 # Number of branches that were predicted taken incorrectly
841 system.cpu.iew.predictedNotTakenIncorrect 270055 # Number of branches that were predicted not taken incorrectly
842 system.cpu.iew.branchMispredicts 621492 # Number of branch mispredicts detected at execute
843 system.cpu.iew.iewExecutedInsts 120854906 # Number of executed instructions
844 system.cpu.iew.iewExecLoadInsts 51874598 # Number of load instructions executed
845 system.cpu.iew.iewExecSquashedInsts 2077168 # Number of squashed instructions skipped in execute
846 system.cpu.iew.exec_swp 0 # number of swp insts executed
847 system.cpu.iew.exec_nop 221278 # number of nop insts executed
848 system.cpu.iew.exec_refs 64090111 # number of memory reference insts executed
849 system.cpu.iew.exec_branches 11821235 # Number of branches executed
850 system.cpu.iew.exec_stores 12215513 # Number of stores executed
851 system.cpu.iew.exec_rate 0.253301 # Inst execution rate
852 system.cpu.iew.wb_sent 119911072 # cumulative count of insts sent to commit
853 system.cpu.iew.wb_count 85501046 # cumulative count of insts written-back
854 system.cpu.iew.wb_producers 47029089 # num instructions producing a value
855 system.cpu.iew.wb_consumers 87607932 # num instructions consuming a value
856 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
857 system.cpu.iew.wb_rate 0.179203 # insts written-back per cycle
858 system.cpu.iew.wb_fanout 0.536813 # average fanout of values written-back
859 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
860 system.cpu.commit.commitSquashedInsts 18687715 # The number of squashed insts skipped by commit
861 system.cpu.commit.commitNonSpecStalls 1482323 # The number of times commit has been forced to stall to communicate backwards
862 system.cpu.commit.branchMispredicts 537083 # The number of times a branch was mispredicted
863 system.cpu.commit.committed_per_cycle::samples 151253289 # Number of insts commited each cycle
864 system.cpu.commit.committed_per_cycle::mean 0.514049 # Number of insts commited each cycle
865 system.cpu.commit.committed_per_cycle::stdev 1.489960 # Number of insts commited each cycle
866 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
867 system.cpu.commit.committed_per_cycle::0 122784132 81.18% 81.18% # Number of insts commited each cycle
868 system.cpu.commit.committed_per_cycle::1 14644365 9.68% 90.86% # Number of insts commited each cycle
869 system.cpu.commit.committed_per_cycle::2 3917692 2.59% 93.45% # Number of insts commited each cycle
870 system.cpu.commit.committed_per_cycle::3 2132798 1.41% 94.86% # Number of insts commited each cycle
871 system.cpu.commit.committed_per_cycle::4 1620432 1.07% 95.93% # Number of insts commited each cycle
872 system.cpu.commit.committed_per_cycle::5 975760 0.65% 96.58% # Number of insts commited each cycle
873 system.cpu.commit.committed_per_cycle::6 1598249 1.06% 97.63% # Number of insts commited each cycle
874 system.cpu.commit.committed_per_cycle::7 715459 0.47% 98.11% # Number of insts commited each cycle
875 system.cpu.commit.committed_per_cycle::8 2864402 1.89% 100.00% # Number of insts commited each cycle
876 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
877 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
878 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
879 system.cpu.commit.committed_per_cycle::total 151253289 # Number of insts commited each cycle
880 system.cpu.commit.committedInsts 60460018 # Number of instructions committed
881 system.cpu.commit.committedOps 77751594 # Number of ops (including micro ops) committed
882 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
883 system.cpu.commit.refs 27386851 # Number of memory references committed
884 system.cpu.commit.loads 15654790 # Number of loads committed
885 system.cpu.commit.membars 403577 # Number of memory barriers committed
886 system.cpu.commit.branches 10306380 # Number of branches committed
887 system.cpu.commit.fp_insts 10212 # Number of committed floating point instructions.
888 system.cpu.commit.int_insts 69191623 # Number of committed integer instructions.
889 system.cpu.commit.function_calls 991253 # Number of function calls committed.
890 system.cpu.commit.bw_lim_events 2864402 # number cycles where commit BW limit reached
891 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
892 system.cpu.rob.rob_reads 242979782 # The number of ROB reads
893 system.cpu.rob.rob_writes 196005989 # The number of ROB writes
894 system.cpu.timesIdled 1777234 # Number of times that the entire CPU went into an idle state and unscheduled itself
895 system.cpu.idleCycles 322825405 # Total number of cycles that the CPU has spent unscheduled due to idling
896 system.cpu.quiesceCycles 4575137230 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt
897 system.cpu.committedInsts 60309637 # Number of Instructions Simulated
898 system.cpu.committedOps 77601213 # Number of Ops (including micro ops) Simulated
899 system.cpu.committedInsts_total 60309637 # Number of Instructions Simulated
900 system.cpu.cpi 7.911164 # CPI: Cycles Per Instruction
901 system.cpu.cpi_total 7.911164 # CPI: Total CPI of All Threads
902 system.cpu.ipc 0.126404 # IPC: Instructions Per Cycle
903 system.cpu.ipc_total 0.126404 # IPC: Total IPC of All Threads
904 system.cpu.int_regfile_reads 548698002 # number of integer regfile reads
905 system.cpu.int_regfile_writes 87552826 # number of integer regfile writes
906 system.cpu.fp_regfile_reads 8408 # number of floating regfile reads
907 system.cpu.fp_regfile_writes 2932 # number of floating regfile writes
908 system.cpu.misc_regfile_reads 268236665 # number of misc regfile reads
909 system.cpu.misc_regfile_writes 1173235 # number of misc regfile writes
910 system.cpu.toL2Bus.throughput 58867266 # Throughput (bytes/s)
911 system.cpu.toL2Bus.trans_dist::ReadReq 2659080 # Transaction distribution
912 system.cpu.toL2Bus.trans_dist::ReadResp 2659079 # Transaction distribution
913 system.cpu.toL2Bus.trans_dist::WriteReq 763349 # Transaction distribution
914 system.cpu.toL2Bus.trans_dist::WriteResp 763349 # Transaction distribution
915 system.cpu.toL2Bus.trans_dist::Writeback 607635 # Transaction distribution
916 system.cpu.toL2Bus.trans_dist::UpgradeReq 2959 # Transaction distribution
917 system.cpu.toL2Bus.trans_dist::SCUpgradeReq 16 # Transaction distribution
918 system.cpu.toL2Bus.trans_dist::UpgradeResp 2975 # Transaction distribution
919 system.cpu.toL2Bus.trans_dist::ReadExReq 246069 # Transaction distribution
920 system.cpu.toL2Bus.trans_dist::ReadExResp 246069 # Transaction distribution
921 system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1961962 # Packet count per connected master and slave (bytes)
922 system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 5796085 # Packet count per connected master and slave (bytes)
923 system.cpu.toL2Bus.pkt_count_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 30498 # Packet count per connected master and slave (bytes)
924 system.cpu.toL2Bus.pkt_count_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 129069 # Packet count per connected master and slave (bytes)
925 system.cpu.toL2Bus.pkt_count::total 7917614 # Packet count per connected master and slave (bytes)
926 system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 62744960 # Cumulative packet size per connected master and slave (bytes)
927 system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 85505466 # Cumulative packet size per connected master and slave (bytes)
928 system.cpu.toL2Bus.tot_pkt_size_system.cpu.itb.walker.dma::system.cpu.l2cache.cpu_side 40992 # Cumulative packet size per connected master and slave (bytes)
929 system.cpu.toL2Bus.tot_pkt_size_system.cpu.dtb.walker.dma::system.cpu.l2cache.cpu_side 214572 # Cumulative packet size per connected master and slave (bytes)
930 system.cpu.toL2Bus.tot_pkt_size::total 148505990 # Cumulative packet size per connected master and slave (bytes)
931 system.cpu.toL2Bus.data_through_bus 148505990 # Total data (bytes)
932 system.cpu.toL2Bus.snoop_data_through_bus 202724 # Total snoop data (bytes)
933 system.cpu.toL2Bus.reqLayer0.occupancy 3129185667 # Layer occupancy (ticks)
934 system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%)
935 system.cpu.toL2Bus.respLayer0.occupancy 1474638965 # Layer occupancy (ticks)
936 system.cpu.toL2Bus.respLayer0.utilization 0.1 # Layer utilization (%)
937 system.cpu.toL2Bus.respLayer1.occupancy 2549207556 # Layer occupancy (ticks)
938 system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%)
939 system.cpu.toL2Bus.respLayer2.occupancy 20255489 # Layer occupancy (ticks)
940 system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%)
941 system.cpu.toL2Bus.respLayer3.occupancy 75530794 # Layer occupancy (ticks)
942 system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%)
943 system.cpu.icache.tags.replacements 980897 # number of replacements
944 system.cpu.icache.tags.tagsinuse 511.570903 # Cycle average of tags in use
945 system.cpu.icache.tags.total_refs 10462766 # Total number of references to valid blocks.
946 system.cpu.icache.tags.sampled_refs 981409 # Sample count of references to valid blocks.
947 system.cpu.icache.tags.avg_refs 10.660964 # Average number of references to valid blocks.
948 system.cpu.icache.tags.warmup_cycle 6958078250 # Cycle when the warmup percentage was hit.
949 system.cpu.icache.tags.occ_blocks::cpu.inst 511.570903 # Average occupied blocks per requestor
950 system.cpu.icache.tags.occ_percent::cpu.inst 0.999162 # Average percentage of cache occupancy
951 system.cpu.icache.tags.occ_percent::total 0.999162 # Average percentage of cache occupancy
952 system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
953 system.cpu.icache.tags.age_task_id_blocks_1024::0 133 # Occupied blocks per task id
954 system.cpu.icache.tags.age_task_id_blocks_1024::1 217 # Occupied blocks per task id
955 system.cpu.icache.tags.age_task_id_blocks_1024::2 161 # Occupied blocks per task id
956 system.cpu.icache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id
957 system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
958 system.cpu.icache.tags.tag_accesses 12504958 # Number of tag accesses
959 system.cpu.icache.tags.data_accesses 12504958 # Number of data accesses
960 system.cpu.icache.ReadReq_hits::cpu.inst 10462766 # number of ReadReq hits
961 system.cpu.icache.ReadReq_hits::total 10462766 # number of ReadReq hits
962 system.cpu.icache.demand_hits::cpu.inst 10462766 # number of demand (read+write) hits
963 system.cpu.icache.demand_hits::total 10462766 # number of demand (read+write) hits
964 system.cpu.icache.overall_hits::cpu.inst 10462766 # number of overall hits
965 system.cpu.icache.overall_hits::total 10462766 # number of overall hits
966 system.cpu.icache.ReadReq_misses::cpu.inst 1060743 # number of ReadReq misses
967 system.cpu.icache.ReadReq_misses::total 1060743 # number of ReadReq misses
968 system.cpu.icache.demand_misses::cpu.inst 1060743 # number of demand (read+write) misses
969 system.cpu.icache.demand_misses::total 1060743 # number of demand (read+write) misses
970 system.cpu.icache.overall_misses::cpu.inst 1060743 # number of overall misses
971 system.cpu.icache.overall_misses::total 1060743 # number of overall misses
972 system.cpu.icache.ReadReq_miss_latency::cpu.inst 14268635888 # number of ReadReq miss cycles
973 system.cpu.icache.ReadReq_miss_latency::total 14268635888 # number of ReadReq miss cycles
974 system.cpu.icache.demand_miss_latency::cpu.inst 14268635888 # number of demand (read+write) miss cycles
975 system.cpu.icache.demand_miss_latency::total 14268635888 # number of demand (read+write) miss cycles
976 system.cpu.icache.overall_miss_latency::cpu.inst 14268635888 # number of overall miss cycles
977 system.cpu.icache.overall_miss_latency::total 14268635888 # number of overall miss cycles
978 system.cpu.icache.ReadReq_accesses::cpu.inst 11523509 # number of ReadReq accesses(hits+misses)
979 system.cpu.icache.ReadReq_accesses::total 11523509 # number of ReadReq accesses(hits+misses)
980 system.cpu.icache.demand_accesses::cpu.inst 11523509 # number of demand (read+write) accesses
981 system.cpu.icache.demand_accesses::total 11523509 # number of demand (read+write) accesses
982 system.cpu.icache.overall_accesses::cpu.inst 11523509 # number of overall (read+write) accesses
983 system.cpu.icache.overall_accesses::total 11523509 # number of overall (read+write) accesses
984 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.092050 # miss rate for ReadReq accesses
985 system.cpu.icache.ReadReq_miss_rate::total 0.092050 # miss rate for ReadReq accesses
986 system.cpu.icache.demand_miss_rate::cpu.inst 0.092050 # miss rate for demand accesses
987 system.cpu.icache.demand_miss_rate::total 0.092050 # miss rate for demand accesses
988 system.cpu.icache.overall_miss_rate::cpu.inst 0.092050 # miss rate for overall accesses
989 system.cpu.icache.overall_miss_rate::total 0.092050 # miss rate for overall accesses
990 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13451.548479 # average ReadReq miss latency
991 system.cpu.icache.ReadReq_avg_miss_latency::total 13451.548479 # average ReadReq miss latency
992 system.cpu.icache.demand_avg_miss_latency::cpu.inst 13451.548479 # average overall miss latency
993 system.cpu.icache.demand_avg_miss_latency::total 13451.548479 # average overall miss latency
994 system.cpu.icache.overall_avg_miss_latency::cpu.inst 13451.548479 # average overall miss latency
995 system.cpu.icache.overall_avg_miss_latency::total 13451.548479 # average overall miss latency
996 system.cpu.icache.blocked_cycles::no_mshrs 7798 # number of cycles access was blocked
997 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
998 system.cpu.icache.blocked::no_mshrs 344 # number of cycles access was blocked
999 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
1000 system.cpu.icache.avg_blocked_cycles::no_mshrs 22.668605 # average number of cycles each access was blocked
1001 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1002 system.cpu.icache.fast_writes 0 # number of fast writes performed
1003 system.cpu.icache.cache_copies 0 # number of cache copies performed
1004 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 79293 # number of ReadReq MSHR hits
1005 system.cpu.icache.ReadReq_mshr_hits::total 79293 # number of ReadReq MSHR hits
1006 system.cpu.icache.demand_mshr_hits::cpu.inst 79293 # number of demand (read+write) MSHR hits
1007 system.cpu.icache.demand_mshr_hits::total 79293 # number of demand (read+write) MSHR hits
1008 system.cpu.icache.overall_mshr_hits::cpu.inst 79293 # number of overall MSHR hits
1009 system.cpu.icache.overall_mshr_hits::total 79293 # number of overall MSHR hits
1010 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 981450 # number of ReadReq MSHR misses
1011 system.cpu.icache.ReadReq_mshr_misses::total 981450 # number of ReadReq MSHR misses
1012 system.cpu.icache.demand_mshr_misses::cpu.inst 981450 # number of demand (read+write) MSHR misses
1013 system.cpu.icache.demand_mshr_misses::total 981450 # number of demand (read+write) MSHR misses
1014 system.cpu.icache.overall_mshr_misses::cpu.inst 981450 # number of overall MSHR misses
1015 system.cpu.icache.overall_mshr_misses::total 981450 # number of overall MSHR misses
1016 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 11587546773 # number of ReadReq MSHR miss cycles
1017 system.cpu.icache.ReadReq_mshr_miss_latency::total 11587546773 # number of ReadReq MSHR miss cycles
1018 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 11587546773 # number of demand (read+write) MSHR miss cycles
1019 system.cpu.icache.demand_mshr_miss_latency::total 11587546773 # number of demand (read+write) MSHR miss cycles
1020 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 11587546773 # number of overall MSHR miss cycles
1021 system.cpu.icache.overall_mshr_miss_latency::total 11587546773 # number of overall MSHR miss cycles
1022 system.cpu.icache.ReadReq_mshr_uncacheable_latency::cpu.inst 9345000 # number of ReadReq MSHR uncacheable cycles
1023 system.cpu.icache.ReadReq_mshr_uncacheable_latency::total 9345000 # number of ReadReq MSHR uncacheable cycles
1024 system.cpu.icache.overall_mshr_uncacheable_latency::cpu.inst 9345000 # number of overall MSHR uncacheable cycles
1025 system.cpu.icache.overall_mshr_uncacheable_latency::total 9345000 # number of overall MSHR uncacheable cycles
1026 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.085169 # mshr miss rate for ReadReq accesses
1027 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.085169 # mshr miss rate for ReadReq accesses
1028 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.085169 # mshr miss rate for demand accesses
1029 system.cpu.icache.demand_mshr_miss_rate::total 0.085169 # mshr miss rate for demand accesses
1030 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.085169 # mshr miss rate for overall accesses
1031 system.cpu.icache.overall_mshr_miss_rate::total 0.085169 # mshr miss rate for overall accesses
1032 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 11806.558432 # average ReadReq mshr miss latency
1033 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 11806.558432 # average ReadReq mshr miss latency
1034 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 11806.558432 # average overall mshr miss latency
1035 system.cpu.icache.demand_avg_mshr_miss_latency::total 11806.558432 # average overall mshr miss latency
1036 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 11806.558432 # average overall mshr miss latency
1037 system.cpu.icache.overall_avg_mshr_miss_latency::total 11806.558432 # average overall mshr miss latency
1038 system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
1039 system.cpu.icache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1040 system.cpu.icache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency
1041 system.cpu.icache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1042 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
1043 system.cpu.l2cache.tags.replacements 64391 # number of replacements
1044 system.cpu.l2cache.tags.tagsinuse 51374.630920 # Cycle average of tags in use
1045 system.cpu.l2cache.tags.total_refs 1887139 # Total number of references to valid blocks.
1046 system.cpu.l2cache.tags.sampled_refs 129786 # Sample count of references to valid blocks.
1047 system.cpu.l2cache.tags.avg_refs 14.540390 # Average number of references to valid blocks.
1048 system.cpu.l2cache.tags.warmup_cycle 2490832751500 # Cycle when the warmup percentage was hit.
1049 system.cpu.l2cache.tags.occ_blocks::writebacks 36918.668159 # Average occupied blocks per requestor
1050 system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 31.305745 # Average occupied blocks per requestor
1051 system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.000374 # Average occupied blocks per requestor
1052 system.cpu.l2cache.tags.occ_blocks::cpu.inst 8179.061871 # Average occupied blocks per requestor
1053 system.cpu.l2cache.tags.occ_blocks::cpu.data 6245.594773 # Average occupied blocks per requestor
1054 system.cpu.l2cache.tags.occ_percent::writebacks 0.563334 # Average percentage of cache occupancy
1055 system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000478 # Average percentage of cache occupancy
1056 system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000000 # Average percentage of cache occupancy
1057 system.cpu.l2cache.tags.occ_percent::cpu.inst 0.124803 # Average percentage of cache occupancy
1058 system.cpu.l2cache.tags.occ_percent::cpu.data 0.095300 # Average percentage of cache occupancy
1059 system.cpu.l2cache.tags.occ_percent::total 0.783915 # Average percentage of cache occupancy
1060 system.cpu.l2cache.tags.occ_task_id_blocks::1023 23 # Occupied blocks per task id
1061 system.cpu.l2cache.tags.occ_task_id_blocks::1024 65372 # Occupied blocks per task id
1062 system.cpu.l2cache.tags.age_task_id_blocks_1023::4 23 # Occupied blocks per task id
1063 system.cpu.l2cache.tags.age_task_id_blocks_1024::0 39 # Occupied blocks per task id
1064 system.cpu.l2cache.tags.age_task_id_blocks_1024::1 352 # Occupied blocks per task id
1065 system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3052 # Occupied blocks per task id
1066 system.cpu.l2cache.tags.age_task_id_blocks_1024::3 6933 # Occupied blocks per task id
1067 system.cpu.l2cache.tags.age_task_id_blocks_1024::4 54996 # Occupied blocks per task id
1068 system.cpu.l2cache.tags.occ_task_id_percent::1023 0.000351 # Percentage of cache occupancy per task id
1069 system.cpu.l2cache.tags.occ_task_id_percent::1024 0.997498 # Percentage of cache occupancy per task id
1070 system.cpu.l2cache.tags.tag_accesses 18788998 # Number of tag accesses
1071 system.cpu.l2cache.tags.data_accesses 18788998 # Number of data accesses
1072 system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 53598 # number of ReadReq hits
1073 system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 10246 # number of ReadReq hits
1074 system.cpu.l2cache.ReadReq_hits::cpu.inst 967912 # number of ReadReq hits
1075 system.cpu.l2cache.ReadReq_hits::cpu.data 386978 # number of ReadReq hits
1076 system.cpu.l2cache.ReadReq_hits::total 1418734 # number of ReadReq hits
1077 system.cpu.l2cache.Writeback_hits::writebacks 607635 # number of Writeback hits
1078 system.cpu.l2cache.Writeback_hits::total 607635 # number of Writeback hits
1079 system.cpu.l2cache.UpgradeReq_hits::cpu.data 46 # number of UpgradeReq hits
1080 system.cpu.l2cache.UpgradeReq_hits::total 46 # number of UpgradeReq hits
1081 system.cpu.l2cache.SCUpgradeReq_hits::cpu.data 13 # number of SCUpgradeReq hits
1082 system.cpu.l2cache.SCUpgradeReq_hits::total 13 # number of SCUpgradeReq hits
1083 system.cpu.l2cache.ReadExReq_hits::cpu.data 112878 # number of ReadExReq hits
1084 system.cpu.l2cache.ReadExReq_hits::total 112878 # number of ReadExReq hits
1085 system.cpu.l2cache.demand_hits::cpu.dtb.walker 53598 # number of demand (read+write) hits
1086 system.cpu.l2cache.demand_hits::cpu.itb.walker 10246 # number of demand (read+write) hits
1087 system.cpu.l2cache.demand_hits::cpu.inst 967912 # number of demand (read+write) hits
1088 system.cpu.l2cache.demand_hits::cpu.data 499856 # number of demand (read+write) hits
1089 system.cpu.l2cache.demand_hits::total 1531612 # number of demand (read+write) hits
1090 system.cpu.l2cache.overall_hits::cpu.dtb.walker 53598 # number of overall hits
1091 system.cpu.l2cache.overall_hits::cpu.itb.walker 10246 # number of overall hits
1092 system.cpu.l2cache.overall_hits::cpu.inst 967912 # number of overall hits
1093 system.cpu.l2cache.overall_hits::cpu.data 499856 # number of overall hits
1094 system.cpu.l2cache.overall_hits::total 1531612 # number of overall hits
1095 system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 45 # number of ReadReq misses
1096 system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 2 # number of ReadReq misses
1097 system.cpu.l2cache.ReadReq_misses::cpu.inst 12357 # number of ReadReq misses
1098 system.cpu.l2cache.ReadReq_misses::cpu.data 10744 # number of ReadReq misses
1099 system.cpu.l2cache.ReadReq_misses::total 23148 # number of ReadReq misses
1100 system.cpu.l2cache.UpgradeReq_misses::cpu.data 2913 # number of UpgradeReq misses
1101 system.cpu.l2cache.UpgradeReq_misses::total 2913 # number of UpgradeReq misses
1102 system.cpu.l2cache.SCUpgradeReq_misses::cpu.data 3 # number of SCUpgradeReq misses
1103 system.cpu.l2cache.SCUpgradeReq_misses::total 3 # number of SCUpgradeReq misses
1104 system.cpu.l2cache.ReadExReq_misses::cpu.data 133191 # number of ReadExReq misses
1105 system.cpu.l2cache.ReadExReq_misses::total 133191 # number of ReadExReq misses
1106 system.cpu.l2cache.demand_misses::cpu.dtb.walker 45 # number of demand (read+write) misses
1107 system.cpu.l2cache.demand_misses::cpu.itb.walker 2 # number of demand (read+write) misses
1108 system.cpu.l2cache.demand_misses::cpu.inst 12357 # number of demand (read+write) misses
1109 system.cpu.l2cache.demand_misses::cpu.data 143935 # number of demand (read+write) misses
1110 system.cpu.l2cache.demand_misses::total 156339 # number of demand (read+write) misses
1111 system.cpu.l2cache.overall_misses::cpu.dtb.walker 45 # number of overall misses
1112 system.cpu.l2cache.overall_misses::cpu.itb.walker 2 # number of overall misses
1113 system.cpu.l2cache.overall_misses::cpu.inst 12357 # number of overall misses
1114 system.cpu.l2cache.overall_misses::cpu.data 143935 # number of overall misses
1115 system.cpu.l2cache.overall_misses::total 156339 # number of overall misses
1116 system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 3974500 # number of ReadReq miss cycles
1117 system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 412000 # number of ReadReq miss cycles
1118 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 905251250 # number of ReadReq miss cycles
1119 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 810262998 # number of ReadReq miss cycles
1120 system.cpu.l2cache.ReadReq_miss_latency::total 1719900748 # number of ReadReq miss cycles
1121 system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 510978 # number of UpgradeReq miss cycles
1122 system.cpu.l2cache.UpgradeReq_miss_latency::total 510978 # number of UpgradeReq miss cycles
1123 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9827066492 # number of ReadExReq miss cycles
1124 system.cpu.l2cache.ReadExReq_miss_latency::total 9827066492 # number of ReadExReq miss cycles
1125 system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 3974500 # number of demand (read+write) miss cycles
1126 system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 412000 # number of demand (read+write) miss cycles
1127 system.cpu.l2cache.demand_miss_latency::cpu.inst 905251250 # number of demand (read+write) miss cycles
1128 system.cpu.l2cache.demand_miss_latency::cpu.data 10637329490 # number of demand (read+write) miss cycles
1129 system.cpu.l2cache.demand_miss_latency::total 11546967240 # number of demand (read+write) miss cycles
1130 system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 3974500 # number of overall miss cycles
1131 system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 412000 # number of overall miss cycles
1132 system.cpu.l2cache.overall_miss_latency::cpu.inst 905251250 # number of overall miss cycles
1133 system.cpu.l2cache.overall_miss_latency::cpu.data 10637329490 # number of overall miss cycles
1134 system.cpu.l2cache.overall_miss_latency::total 11546967240 # number of overall miss cycles
1135 system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 53643 # number of ReadReq accesses(hits+misses)
1136 system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 10248 # number of ReadReq accesses(hits+misses)
1137 system.cpu.l2cache.ReadReq_accesses::cpu.inst 980269 # number of ReadReq accesses(hits+misses)
1138 system.cpu.l2cache.ReadReq_accesses::cpu.data 397722 # number of ReadReq accesses(hits+misses)
1139 system.cpu.l2cache.ReadReq_accesses::total 1441882 # number of ReadReq accesses(hits+misses)
1140 system.cpu.l2cache.Writeback_accesses::writebacks 607635 # number of Writeback accesses(hits+misses)
1141 system.cpu.l2cache.Writeback_accesses::total 607635 # number of Writeback accesses(hits+misses)
1142 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 2959 # number of UpgradeReq accesses(hits+misses)
1143 system.cpu.l2cache.UpgradeReq_accesses::total 2959 # number of UpgradeReq accesses(hits+misses)
1144 system.cpu.l2cache.SCUpgradeReq_accesses::cpu.data 16 # number of SCUpgradeReq accesses(hits+misses)
1145 system.cpu.l2cache.SCUpgradeReq_accesses::total 16 # number of SCUpgradeReq accesses(hits+misses)
1146 system.cpu.l2cache.ReadExReq_accesses::cpu.data 246069 # number of ReadExReq accesses(hits+misses)
1147 system.cpu.l2cache.ReadExReq_accesses::total 246069 # number of ReadExReq accesses(hits+misses)
1148 system.cpu.l2cache.demand_accesses::cpu.dtb.walker 53643 # number of demand (read+write) accesses
1149 system.cpu.l2cache.demand_accesses::cpu.itb.walker 10248 # number of demand (read+write) accesses
1150 system.cpu.l2cache.demand_accesses::cpu.inst 980269 # number of demand (read+write) accesses
1151 system.cpu.l2cache.demand_accesses::cpu.data 643791 # number of demand (read+write) accesses
1152 system.cpu.l2cache.demand_accesses::total 1687951 # number of demand (read+write) accesses
1153 system.cpu.l2cache.overall_accesses::cpu.dtb.walker 53643 # number of overall (read+write) accesses
1154 system.cpu.l2cache.overall_accesses::cpu.itb.walker 10248 # number of overall (read+write) accesses
1155 system.cpu.l2cache.overall_accesses::cpu.inst 980269 # number of overall (read+write) accesses
1156 system.cpu.l2cache.overall_accesses::cpu.data 643791 # number of overall (read+write) accesses
1157 system.cpu.l2cache.overall_accesses::total 1687951 # number of overall (read+write) accesses
1158 system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000839 # miss rate for ReadReq accesses
1159 system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000195 # miss rate for ReadReq accesses
1160 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.012606 # miss rate for ReadReq accesses
1161 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.027014 # miss rate for ReadReq accesses
1162 system.cpu.l2cache.ReadReq_miss_rate::total 0.016054 # miss rate for ReadReq accesses
1163 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.984454 # miss rate for UpgradeReq accesses
1164 system.cpu.l2cache.UpgradeReq_miss_rate::total 0.984454 # miss rate for UpgradeReq accesses
1165 system.cpu.l2cache.SCUpgradeReq_miss_rate::cpu.data 0.187500 # miss rate for SCUpgradeReq accesses
1166 system.cpu.l2cache.SCUpgradeReq_miss_rate::total 0.187500 # miss rate for SCUpgradeReq accesses
1167 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.541275 # miss rate for ReadExReq accesses
1168 system.cpu.l2cache.ReadExReq_miss_rate::total 0.541275 # miss rate for ReadExReq accesses
1169 system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000839 # miss rate for demand accesses
1170 system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000195 # miss rate for demand accesses
1171 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012606 # miss rate for demand accesses
1172 system.cpu.l2cache.demand_miss_rate::cpu.data 0.223574 # miss rate for demand accesses
1173 system.cpu.l2cache.demand_miss_rate::total 0.092621 # miss rate for demand accesses
1174 system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000839 # miss rate for overall accesses
1175 system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000195 # miss rate for overall accesses
1176 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012606 # miss rate for overall accesses
1177 system.cpu.l2cache.overall_miss_rate::cpu.data 0.223574 # miss rate for overall accesses
1178 system.cpu.l2cache.overall_miss_rate::total 0.092621 # miss rate for overall accesses
1179 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 88322.222222 # average ReadReq miss latency
1180 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 206000 # average ReadReq miss latency
1181 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 73258.173505 # average ReadReq miss latency
1182 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75415.394453 # average ReadReq miss latency
1183 system.cpu.l2cache.ReadReq_avg_miss_latency::total 74300.187835 # average ReadReq miss latency
1184 system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 175.412976 # average UpgradeReq miss latency
1185 system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 175.412976 # average UpgradeReq miss latency
1186 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73781.760720 # average ReadExReq miss latency
1187 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73781.760720 # average ReadExReq miss latency
1188 system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 88322.222222 # average overall miss latency
1189 system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 206000 # average overall miss latency
1190 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 73258.173505 # average overall miss latency
1191 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 73903.702991 # average overall miss latency
1192 system.cpu.l2cache.demand_avg_miss_latency::total 73858.520523 # average overall miss latency
1193 system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 88322.222222 # average overall miss latency
1194 system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 206000 # average overall miss latency
1195 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 73258.173505 # average overall miss latency
1196 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 73903.702991 # average overall miss latency
1197 system.cpu.l2cache.overall_avg_miss_latency::total 73858.520523 # average overall miss latency
1198 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1199 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1200 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1201 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1202 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1203 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1204 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1205 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1206 system.cpu.l2cache.writebacks::writebacks 59141 # number of writebacks
1207 system.cpu.l2cache.writebacks::total 59141 # number of writebacks
1208 system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 15 # number of ReadReq MSHR hits
1209 system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 65 # number of ReadReq MSHR hits
1210 system.cpu.l2cache.ReadReq_mshr_hits::total 80 # number of ReadReq MSHR hits
1211 system.cpu.l2cache.demand_mshr_hits::cpu.inst 15 # number of demand (read+write) MSHR hits
1212 system.cpu.l2cache.demand_mshr_hits::cpu.data 65 # number of demand (read+write) MSHR hits
1213 system.cpu.l2cache.demand_mshr_hits::total 80 # number of demand (read+write) MSHR hits
1214 system.cpu.l2cache.overall_mshr_hits::cpu.inst 15 # number of overall MSHR hits
1215 system.cpu.l2cache.overall_mshr_hits::cpu.data 65 # number of overall MSHR hits
1216 system.cpu.l2cache.overall_mshr_hits::total 80 # number of overall MSHR hits
1217 system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 45 # number of ReadReq MSHR misses
1218 system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 2 # number of ReadReq MSHR misses
1219 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 12342 # number of ReadReq MSHR misses
1220 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 10679 # number of ReadReq MSHR misses
1221 system.cpu.l2cache.ReadReq_mshr_misses::total 23068 # number of ReadReq MSHR misses
1222 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2913 # number of UpgradeReq MSHR misses
1223 system.cpu.l2cache.UpgradeReq_mshr_misses::total 2913 # number of UpgradeReq MSHR misses
1224 system.cpu.l2cache.SCUpgradeReq_mshr_misses::cpu.data 3 # number of SCUpgradeReq MSHR misses
1225 system.cpu.l2cache.SCUpgradeReq_mshr_misses::total 3 # number of SCUpgradeReq MSHR misses
1226 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 133191 # number of ReadExReq MSHR misses
1227 system.cpu.l2cache.ReadExReq_mshr_misses::total 133191 # number of ReadExReq MSHR misses
1228 system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 45 # number of demand (read+write) MSHR misses
1229 system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 2 # number of demand (read+write) MSHR misses
1230 system.cpu.l2cache.demand_mshr_misses::cpu.inst 12342 # number of demand (read+write) MSHR misses
1231 system.cpu.l2cache.demand_mshr_misses::cpu.data 143870 # number of demand (read+write) MSHR misses
1232 system.cpu.l2cache.demand_mshr_misses::total 156259 # number of demand (read+write) MSHR misses
1233 system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 45 # number of overall MSHR misses
1234 system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 2 # number of overall MSHR misses
1235 system.cpu.l2cache.overall_mshr_misses::cpu.inst 12342 # number of overall MSHR misses
1236 system.cpu.l2cache.overall_mshr_misses::cpu.data 143870 # number of overall MSHR misses
1237 system.cpu.l2cache.overall_mshr_misses::total 156259 # number of overall MSHR misses
1238 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 3417500 # number of ReadReq MSHR miss cycles
1239 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 387500 # number of ReadReq MSHR miss cycles
1240 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 749197750 # number of ReadReq MSHR miss cycles
1241 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 673040498 # number of ReadReq MSHR miss cycles
1242 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 1426043248 # number of ReadReq MSHR miss cycles
1243 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 29132913 # number of UpgradeReq MSHR miss cycles
1244 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 29132913 # number of UpgradeReq MSHR miss cycles
1245 system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::cpu.data 30003 # number of SCUpgradeReq MSHR miss cycles
1246 system.cpu.l2cache.SCUpgradeReq_mshr_miss_latency::total 30003 # number of SCUpgradeReq MSHR miss cycles
1247 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 8170239508 # number of ReadExReq MSHR miss cycles
1248 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 8170239508 # number of ReadExReq MSHR miss cycles
1249 system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 3417500 # number of demand (read+write) MSHR miss cycles
1250 system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 387500 # number of demand (read+write) MSHR miss cycles
1251 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 749197750 # number of demand (read+write) MSHR miss cycles
1252 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 8843280006 # number of demand (read+write) MSHR miss cycles
1253 system.cpu.l2cache.demand_mshr_miss_latency::total 9596282756 # number of demand (read+write) MSHR miss cycles
1254 system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 3417500 # number of overall MSHR miss cycles
1255 system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 387500 # number of overall MSHR miss cycles
1256 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 749197750 # number of overall MSHR miss cycles
1257 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 8843280006 # number of overall MSHR miss cycles
1258 system.cpu.l2cache.overall_mshr_miss_latency::total 9596282756 # number of overall MSHR miss cycles
1259 system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.inst 6814499 # number of ReadReq MSHR uncacheable cycles
1260 system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 166942562250 # number of ReadReq MSHR uncacheable cycles
1261 system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 166949376749 # number of ReadReq MSHR uncacheable cycles
1262 system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 17458567530 # number of WriteReq MSHR uncacheable cycles
1263 system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 17458567530 # number of WriteReq MSHR uncacheable cycles
1264 system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.inst 6814499 # number of overall MSHR uncacheable cycles
1265 system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 184401129780 # number of overall MSHR uncacheable cycles
1266 system.cpu.l2cache.overall_mshr_uncacheable_latency::total 184407944279 # number of overall MSHR uncacheable cycles
1267 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000839 # mshr miss rate for ReadReq accesses
1268 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000195 # mshr miss rate for ReadReq accesses
1269 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.012590 # mshr miss rate for ReadReq accesses
1270 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026850 # mshr miss rate for ReadReq accesses
1271 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.015999 # mshr miss rate for ReadReq accesses
1272 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.984454 # mshr miss rate for UpgradeReq accesses
1273 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.984454 # mshr miss rate for UpgradeReq accesses
1274 system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::cpu.data 0.187500 # mshr miss rate for SCUpgradeReq accesses
1275 system.cpu.l2cache.SCUpgradeReq_mshr_miss_rate::total 0.187500 # mshr miss rate for SCUpgradeReq accesses
1276 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.541275 # mshr miss rate for ReadExReq accesses
1277 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.541275 # mshr miss rate for ReadExReq accesses
1278 system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000839 # mshr miss rate for demand accesses
1279 system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000195 # mshr miss rate for demand accesses
1280 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012590 # mshr miss rate for demand accesses
1281 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.223473 # mshr miss rate for demand accesses
1282 system.cpu.l2cache.demand_mshr_miss_rate::total 0.092573 # mshr miss rate for demand accesses
1283 system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000839 # mshr miss rate for overall accesses
1284 system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000195 # mshr miss rate for overall accesses
1285 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012590 # mshr miss rate for overall accesses
1286 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.223473 # mshr miss rate for overall accesses
1287 system.cpu.l2cache.overall_mshr_miss_rate::total 0.092573 # mshr miss rate for overall accesses
1288 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 75944.444444 # average ReadReq mshr miss latency
1289 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 193750 # average ReadReq mshr miss latency
1290 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 60703.107276 # average ReadReq mshr miss latency
1291 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 63024.674408 # average ReadReq mshr miss latency
1292 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 61819.110803 # average ReadReq mshr miss latency
1293 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
1294 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
1295 system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average SCUpgradeReq mshr miss latency
1296 system.cpu.l2cache.SCUpgradeReq_avg_mshr_miss_latency::total 10001 # average SCUpgradeReq mshr miss latency
1297 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 61342.279193 # average ReadExReq mshr miss latency
1298 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 61342.279193 # average ReadExReq mshr miss latency
1299 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 75944.444444 # average overall mshr miss latency
1300 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 193750 # average overall mshr miss latency
1301 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 60703.107276 # average overall mshr miss latency
1302 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61467.157893 # average overall mshr miss latency
1303 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61412.672268 # average overall mshr miss latency
1304 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 75944.444444 # average overall mshr miss latency
1305 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 193750 # average overall mshr miss latency
1306 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 60703.107276 # average overall mshr miss latency
1307 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61467.157893 # average overall mshr miss latency
1308 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61412.672268 # average overall mshr miss latency
1309 system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.inst inf # average ReadReq mshr uncacheable latency
1310 system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1311 system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1312 system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1313 system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1314 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.inst inf # average overall mshr uncacheable latency
1315 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1316 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1317 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1318 system.cpu.dcache.tags.replacements 643279 # number of replacements
1319 system.cpu.dcache.tags.tagsinuse 511.993228 # Cycle average of tags in use
1320 system.cpu.dcache.tags.total_refs 21514190 # Total number of references to valid blocks.
1321 system.cpu.dcache.tags.sampled_refs 643791 # Sample count of references to valid blocks.
1322 system.cpu.dcache.tags.avg_refs 33.417973 # Average number of references to valid blocks.
1323 system.cpu.dcache.tags.warmup_cycle 43094250 # Cycle when the warmup percentage was hit.
1324 system.cpu.dcache.tags.occ_blocks::cpu.data 511.993228 # Average occupied blocks per requestor
1325 system.cpu.dcache.tags.occ_percent::cpu.data 0.999987 # Average percentage of cache occupancy
1326 system.cpu.dcache.tags.occ_percent::total 0.999987 # Average percentage of cache occupancy
1327 system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
1328 system.cpu.dcache.tags.age_task_id_blocks_1024::0 193 # Occupied blocks per task id
1329 system.cpu.dcache.tags.age_task_id_blocks_1024::1 299 # Occupied blocks per task id
1330 system.cpu.dcache.tags.age_task_id_blocks_1024::2 20 # Occupied blocks per task id
1331 system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
1332 system.cpu.dcache.tags.tag_accesses 101537487 # Number of tag accesses
1333 system.cpu.dcache.tags.data_accesses 101537487 # Number of data accesses
1334 system.cpu.dcache.ReadReq_hits::cpu.data 13760648 # number of ReadReq hits
1335 system.cpu.dcache.ReadReq_hits::total 13760648 # number of ReadReq hits
1336 system.cpu.dcache.WriteReq_hits::cpu.data 7259865 # number of WriteReq hits
1337 system.cpu.dcache.WriteReq_hits::total 7259865 # number of WriteReq hits
1338 system.cpu.dcache.LoadLockedReq_hits::cpu.data 242998 # number of LoadLockedReq hits
1339 system.cpu.dcache.LoadLockedReq_hits::total 242998 # number of LoadLockedReq hits
1340 system.cpu.dcache.StoreCondReq_hits::cpu.data 247594 # number of StoreCondReq hits
1341 system.cpu.dcache.StoreCondReq_hits::total 247594 # number of StoreCondReq hits
1342 system.cpu.dcache.demand_hits::cpu.data 21020513 # number of demand (read+write) hits
1343 system.cpu.dcache.demand_hits::total 21020513 # number of demand (read+write) hits
1344 system.cpu.dcache.overall_hits::cpu.data 21020513 # number of overall hits
1345 system.cpu.dcache.overall_hits::total 21020513 # number of overall hits
1346 system.cpu.dcache.ReadReq_misses::cpu.data 736359 # number of ReadReq misses
1347 system.cpu.dcache.ReadReq_misses::total 736359 # number of ReadReq misses
1348 system.cpu.dcache.WriteReq_misses::cpu.data 2962417 # number of WriteReq misses
1349 system.cpu.dcache.WriteReq_misses::total 2962417 # number of WriteReq misses
1350 system.cpu.dcache.LoadLockedReq_misses::cpu.data 13527 # number of LoadLockedReq misses
1351 system.cpu.dcache.LoadLockedReq_misses::total 13527 # number of LoadLockedReq misses
1352 system.cpu.dcache.StoreCondReq_misses::cpu.data 16 # number of StoreCondReq misses
1353 system.cpu.dcache.StoreCondReq_misses::total 16 # number of StoreCondReq misses
1354 system.cpu.dcache.demand_misses::cpu.data 3698776 # number of demand (read+write) misses
1355 system.cpu.dcache.demand_misses::total 3698776 # number of demand (read+write) misses
1356 system.cpu.dcache.overall_misses::cpu.data 3698776 # number of overall misses
1357 system.cpu.dcache.overall_misses::total 3698776 # number of overall misses
1358 system.cpu.dcache.ReadReq_miss_latency::cpu.data 9982812336 # number of ReadReq miss cycles
1359 system.cpu.dcache.ReadReq_miss_latency::total 9982812336 # number of ReadReq miss cycles
1360 system.cpu.dcache.WriteReq_miss_latency::cpu.data 139744433579 # number of WriteReq miss cycles
1361 system.cpu.dcache.WriteReq_miss_latency::total 139744433579 # number of WriteReq miss cycles
1362 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 185287000 # number of LoadLockedReq miss cycles
1363 system.cpu.dcache.LoadLockedReq_miss_latency::total 185287000 # number of LoadLockedReq miss cycles
1364 system.cpu.dcache.StoreCondReq_miss_latency::cpu.data 245503 # number of StoreCondReq miss cycles
1365 system.cpu.dcache.StoreCondReq_miss_latency::total 245503 # number of StoreCondReq miss cycles
1366 system.cpu.dcache.demand_miss_latency::cpu.data 149727245915 # number of demand (read+write) miss cycles
1367 system.cpu.dcache.demand_miss_latency::total 149727245915 # number of demand (read+write) miss cycles
1368 system.cpu.dcache.overall_miss_latency::cpu.data 149727245915 # number of overall miss cycles
1369 system.cpu.dcache.overall_miss_latency::total 149727245915 # number of overall miss cycles
1370 system.cpu.dcache.ReadReq_accesses::cpu.data 14497007 # number of ReadReq accesses(hits+misses)
1371 system.cpu.dcache.ReadReq_accesses::total 14497007 # number of ReadReq accesses(hits+misses)
1372 system.cpu.dcache.WriteReq_accesses::cpu.data 10222282 # number of WriteReq accesses(hits+misses)
1373 system.cpu.dcache.WriteReq_accesses::total 10222282 # number of WriteReq accesses(hits+misses)
1374 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 256525 # number of LoadLockedReq accesses(hits+misses)
1375 system.cpu.dcache.LoadLockedReq_accesses::total 256525 # number of LoadLockedReq accesses(hits+misses)
1376 system.cpu.dcache.StoreCondReq_accesses::cpu.data 247610 # number of StoreCondReq accesses(hits+misses)
1377 system.cpu.dcache.StoreCondReq_accesses::total 247610 # number of StoreCondReq accesses(hits+misses)
1378 system.cpu.dcache.demand_accesses::cpu.data 24719289 # number of demand (read+write) accesses
1379 system.cpu.dcache.demand_accesses::total 24719289 # number of demand (read+write) accesses
1380 system.cpu.dcache.overall_accesses::cpu.data 24719289 # number of overall (read+write) accesses
1381 system.cpu.dcache.overall_accesses::total 24719289 # number of overall (read+write) accesses
1382 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.050794 # miss rate for ReadReq accesses
1383 system.cpu.dcache.ReadReq_miss_rate::total 0.050794 # miss rate for ReadReq accesses
1384 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.289800 # miss rate for WriteReq accesses
1385 system.cpu.dcache.WriteReq_miss_rate::total 0.289800 # miss rate for WriteReq accesses
1386 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.052732 # miss rate for LoadLockedReq accesses
1387 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.052732 # miss rate for LoadLockedReq accesses
1388 system.cpu.dcache.StoreCondReq_miss_rate::cpu.data 0.000065 # miss rate for StoreCondReq accesses
1389 system.cpu.dcache.StoreCondReq_miss_rate::total 0.000065 # miss rate for StoreCondReq accesses
1390 system.cpu.dcache.demand_miss_rate::cpu.data 0.149631 # miss rate for demand accesses
1391 system.cpu.dcache.demand_miss_rate::total 0.149631 # miss rate for demand accesses
1392 system.cpu.dcache.overall_miss_rate::cpu.data 0.149631 # miss rate for overall accesses
1393 system.cpu.dcache.overall_miss_rate::total 0.149631 # miss rate for overall accesses
1394 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 13556.991000 # average ReadReq miss latency
1395 system.cpu.dcache.ReadReq_avg_miss_latency::total 13556.991000 # average ReadReq miss latency
1396 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 47172.438444 # average WriteReq miss latency
1397 system.cpu.dcache.WriteReq_avg_miss_latency::total 47172.438444 # average WriteReq miss latency
1398 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 13697.567827 # average LoadLockedReq miss latency
1399 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 13697.567827 # average LoadLockedReq miss latency
1400 system.cpu.dcache.StoreCondReq_avg_miss_latency::cpu.data 15343.937500 # average StoreCondReq miss latency
1401 system.cpu.dcache.StoreCondReq_avg_miss_latency::total 15343.937500 # average StoreCondReq miss latency
1402 system.cpu.dcache.demand_avg_miss_latency::cpu.data 40480.214513 # average overall miss latency
1403 system.cpu.dcache.demand_avg_miss_latency::total 40480.214513 # average overall miss latency
1404 system.cpu.dcache.overall_avg_miss_latency::cpu.data 40480.214513 # average overall miss latency
1405 system.cpu.dcache.overall_avg_miss_latency::total 40480.214513 # average overall miss latency
1406 system.cpu.dcache.blocked_cycles::no_mshrs 31777 # number of cycles access was blocked
1407 system.cpu.dcache.blocked_cycles::no_targets 23524 # number of cycles access was blocked
1408 system.cpu.dcache.blocked::no_mshrs 2637 # number of cycles access was blocked
1409 system.cpu.dcache.blocked::no_targets 274 # number of cycles access was blocked
1410 system.cpu.dcache.avg_blocked_cycles::no_mshrs 12.050436 # average number of cycles each access was blocked
1411 system.cpu.dcache.avg_blocked_cycles::no_targets 85.854015 # average number of cycles each access was blocked
1412 system.cpu.dcache.fast_writes 0 # number of fast writes performed
1413 system.cpu.dcache.cache_copies 0 # number of cache copies performed
1414 system.cpu.dcache.writebacks::writebacks 607635 # number of writebacks
1415 system.cpu.dcache.writebacks::total 607635 # number of writebacks
1416 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 350728 # number of ReadReq MSHR hits
1417 system.cpu.dcache.ReadReq_mshr_hits::total 350728 # number of ReadReq MSHR hits
1418 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2713476 # number of WriteReq MSHR hits
1419 system.cpu.dcache.WriteReq_mshr_hits::total 2713476 # number of WriteReq MSHR hits
1420 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 1349 # number of LoadLockedReq MSHR hits
1421 system.cpu.dcache.LoadLockedReq_mshr_hits::total 1349 # number of LoadLockedReq MSHR hits
1422 system.cpu.dcache.demand_mshr_hits::cpu.data 3064204 # number of demand (read+write) MSHR hits
1423 system.cpu.dcache.demand_mshr_hits::total 3064204 # number of demand (read+write) MSHR hits
1424 system.cpu.dcache.overall_mshr_hits::cpu.data 3064204 # number of overall MSHR hits
1425 system.cpu.dcache.overall_mshr_hits::total 3064204 # number of overall MSHR hits
1426 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 385631 # number of ReadReq MSHR misses
1427 system.cpu.dcache.ReadReq_mshr_misses::total 385631 # number of ReadReq MSHR misses
1428 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 248941 # number of WriteReq MSHR misses
1429 system.cpu.dcache.WriteReq_mshr_misses::total 248941 # number of WriteReq MSHR misses
1430 system.cpu.dcache.LoadLockedReq_mshr_misses::cpu.data 12178 # number of LoadLockedReq MSHR misses
1431 system.cpu.dcache.LoadLockedReq_mshr_misses::total 12178 # number of LoadLockedReq MSHR misses
1432 system.cpu.dcache.StoreCondReq_mshr_misses::cpu.data 16 # number of StoreCondReq MSHR misses
1433 system.cpu.dcache.StoreCondReq_mshr_misses::total 16 # number of StoreCondReq MSHR misses
1434 system.cpu.dcache.demand_mshr_misses::cpu.data 634572 # number of demand (read+write) MSHR misses
1435 system.cpu.dcache.demand_mshr_misses::total 634572 # number of demand (read+write) MSHR misses
1436 system.cpu.dcache.overall_mshr_misses::cpu.data 634572 # number of overall MSHR misses
1437 system.cpu.dcache.overall_mshr_misses::total 634572 # number of overall MSHR misses
1438 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 4967633608 # number of ReadReq MSHR miss cycles
1439 system.cpu.dcache.ReadReq_mshr_miss_latency::total 4967633608 # number of ReadReq MSHR miss cycles
1440 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11307381788 # number of WriteReq MSHR miss cycles
1441 system.cpu.dcache.WriteReq_mshr_miss_latency::total 11307381788 # number of WriteReq MSHR miss cycles
1442 system.cpu.dcache.LoadLockedReq_mshr_miss_latency::cpu.data 145644250 # number of LoadLockedReq MSHR miss cycles
1443 system.cpu.dcache.LoadLockedReq_mshr_miss_latency::total 145644250 # number of LoadLockedReq MSHR miss cycles
1444 system.cpu.dcache.StoreCondReq_mshr_miss_latency::cpu.data 213497 # number of StoreCondReq MSHR miss cycles
1445 system.cpu.dcache.StoreCondReq_mshr_miss_latency::total 213497 # number of StoreCondReq MSHR miss cycles
1446 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 16275015396 # number of demand (read+write) MSHR miss cycles
1447 system.cpu.dcache.demand_mshr_miss_latency::total 16275015396 # number of demand (read+write) MSHR miss cycles
1448 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 16275015396 # number of overall MSHR miss cycles
1449 system.cpu.dcache.overall_mshr_miss_latency::total 16275015396 # number of overall MSHR miss cycles
1450 system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 182336207250 # number of ReadReq MSHR uncacheable cycles
1451 system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 182336207250 # number of ReadReq MSHR uncacheable cycles
1452 system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 26867769000 # number of WriteReq MSHR uncacheable cycles
1453 system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 26867769000 # number of WriteReq MSHR uncacheable cycles
1454 system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 209203976250 # number of overall MSHR uncacheable cycles
1455 system.cpu.dcache.overall_mshr_uncacheable_latency::total 209203976250 # number of overall MSHR uncacheable cycles
1456 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.026601 # mshr miss rate for ReadReq accesses
1457 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.026601 # mshr miss rate for ReadReq accesses
1458 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.024353 # mshr miss rate for WriteReq accesses
1459 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.024353 # mshr miss rate for WriteReq accesses
1460 system.cpu.dcache.LoadLockedReq_mshr_miss_rate::cpu.data 0.047473 # mshr miss rate for LoadLockedReq accesses
1461 system.cpu.dcache.LoadLockedReq_mshr_miss_rate::total 0.047473 # mshr miss rate for LoadLockedReq accesses
1462 system.cpu.dcache.StoreCondReq_mshr_miss_rate::cpu.data 0.000065 # mshr miss rate for StoreCondReq accesses
1463 system.cpu.dcache.StoreCondReq_mshr_miss_rate::total 0.000065 # mshr miss rate for StoreCondReq accesses
1464 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.025671 # mshr miss rate for demand accesses
1465 system.cpu.dcache.demand_mshr_miss_rate::total 0.025671 # mshr miss rate for demand accesses
1466 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.025671 # mshr miss rate for overall accesses
1467 system.cpu.dcache.overall_mshr_miss_rate::total 0.025671 # mshr miss rate for overall accesses
1468 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12881.831616 # average ReadReq mshr miss latency
1469 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12881.831616 # average ReadReq mshr miss latency
1470 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 45421.934466 # average WriteReq mshr miss latency
1471 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 45421.934466 # average WriteReq mshr miss latency
1472 system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::cpu.data 11959.619806 # average LoadLockedReq mshr miss latency
1473 system.cpu.dcache.LoadLockedReq_avg_mshr_miss_latency::total 11959.619806 # average LoadLockedReq mshr miss latency
1474 system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::cpu.data 13343.562500 # average StoreCondReq mshr miss latency
1475 system.cpu.dcache.StoreCondReq_avg_mshr_miss_latency::total 13343.562500 # average StoreCondReq mshr miss latency
1476 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25647.232144 # average overall mshr miss latency
1477 system.cpu.dcache.demand_avg_mshr_miss_latency::total 25647.232144 # average overall mshr miss latency
1478 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 25647.232144 # average overall mshr miss latency
1479 system.cpu.dcache.overall_avg_mshr_miss_latency::total 25647.232144 # average overall mshr miss latency
1480 system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency
1481 system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1482 system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency
1483 system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency
1484 system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency
1485 system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1486 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1487 system.iocache.tags.replacements 0 # number of replacements
1488 system.iocache.tags.tagsinuse 0 # Cycle average of tags in use
1489 system.iocache.tags.total_refs 0 # Total number of references to valid blocks.
1490 system.iocache.tags.sampled_refs 0 # Sample count of references to valid blocks.
1491 system.iocache.tags.avg_refs nan # Average number of references to valid blocks.
1492 system.iocache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
1493 system.iocache.tags.tag_accesses 0 # Number of tag accesses
1494 system.iocache.tags.data_accesses 0 # Number of data accesses
1495 system.iocache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1496 system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1497 system.iocache.blocked::no_mshrs 0 # number of cycles access was blocked
1498 system.iocache.blocked::no_targets 0 # number of cycles access was blocked
1499 system.iocache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1500 system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1501 system.iocache.fast_writes 0 # number of fast writes performed
1502 system.iocache.cache_copies 0 # number of cache copies performed
1503 system.iocache.ReadReq_mshr_uncacheable_latency::realview.clcd 1715151162848 # number of ReadReq MSHR uncacheable cycles
1504 system.iocache.ReadReq_mshr_uncacheable_latency::total 1715151162848 # number of ReadReq MSHR uncacheable cycles
1505 system.iocache.overall_mshr_uncacheable_latency::realview.clcd 1715151162848 # number of overall MSHR uncacheable cycles
1506 system.iocache.overall_mshr_uncacheable_latency::total 1715151162848 # number of overall MSHR uncacheable cycles
1507 system.iocache.ReadReq_avg_mshr_uncacheable_latency::realview.clcd inf # average ReadReq mshr uncacheable latency
1508 system.iocache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency
1509 system.iocache.overall_avg_mshr_uncacheable_latency::realview.clcd inf # average overall mshr uncacheable latency
1510 system.iocache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency
1511 system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate
1512 system.cpu.kern.inst.arm 0 # number of arm instructions executed
1513 system.cpu.kern.inst.quiesce 83035 # number of quiesce instructions executed
1514
1515 ---------- End Simulation Statistics ----------