stats: Bump stats for the fixes, and mostly DRAM controller changes
[gem5.git] / tests / long / se / 10.mcf / ref / arm / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.026909 # Number of seconds simulated
4 sim_ticks 26909234500 # Number of ticks simulated
5 final_tick 26909234500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 142304 # Simulator instruction rate (inst/s)
8 host_op_rate 143325 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 42270537 # Simulator tick rate (ticks/s)
10 host_mem_usage 446544 # Number of bytes of host memory used
11 host_seconds 636.60 # Real time elapsed on the host
12 sim_insts 90589798 # Number of instructions simulated
13 sim_ops 91240351 # Number of ops (including micro ops) simulated
14 system.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.physmem.bytes_read::cpu.inst 44992 # Number of bytes read from this memory
17 system.physmem.bytes_read::cpu.data 947648 # Number of bytes read from this memory
18 system.physmem.bytes_read::total 992640 # Number of bytes read from this memory
19 system.physmem.bytes_inst_read::cpu.inst 44992 # Number of instructions bytes read from this memory
20 system.physmem.bytes_inst_read::total 44992 # Number of instructions bytes read from this memory
21 system.physmem.num_reads::cpu.inst 703 # Number of read requests responded to by this memory
22 system.physmem.num_reads::cpu.data 14807 # Number of read requests responded to by this memory
23 system.physmem.num_reads::total 15510 # Number of read requests responded to by this memory
24 system.physmem.bw_read::cpu.inst 1671991 # Total read bandwidth from this memory (bytes/s)
25 system.physmem.bw_read::cpu.data 35216461 # Total read bandwidth from this memory (bytes/s)
26 system.physmem.bw_read::total 36888452 # Total read bandwidth from this memory (bytes/s)
27 system.physmem.bw_inst_read::cpu.inst 1671991 # Instruction read bandwidth from this memory (bytes/s)
28 system.physmem.bw_inst_read::total 1671991 # Instruction read bandwidth from this memory (bytes/s)
29 system.physmem.bw_total::cpu.inst 1671991 # Total bandwidth to/from this memory (bytes/s)
30 system.physmem.bw_total::cpu.data 35216461 # Total bandwidth to/from this memory (bytes/s)
31 system.physmem.bw_total::total 36888452 # Total bandwidth to/from this memory (bytes/s)
32 system.physmem.readReqs 15510 # Number of read requests accepted
33 system.physmem.writeReqs 0 # Number of write requests accepted
34 system.physmem.readBursts 15510 # Number of DRAM read bursts, including those serviced by the write queue
35 system.physmem.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
36 system.physmem.bytesReadDRAM 992640 # Total number of bytes read from DRAM
37 system.physmem.bytesReadWrQ 0 # Total number of bytes read from write queue
38 system.physmem.bytesWritten 0 # Total number of bytes written to DRAM
39 system.physmem.bytesReadSys 992640 # Total read bytes from the system interface side
40 system.physmem.bytesWrittenSys 0 # Total written bytes from the system interface side
41 system.physmem.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
42 system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
43 system.physmem.neitherReadNorWriteReqs 3 # Number of requests that are neither read nor write
44 system.physmem.perBankRdBursts::0 987 # Per bank write bursts
45 system.physmem.perBankRdBursts::1 885 # Per bank write bursts
46 system.physmem.perBankRdBursts::2 942 # Per bank write bursts
47 system.physmem.perBankRdBursts::3 1028 # Per bank write bursts
48 system.physmem.perBankRdBursts::4 1049 # Per bank write bursts
49 system.physmem.perBankRdBursts::5 1105 # Per bank write bursts
50 system.physmem.perBankRdBursts::6 1078 # Per bank write bursts
51 system.physmem.perBankRdBursts::7 1078 # Per bank write bursts
52 system.physmem.perBankRdBursts::8 1024 # Per bank write bursts
53 system.physmem.perBankRdBursts::9 957 # Per bank write bursts
54 system.physmem.perBankRdBursts::10 935 # Per bank write bursts
55 system.physmem.perBankRdBursts::11 899 # Per bank write bursts
56 system.physmem.perBankRdBursts::12 905 # Per bank write bursts
57 system.physmem.perBankRdBursts::13 865 # Per bank write bursts
58 system.physmem.perBankRdBursts::14 877 # Per bank write bursts
59 system.physmem.perBankRdBursts::15 896 # Per bank write bursts
60 system.physmem.perBankWrBursts::0 0 # Per bank write bursts
61 system.physmem.perBankWrBursts::1 0 # Per bank write bursts
62 system.physmem.perBankWrBursts::2 0 # Per bank write bursts
63 system.physmem.perBankWrBursts::3 0 # Per bank write bursts
64 system.physmem.perBankWrBursts::4 0 # Per bank write bursts
65 system.physmem.perBankWrBursts::5 0 # Per bank write bursts
66 system.physmem.perBankWrBursts::6 0 # Per bank write bursts
67 system.physmem.perBankWrBursts::7 0 # Per bank write bursts
68 system.physmem.perBankWrBursts::8 0 # Per bank write bursts
69 system.physmem.perBankWrBursts::9 0 # Per bank write bursts
70 system.physmem.perBankWrBursts::10 0 # Per bank write bursts
71 system.physmem.perBankWrBursts::11 0 # Per bank write bursts
72 system.physmem.perBankWrBursts::12 0 # Per bank write bursts
73 system.physmem.perBankWrBursts::13 0 # Per bank write bursts
74 system.physmem.perBankWrBursts::14 0 # Per bank write bursts
75 system.physmem.perBankWrBursts::15 0 # Per bank write bursts
76 system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
77 system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
78 system.physmem.totGap 26909036500 # Total gap between requests
79 system.physmem.readPktSize::0 0 # Read request sizes (log2)
80 system.physmem.readPktSize::1 0 # Read request sizes (log2)
81 system.physmem.readPktSize::2 0 # Read request sizes (log2)
82 system.physmem.readPktSize::3 0 # Read request sizes (log2)
83 system.physmem.readPktSize::4 0 # Read request sizes (log2)
84 system.physmem.readPktSize::5 0 # Read request sizes (log2)
85 system.physmem.readPktSize::6 15510 # Read request sizes (log2)
86 system.physmem.writePktSize::0 0 # Write request sizes (log2)
87 system.physmem.writePktSize::1 0 # Write request sizes (log2)
88 system.physmem.writePktSize::2 0 # Write request sizes (log2)
89 system.physmem.writePktSize::3 0 # Write request sizes (log2)
90 system.physmem.writePktSize::4 0 # Write request sizes (log2)
91 system.physmem.writePktSize::5 0 # Write request sizes (log2)
92 system.physmem.writePktSize::6 0 # Write request sizes (log2)
93 system.physmem.rdQLenPdf::0 10635 # What read queue length does an incoming req see
94 system.physmem.rdQLenPdf::1 4635 # What read queue length does an incoming req see
95 system.physmem.rdQLenPdf::2 219 # What read queue length does an incoming req see
96 system.physmem.rdQLenPdf::3 14 # What read queue length does an incoming req see
97 system.physmem.rdQLenPdf::4 4 # What read queue length does an incoming req see
98 system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
99 system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
100 system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
101 system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
102 system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
103 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
104 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
105 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
125 system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
126 system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
127 system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
128 system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
129 system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
130 system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
131 system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
132 system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
133 system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
134 system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
135 system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
136 system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
137 system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
167 system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
168 system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
169 system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
170 system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
171 system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
172 system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
173 system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
174 system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
175 system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
176 system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
177 system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
178 system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
179 system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
180 system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
181 system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
182 system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
183 system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
184 system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
185 system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
186 system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
187 system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
188 system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
189 system.physmem.bytesPerActivate::samples 1363 # Bytes accessed per row activation
190 system.physmem.bytesPerActivate::mean 726.491563 # Bytes accessed per row activation
191 system.physmem.bytesPerActivate::gmean 533.334896 # Bytes accessed per row activation
192 system.physmem.bytesPerActivate::stdev 387.223532 # Bytes accessed per row activation
193 system.physmem.bytesPerActivate::0-127 140 10.27% 10.27% # Bytes accessed per row activation
194 system.physmem.bytesPerActivate::128-255 158 11.59% 21.86% # Bytes accessed per row activation
195 system.physmem.bytesPerActivate::256-383 56 4.11% 25.97% # Bytes accessed per row activation
196 system.physmem.bytesPerActivate::384-511 68 4.99% 30.96% # Bytes accessed per row activation
197 system.physmem.bytesPerActivate::512-639 57 4.18% 35.14% # Bytes accessed per row activation
198 system.physmem.bytesPerActivate::640-767 39 2.86% 38.00% # Bytes accessed per row activation
199 system.physmem.bytesPerActivate::768-895 24 1.76% 39.77% # Bytes accessed per row activation
200 system.physmem.bytesPerActivate::896-1023 39 2.86% 42.63% # Bytes accessed per row activation
201 system.physmem.bytesPerActivate::1024-1151 782 57.37% 100.00% # Bytes accessed per row activation
202 system.physmem.bytesPerActivate::total 1363 # Bytes accessed per row activation
203 system.physmem.totQLat 83369750 # Total ticks spent queuing
204 system.physmem.totMemAccLat 374182250 # Total ticks spent from burst creation until serviced by the DRAM
205 system.physmem.totBusLat 77550000 # Total ticks spent in databus transfers
206 system.physmem.avgQLat 5375.23 # Average queueing delay per DRAM burst
207 system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
208 system.physmem.avgMemAccLat 24125.23 # Average memory access latency per DRAM burst
209 system.physmem.avgRdBW 36.89 # Average DRAM read bandwidth in MiByte/s
210 system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
211 system.physmem.avgRdBWSys 36.89 # Average system read bandwidth in MiByte/s
212 system.physmem.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
213 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
214 system.physmem.busUtil 0.29 # Data bus utilization in percentage
215 system.physmem.busUtilRead 0.29 # Data bus utilization in percentage for reads
216 system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
217 system.physmem.avgRdQLen 1.03 # Average read queue length when enqueuing
218 system.physmem.avgWrQLen 0.00 # Average write queue length when enqueuing
219 system.physmem.readRowHits 14137 # Number of row buffer hits during reads
220 system.physmem.writeRowHits 0 # Number of row buffer hits during writes
221 system.physmem.readRowHitRate 91.15 # Row buffer hit rate for reads
222 system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
223 system.physmem.avgGap 1734947.55 # Average gap between requests
224 system.physmem.pageHitRate 91.15 # Row buffer hit rate, read and write combined
225 system.physmem.memoryStateTime::IDLE 24303660500 # Time in different power states
226 system.physmem.memoryStateTime::REF 898300000 # Time in different power states
227 system.physmem.memoryStateTime::PRE_PDN 0 # Time in different power states
228 system.physmem.memoryStateTime::ACT 1704463000 # Time in different power states
229 system.physmem.memoryStateTime::ACT_PDN 0 # Time in different power states
230 system.membus.throughput 36888452 # Throughput (bytes/s)
231 system.membus.trans_dist::ReadReq 972 # Transaction distribution
232 system.membus.trans_dist::ReadResp 972 # Transaction distribution
233 system.membus.trans_dist::UpgradeReq 3 # Transaction distribution
234 system.membus.trans_dist::UpgradeResp 3 # Transaction distribution
235 system.membus.trans_dist::ReadExReq 14538 # Transaction distribution
236 system.membus.trans_dist::ReadExResp 14538 # Transaction distribution
237 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 31026 # Packet count per connected master and slave (bytes)
238 system.membus.pkt_count::total 31026 # Packet count per connected master and slave (bytes)
239 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 992640 # Cumulative packet size per connected master and slave (bytes)
240 system.membus.tot_pkt_size::total 992640 # Cumulative packet size per connected master and slave (bytes)
241 system.membus.data_through_bus 992640 # Total data (bytes)
242 system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
243 system.membus.reqLayer0.occupancy 19094500 # Layer occupancy (ticks)
244 system.membus.reqLayer0.utilization 0.1 # Layer utilization (%)
245 system.membus.respLayer1.occupancy 145899997 # Layer occupancy (ticks)
246 system.membus.respLayer1.utilization 0.5 # Layer utilization (%)
247 system.cpu_clk_domain.clock 500 # Clock period in ticks
248 system.cpu.branchPred.lookups 26684247 # Number of BP lookups
249 system.cpu.branchPred.condPredicted 22003797 # Number of conditional branches predicted
250 system.cpu.branchPred.condIncorrect 841589 # Number of conditional branches incorrect
251 system.cpu.branchPred.BTBLookups 11372801 # Number of BTB lookups
252 system.cpu.branchPred.BTBHits 11278925 # Number of BTB hits
253 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
254 system.cpu.branchPred.BTBHitPct 99.174557 # BTB Hit Percentage
255 system.cpu.branchPred.usedRAS 69990 # Number of times the RAS was used to get a target.
256 system.cpu.branchPred.RASInCorrect 184 # Number of incorrect RAS predictions.
257 system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
258 system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
259 system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
260 system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
261 system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
262 system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
263 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
264 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
265 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
266 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
267 system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
268 system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
269 system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
270 system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
271 system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
272 system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
273 system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
274 system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
275 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
276 system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
277 system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
278 system.cpu.dtb.inst_hits 0 # ITB inst hits
279 system.cpu.dtb.inst_misses 0 # ITB inst misses
280 system.cpu.dtb.read_hits 0 # DTB read hits
281 system.cpu.dtb.read_misses 0 # DTB read misses
282 system.cpu.dtb.write_hits 0 # DTB write hits
283 system.cpu.dtb.write_misses 0 # DTB write misses
284 system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
285 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
286 system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
287 system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
288 system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
289 system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
290 system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
291 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
292 system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
293 system.cpu.dtb.read_accesses 0 # DTB read accesses
294 system.cpu.dtb.write_accesses 0 # DTB write accesses
295 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
296 system.cpu.dtb.hits 0 # DTB hits
297 system.cpu.dtb.misses 0 # DTB misses
298 system.cpu.dtb.accesses 0 # DTB accesses
299 system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
300 system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
301 system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
302 system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
303 system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
304 system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
305 system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
306 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
307 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
308 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
309 system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
310 system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
311 system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
312 system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
313 system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
314 system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
315 system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
316 system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
317 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
318 system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
319 system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
320 system.cpu.itb.inst_hits 0 # ITB inst hits
321 system.cpu.itb.inst_misses 0 # ITB inst misses
322 system.cpu.itb.read_hits 0 # DTB read hits
323 system.cpu.itb.read_misses 0 # DTB read misses
324 system.cpu.itb.write_hits 0 # DTB write hits
325 system.cpu.itb.write_misses 0 # DTB write misses
326 system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
327 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
328 system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
329 system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
330 system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
331 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
332 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
333 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
334 system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
335 system.cpu.itb.read_accesses 0 # DTB read accesses
336 system.cpu.itb.write_accesses 0 # DTB write accesses
337 system.cpu.itb.inst_accesses 0 # ITB inst accesses
338 system.cpu.itb.hits 0 # DTB hits
339 system.cpu.itb.misses 0 # DTB misses
340 system.cpu.itb.accesses 0 # DTB accesses
341 system.cpu.workload.num_syscalls 442 # Number of system calls
342 system.cpu.numCycles 53818470 # number of cpu cycles simulated
343 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
344 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
345 system.cpu.fetch.icacheStallCycles 14166768 # Number of cycles fetch is stalled on an Icache miss
346 system.cpu.fetch.Insts 127874482 # Number of instructions fetch has processed
347 system.cpu.fetch.Branches 26684247 # Number of branches that fetch encountered
348 system.cpu.fetch.predictedBranches 11348915 # Number of branches that fetch has predicted taken
349 system.cpu.fetch.Cycles 24030832 # Number of cycles fetch has run and was not squashing or blocked
350 system.cpu.fetch.SquashCycles 4761225 # Number of cycles fetch has spent squashing
351 system.cpu.fetch.BlockedCycles 11326508 # Number of cycles fetch has spent blocked
352 system.cpu.fetch.MiscStallCycles 107 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
353 system.cpu.fetch.PendingTrapStallCycles 8 # Number of stall cycles due to pending traps
354 system.cpu.fetch.IcacheWaitRetryStallCycles 29 # Number of stall cycles due to full MSHR
355 system.cpu.fetch.CacheLines 13838942 # Number of cache lines fetched
356 system.cpu.fetch.IcacheSquashes 329737 # Number of outstanding Icache misses that were squashed
357 system.cpu.fetch.rateDist::samples 53427318 # Number of instructions fetched each cycle (Total)
358 system.cpu.fetch.rateDist::mean 2.409937 # Number of instructions fetched each cycle (Total)
359 system.cpu.fetch.rateDist::stdev 3.214887 # Number of instructions fetched each cycle (Total)
360 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
361 system.cpu.fetch.rateDist::0 29434889 55.09% 55.09% # Number of instructions fetched each cycle (Total)
362 system.cpu.fetch.rateDist::1 3387974 6.34% 61.43% # Number of instructions fetched each cycle (Total)
363 system.cpu.fetch.rateDist::2 2027945 3.80% 65.23% # Number of instructions fetched each cycle (Total)
364 system.cpu.fetch.rateDist::3 1552978 2.91% 68.14% # Number of instructions fetched each cycle (Total)
365 system.cpu.fetch.rateDist::4 1665988 3.12% 71.26% # Number of instructions fetched each cycle (Total)
366 system.cpu.fetch.rateDist::5 2918810 5.46% 76.72% # Number of instructions fetched each cycle (Total)
367 system.cpu.fetch.rateDist::6 1512193 2.83% 79.55% # Number of instructions fetched each cycle (Total)
368 system.cpu.fetch.rateDist::7 1089826 2.04% 81.59% # Number of instructions fetched each cycle (Total)
369 system.cpu.fetch.rateDist::8 9836715 18.41% 100.00% # Number of instructions fetched each cycle (Total)
370 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
371 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
372 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
373 system.cpu.fetch.rateDist::total 53427318 # Number of instructions fetched each cycle (Total)
374 system.cpu.fetch.branchRate 0.495820 # Number of branch fetches per cycle
375 system.cpu.fetch.rate 2.376033 # Number of inst fetches per cycle
376 system.cpu.decode.IdleCycles 16930628 # Number of cycles decode is idle
377 system.cpu.decode.BlockedCycles 9172800 # Number of cycles decode is blocked
378 system.cpu.decode.RunCycles 22402161 # Number of cycles decode is running
379 system.cpu.decode.UnblockCycles 1027234 # Number of cycles decode is unblocking
380 system.cpu.decode.SquashCycles 3894495 # Number of cycles decode is squashing
381 system.cpu.decode.BranchResolved 4441775 # Number of times decode resolved a branch
382 system.cpu.decode.BranchMispred 8644 # Number of times decode detected a branch misprediction
383 system.cpu.decode.DecodedInsts 126055074 # Number of instructions handled by decode
384 system.cpu.decode.SquashedInsts 42561 # Number of squashed instructions handled by decode
385 system.cpu.rename.SquashCycles 3894495 # Number of cycles rename is squashing
386 system.cpu.rename.IdleCycles 18710503 # Number of cycles rename is idle
387 system.cpu.rename.BlockCycles 3595532 # Number of cycles rename is blocking
388 system.cpu.rename.serializeStallCycles 186271 # count of cycles rename stalled for serializing inst
389 system.cpu.rename.RunCycles 21547494 # Number of cycles rename is running
390 system.cpu.rename.UnblockCycles 5493023 # Number of cycles rename is unblocking
391 system.cpu.rename.RenamedInsts 123139917 # Number of instructions processed by rename
392 system.cpu.rename.ROBFullEvents 12 # Number of times rename has blocked due to ROB full
393 system.cpu.rename.IQFullEvents 426575 # Number of times rename has blocked due to IQ full
394 system.cpu.rename.LSQFullEvents 4604902 # Number of times rename has blocked due to LSQ full
395 system.cpu.rename.FullRegisterEvents 1527 # Number of times there has been no free registers
396 system.cpu.rename.RenamedOperands 143588109 # Number of destination operands rename has renamed
397 system.cpu.rename.RenameLookups 536432016 # Number of register rename lookups that rename has made
398 system.cpu.rename.int_rename_lookups 499923969 # Number of integer rename lookups
399 system.cpu.rename.fp_rename_lookups 641 # Number of floating rename lookups
400 system.cpu.rename.CommittedMaps 107414186 # Number of HB maps that are committed
401 system.cpu.rename.UndoneMaps 36173923 # Number of HB maps that are undone due to squashing
402 system.cpu.rename.serializingInsts 4624 # count of serializing insts renamed
403 system.cpu.rename.tempSerializingInsts 4622 # count of temporary serializing insts renamed
404 system.cpu.rename.skidInsts 12547663 # count of insts added to the skid buffer
405 system.cpu.memDep0.insertedLoads 29472846 # Number of loads inserted to the mem dependence unit.
406 system.cpu.memDep0.insertedStores 5519091 # Number of stores inserted to the mem dependence unit.
407 system.cpu.memDep0.conflictingLoads 2169224 # Number of conflicting loads.
408 system.cpu.memDep0.conflictingStores 1269381 # Number of conflicting stores.
409 system.cpu.iq.iqInstsAdded 118159243 # Number of instructions added to the IQ (excludes non-spec)
410 system.cpu.iq.iqNonSpecInstsAdded 8489 # Number of non-speculative instructions added to the IQ
411 system.cpu.iq.iqInstsIssued 105145248 # Number of instructions issued
412 system.cpu.iq.iqSquashedInstsIssued 78272 # Number of squashed instructions issued
413 system.cpu.iq.iqSquashedInstsExamined 26728441 # Number of squashed instructions iterated over during squash; mainly for profiling
414 system.cpu.iq.iqSquashedOperandsExamined 65602174 # Number of squashed operands that are examined and possibly removed from graph
415 system.cpu.iq.iqSquashedNonSpecRemoved 271 # Number of squashed non-spec instructions that were removed
416 system.cpu.iq.issued_per_cycle::samples 53427318 # Number of insts issued each cycle
417 system.cpu.iq.issued_per_cycle::mean 1.968005 # Number of insts issued each cycle
418 system.cpu.iq.issued_per_cycle::stdev 1.908888 # Number of insts issued each cycle
419 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
420 system.cpu.iq.issued_per_cycle::0 15370604 28.77% 28.77% # Number of insts issued each cycle
421 system.cpu.iq.issued_per_cycle::1 11662585 21.83% 50.60% # Number of insts issued each cycle
422 system.cpu.iq.issued_per_cycle::2 8230563 15.41% 66.00% # Number of insts issued each cycle
423 system.cpu.iq.issued_per_cycle::3 6832993 12.79% 78.79% # Number of insts issued each cycle
424 system.cpu.iq.issued_per_cycle::4 4979120 9.32% 88.11% # Number of insts issued each cycle
425 system.cpu.iq.issued_per_cycle::5 2926966 5.48% 93.59% # Number of insts issued each cycle
426 system.cpu.iq.issued_per_cycle::6 2444206 4.57% 98.17% # Number of insts issued each cycle
427 system.cpu.iq.issued_per_cycle::7 536236 1.00% 99.17% # Number of insts issued each cycle
428 system.cpu.iq.issued_per_cycle::8 444045 0.83% 100.00% # Number of insts issued each cycle
429 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
430 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
431 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
432 system.cpu.iq.issued_per_cycle::total 53427318 # Number of insts issued each cycle
433 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
434 system.cpu.iq.fu_full::IntAlu 46059 6.94% 6.94% # attempts to use FU when none available
435 system.cpu.iq.fu_full::IntMult 26 0.00% 6.95% # attempts to use FU when none available
436 system.cpu.iq.fu_full::IntDiv 0 0.00% 6.95% # attempts to use FU when none available
437 system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.95% # attempts to use FU when none available
438 system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.95% # attempts to use FU when none available
439 system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.95% # attempts to use FU when none available
440 system.cpu.iq.fu_full::FloatMult 0 0.00% 6.95% # attempts to use FU when none available
441 system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.95% # attempts to use FU when none available
442 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.95% # attempts to use FU when none available
443 system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.95% # attempts to use FU when none available
444 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.95% # attempts to use FU when none available
445 system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.95% # attempts to use FU when none available
446 system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.95% # attempts to use FU when none available
447 system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.95% # attempts to use FU when none available
448 system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.95% # attempts to use FU when none available
449 system.cpu.iq.fu_full::SimdMult 0 0.00% 6.95% # attempts to use FU when none available
450 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.95% # attempts to use FU when none available
451 system.cpu.iq.fu_full::SimdShift 0 0.00% 6.95% # attempts to use FU when none available
452 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.95% # attempts to use FU when none available
453 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.95% # attempts to use FU when none available
454 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.95% # attempts to use FU when none available
455 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.95% # attempts to use FU when none available
456 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.95% # attempts to use FU when none available
457 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.95% # attempts to use FU when none available
458 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.95% # attempts to use FU when none available
459 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.95% # attempts to use FU when none available
460 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.95% # attempts to use FU when none available
461 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.95% # attempts to use FU when none available
462 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.95% # attempts to use FU when none available
463 system.cpu.iq.fu_full::MemRead 341162 51.43% 58.38% # attempts to use FU when none available
464 system.cpu.iq.fu_full::MemWrite 276052 41.62% 100.00% # attempts to use FU when none available
465 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
466 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
467 system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
468 system.cpu.iq.FU_type_0::IntAlu 74418244 70.78% 70.78% # Type of FU issued
469 system.cpu.iq.FU_type_0::IntMult 10973 0.01% 70.79% # Type of FU issued
470 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.79% # Type of FU issued
471 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.79% # Type of FU issued
472 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.79% # Type of FU issued
473 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.79% # Type of FU issued
474 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.79% # Type of FU issued
475 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.79% # Type of FU issued
476 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.79% # Type of FU issued
477 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.79% # Type of FU issued
478 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.79% # Type of FU issued
479 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.79% # Type of FU issued
480 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.79% # Type of FU issued
481 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.79% # Type of FU issued
482 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.79% # Type of FU issued
483 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.79% # Type of FU issued
484 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.79% # Type of FU issued
485 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.79% # Type of FU issued
486 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.79% # Type of FU issued
487 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.79% # Type of FU issued
488 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.79% # Type of FU issued
489 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.79% # Type of FU issued
490 system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.79% # Type of FU issued
491 system.cpu.iq.FU_type_0::SimdFloatCvt 122 0.00% 70.79% # Type of FU issued
492 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.79% # Type of FU issued
493 system.cpu.iq.FU_type_0::SimdFloatMisc 157 0.00% 70.79% # Type of FU issued
494 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.79% # Type of FU issued
495 system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 70.79% # Type of FU issued
496 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.79% # Type of FU issued
497 system.cpu.iq.FU_type_0::MemRead 25603497 24.35% 95.14% # Type of FU issued
498 system.cpu.iq.FU_type_0::MemWrite 5112252 4.86% 100.00% # Type of FU issued
499 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
500 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
501 system.cpu.iq.FU_type_0::total 105145248 # Type of FU issued
502 system.cpu.iq.rate 1.953702 # Inst issue rate
503 system.cpu.iq.fu_busy_cnt 663299 # FU busy when requested
504 system.cpu.iq.fu_busy_rate 0.006308 # FU busy rate (busy events/executed inst)
505 system.cpu.iq.int_inst_queue_reads 264458762 # Number of integer instruction queue reads
506 system.cpu.iq.int_inst_queue_writes 144900942 # Number of integer instruction queue writes
507 system.cpu.iq.int_inst_queue_wakeup_accesses 102674293 # Number of integer instruction queue wakeup accesses
508 system.cpu.iq.fp_inst_queue_reads 623 # Number of floating instruction queue reads
509 system.cpu.iq.fp_inst_queue_writes 845 # Number of floating instruction queue writes
510 system.cpu.iq.fp_inst_queue_wakeup_accesses 263 # Number of floating instruction queue wakeup accesses
511 system.cpu.iq.int_alu_accesses 105808235 # Number of integer alu accesses
512 system.cpu.iq.fp_alu_accesses 312 # Number of floating point alu accesses
513 system.cpu.iew.lsq.thread0.forwLoads 440410 # Number of loads that had data forwarded from stores
514 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
515 system.cpu.iew.lsq.thread0.squashedLoads 6898880 # Number of loads squashed
516 system.cpu.iew.lsq.thread0.ignoredResponses 6071 # Number of memory responses ignored because the instruction is squashed
517 system.cpu.iew.lsq.thread0.memOrderViolation 6331 # Number of memory ordering violations
518 system.cpu.iew.lsq.thread0.squashedStores 774247 # Number of stores squashed
519 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
520 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
521 system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
522 system.cpu.iew.lsq.thread0.cacheBlocked 31563 # Number of times an access to memory failed due to the cache being blocked
523 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
524 system.cpu.iew.iewSquashCycles 3894495 # Number of cycles IEW is squashing
525 system.cpu.iew.iewBlockCycles 960394 # Number of cycles IEW is blocking
526 system.cpu.iew.iewUnblockCycles 127228 # Number of cycles IEW is unblocking
527 system.cpu.iew.iewDispatchedInsts 118180427 # Number of instructions dispatched to IQ
528 system.cpu.iew.iewDispSquashedInsts 309851 # Number of squashed instructions skipped by dispatch
529 system.cpu.iew.iewDispLoadInsts 29472846 # Number of dispatched load instructions
530 system.cpu.iew.iewDispStoreInsts 5519091 # Number of dispatched store instructions
531 system.cpu.iew.iewDispNonSpecInsts 4601 # Number of dispatched non-speculative instructions
532 system.cpu.iew.iewIQFullEvents 65954 # Number of times the IQ has become full, causing a stall
533 system.cpu.iew.iewLSQFullEvents 6808 # Number of times the LSQ has become full, causing a stall
534 system.cpu.iew.memOrderViolationEvents 6331 # Number of memory order violations
535 system.cpu.iew.predictedTakenIncorrect 446096 # Number of branches that were predicted taken incorrectly
536 system.cpu.iew.predictedNotTakenIncorrect 445462 # Number of branches that were predicted not taken incorrectly
537 system.cpu.iew.branchMispredicts 891558 # Number of branch mispredicts detected at execute
538 system.cpu.iew.iewExecutedInsts 104169534 # Number of executed instructions
539 system.cpu.iew.iewExecLoadInsts 25284727 # Number of load instructions executed
540 system.cpu.iew.iewExecSquashedInsts 975714 # Number of squashed instructions skipped in execute
541 system.cpu.iew.exec_swp 0 # number of swp insts executed
542 system.cpu.iew.exec_nop 12695 # number of nop insts executed
543 system.cpu.iew.exec_refs 30339844 # number of memory reference insts executed
544 system.cpu.iew.exec_branches 21324580 # Number of branches executed
545 system.cpu.iew.exec_stores 5055117 # Number of stores executed
546 system.cpu.iew.exec_rate 1.935572 # Inst execution rate
547 system.cpu.iew.wb_sent 102952816 # cumulative count of insts sent to commit
548 system.cpu.iew.wb_count 102674556 # cumulative count of insts written-back
549 system.cpu.iew.wb_producers 62244775 # num instructions producing a value
550 system.cpu.iew.wb_consumers 104288684 # num instructions consuming a value
551 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
552 system.cpu.iew.wb_rate 1.907794 # insts written-back per cycle
553 system.cpu.iew.wb_fanout 0.596851 # average fanout of values written-back
554 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
555 system.cpu.commit.commitSquashedInsts 26930418 # The number of squashed insts skipped by commit
556 system.cpu.commit.commitNonSpecStalls 8218 # The number of times commit has been forced to stall to communicate backwards
557 system.cpu.commit.branchMispredicts 833018 # The number of times a branch was mispredicted
558 system.cpu.commit.committed_per_cycle::samples 49532823 # Number of insts commited each cycle
559 system.cpu.commit.committed_per_cycle::mean 1.842273 # Number of insts commited each cycle
560 system.cpu.commit.committed_per_cycle::stdev 2.541112 # Number of insts commited each cycle
561 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
562 system.cpu.commit.committed_per_cycle::0 20056290 40.49% 40.49% # Number of insts commited each cycle
563 system.cpu.commit.committed_per_cycle::1 13134081 26.52% 67.01% # Number of insts commited each cycle
564 system.cpu.commit.committed_per_cycle::2 4165062 8.41% 75.42% # Number of insts commited each cycle
565 system.cpu.commit.committed_per_cycle::3 3431851 6.93% 82.34% # Number of insts commited each cycle
566 system.cpu.commit.committed_per_cycle::4 1531687 3.09% 85.44% # Number of insts commited each cycle
567 system.cpu.commit.committed_per_cycle::5 719294 1.45% 86.89% # Number of insts commited each cycle
568 system.cpu.commit.committed_per_cycle::6 966848 1.95% 88.84% # Number of insts commited each cycle
569 system.cpu.commit.committed_per_cycle::7 252784 0.51% 89.35% # Number of insts commited each cycle
570 system.cpu.commit.committed_per_cycle::8 5274926 10.65% 100.00% # Number of insts commited each cycle
571 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
572 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
573 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
574 system.cpu.commit.committed_per_cycle::total 49532823 # Number of insts commited each cycle
575 system.cpu.commit.committedInsts 90602407 # Number of instructions committed
576 system.cpu.commit.committedOps 91252960 # Number of ops (including micro ops) committed
577 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
578 system.cpu.commit.refs 27318810 # Number of memory references committed
579 system.cpu.commit.loads 22573966 # Number of loads committed
580 system.cpu.commit.membars 3888 # Number of memory barriers committed
581 system.cpu.commit.branches 18732304 # Number of branches committed
582 system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
583 system.cpu.commit.int_insts 72525674 # Number of committed integer instructions.
584 system.cpu.commit.function_calls 56148 # Number of function calls committed.
585 system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
586 system.cpu.commit.op_class_0::IntAlu 63923653 70.05% 70.05% # Class of committed instruction
587 system.cpu.commit.op_class_0::IntMult 10474 0.01% 70.06% # Class of committed instruction
588 system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.06% # Class of committed instruction
589 system.cpu.commit.op_class_0::FloatAdd 0 0.00% 70.06% # Class of committed instruction
590 system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.06% # Class of committed instruction
591 system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.06% # Class of committed instruction
592 system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.06% # Class of committed instruction
593 system.cpu.commit.op_class_0::FloatDiv 0 0.00% 70.06% # Class of committed instruction
594 system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.06% # Class of committed instruction
595 system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.06% # Class of committed instruction
596 system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.06% # Class of committed instruction
597 system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.06% # Class of committed instruction
598 system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.06% # Class of committed instruction
599 system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.06% # Class of committed instruction
600 system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.06% # Class of committed instruction
601 system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.06% # Class of committed instruction
602 system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.06% # Class of committed instruction
603 system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.06% # Class of committed instruction
604 system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.06% # Class of committed instruction
605 system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.06% # Class of committed instruction
606 system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.06% # Class of committed instruction
607 system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.06% # Class of committed instruction
608 system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.06% # Class of committed instruction
609 system.cpu.commit.op_class_0::SimdFloatCvt 6 0.00% 70.06% # Class of committed instruction
610 system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.06% # Class of committed instruction
611 system.cpu.commit.op_class_0::SimdFloatMisc 15 0.00% 70.06% # Class of committed instruction
612 system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.06% # Class of committed instruction
613 system.cpu.commit.op_class_0::SimdFloatMultAcc 2 0.00% 70.06% # Class of committed instruction
614 system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.06% # Class of committed instruction
615 system.cpu.commit.op_class_0::MemRead 22573966 24.74% 94.80% # Class of committed instruction
616 system.cpu.commit.op_class_0::MemWrite 4744844 5.20% 100.00% # Class of committed instruction
617 system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
618 system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
619 system.cpu.commit.op_class_0::total 91252960 # Class of committed instruction
620 system.cpu.commit.bw_lim_events 5274926 # number cycles where commit BW limit reached
621 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
622 system.cpu.rob.rob_reads 162435541 # The number of ROB reads
623 system.cpu.rob.rob_writes 240280947 # The number of ROB writes
624 system.cpu.timesIdled 46113 # Number of times that the entire CPU went into an idle state and unscheduled itself
625 system.cpu.idleCycles 391152 # Total number of cycles that the CPU has spent unscheduled due to idling
626 system.cpu.committedInsts 90589798 # Number of Instructions Simulated
627 system.cpu.committedOps 91240351 # Number of Ops (including micro ops) Simulated
628 system.cpu.committedInsts_total 90589798 # Number of Instructions Simulated
629 system.cpu.cpi 0.594090 # CPI: Cycles Per Instruction
630 system.cpu.cpi_total 0.594090 # CPI: Total CPI of All Threads
631 system.cpu.ipc 1.683247 # IPC: Instructions Per Cycle
632 system.cpu.ipc_total 1.683247 # IPC: Total IPC of All Threads
633 system.cpu.int_regfile_reads 495503749 # number of integer regfile reads
634 system.cpu.int_regfile_writes 120538753 # number of integer regfile writes
635 system.cpu.fp_regfile_reads 136 # number of floating regfile reads
636 system.cpu.fp_regfile_writes 324 # number of floating regfile writes
637 system.cpu.misc_regfile_reads 29202777 # number of misc regfile reads
638 system.cpu.misc_regfile_writes 7784 # number of misc regfile writes
639 system.cpu.toL2Bus.throughput 4498112646 # Throughput (bytes/s)
640 system.cpu.toL2Bus.trans_dist::ReadReq 904542 # Transaction distribution
641 system.cpu.toL2Bus.trans_dist::ReadResp 904541 # Transaction distribution
642 system.cpu.toL2Bus.trans_dist::Writeback 942913 # Transaction distribution
643 system.cpu.toL2Bus.trans_dist::UpgradeReq 4 # Transaction distribution
644 system.cpu.toL2Bus.trans_dist::UpgradeResp 4 # Transaction distribution
645 system.cpu.toL2Bus.trans_dist::ReadExReq 43808 # Transaction distribution
646 system.cpu.toL2Bus.trans_dist::ReadExResp 43808 # Transaction distribution
647 system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 1459 # Packet count per connected master and slave (bytes)
648 system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 2838157 # Packet count per connected master and slave (bytes)
649 system.cpu.toL2Bus.pkt_count::total 2839616 # Packet count per connected master and slave (bytes)
650 system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 46528 # Cumulative packet size per connected master and slave (bytes)
651 system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 120993984 # Cumulative packet size per connected master and slave (bytes)
652 system.cpu.toL2Bus.tot_pkt_size::total 121040512 # Cumulative packet size per connected master and slave (bytes)
653 system.cpu.toL2Bus.data_through_bus 121040512 # Total data (bytes)
654 system.cpu.toL2Bus.snoop_data_through_bus 256 # Total snoop data (bytes)
655 system.cpu.toL2Bus.reqLayer0.occupancy 1888546500 # Layer occupancy (ticks)
656 system.cpu.toL2Bus.reqLayer0.utilization 7.0 # Layer utilization (%)
657 system.cpu.toL2Bus.respLayer0.occupancy 1214249 # Layer occupancy (ticks)
658 system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
659 system.cpu.toL2Bus.respLayer1.occupancy 1424437743 # Layer occupancy (ticks)
660 system.cpu.toL2Bus.respLayer1.utilization 5.3 # Layer utilization (%)
661 system.cpu.icache.tags.replacements 4 # number of replacements
662 system.cpu.icache.tags.tagsinuse 629.782020 # Cycle average of tags in use
663 system.cpu.icache.tags.total_refs 13837957 # Total number of references to valid blocks.
664 system.cpu.icache.tags.sampled_refs 727 # Sample count of references to valid blocks.
665 system.cpu.icache.tags.avg_refs 19034.328748 # Average number of references to valid blocks.
666 system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
667 system.cpu.icache.tags.occ_blocks::cpu.inst 629.782020 # Average occupied blocks per requestor
668 system.cpu.icache.tags.occ_percent::cpu.inst 0.307511 # Average percentage of cache occupancy
669 system.cpu.icache.tags.occ_percent::total 0.307511 # Average percentage of cache occupancy
670 system.cpu.icache.tags.occ_task_id_blocks::1024 723 # Occupied blocks per task id
671 system.cpu.icache.tags.age_task_id_blocks_1024::0 35 # Occupied blocks per task id
672 system.cpu.icache.tags.age_task_id_blocks_1024::2 14 # Occupied blocks per task id
673 system.cpu.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id
674 system.cpu.icache.tags.age_task_id_blocks_1024::4 671 # Occupied blocks per task id
675 system.cpu.icache.tags.occ_task_id_percent::1024 0.353027 # Percentage of cache occupancy per task id
676 system.cpu.icache.tags.tag_accesses 27678613 # Number of tag accesses
677 system.cpu.icache.tags.data_accesses 27678613 # Number of data accesses
678 system.cpu.icache.ReadReq_hits::cpu.inst 13837957 # number of ReadReq hits
679 system.cpu.icache.ReadReq_hits::total 13837957 # number of ReadReq hits
680 system.cpu.icache.demand_hits::cpu.inst 13837957 # number of demand (read+write) hits
681 system.cpu.icache.demand_hits::total 13837957 # number of demand (read+write) hits
682 system.cpu.icache.overall_hits::cpu.inst 13837957 # number of overall hits
683 system.cpu.icache.overall_hits::total 13837957 # number of overall hits
684 system.cpu.icache.ReadReq_misses::cpu.inst 984 # number of ReadReq misses
685 system.cpu.icache.ReadReq_misses::total 984 # number of ReadReq misses
686 system.cpu.icache.demand_misses::cpu.inst 984 # number of demand (read+write) misses
687 system.cpu.icache.demand_misses::total 984 # number of demand (read+write) misses
688 system.cpu.icache.overall_misses::cpu.inst 984 # number of overall misses
689 system.cpu.icache.overall_misses::total 984 # number of overall misses
690 system.cpu.icache.ReadReq_miss_latency::cpu.inst 66510498 # number of ReadReq miss cycles
691 system.cpu.icache.ReadReq_miss_latency::total 66510498 # number of ReadReq miss cycles
692 system.cpu.icache.demand_miss_latency::cpu.inst 66510498 # number of demand (read+write) miss cycles
693 system.cpu.icache.demand_miss_latency::total 66510498 # number of demand (read+write) miss cycles
694 system.cpu.icache.overall_miss_latency::cpu.inst 66510498 # number of overall miss cycles
695 system.cpu.icache.overall_miss_latency::total 66510498 # number of overall miss cycles
696 system.cpu.icache.ReadReq_accesses::cpu.inst 13838941 # number of ReadReq accesses(hits+misses)
697 system.cpu.icache.ReadReq_accesses::total 13838941 # number of ReadReq accesses(hits+misses)
698 system.cpu.icache.demand_accesses::cpu.inst 13838941 # number of demand (read+write) accesses
699 system.cpu.icache.demand_accesses::total 13838941 # number of demand (read+write) accesses
700 system.cpu.icache.overall_accesses::cpu.inst 13838941 # number of overall (read+write) accesses
701 system.cpu.icache.overall_accesses::total 13838941 # number of overall (read+write) accesses
702 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000071 # miss rate for ReadReq accesses
703 system.cpu.icache.ReadReq_miss_rate::total 0.000071 # miss rate for ReadReq accesses
704 system.cpu.icache.demand_miss_rate::cpu.inst 0.000071 # miss rate for demand accesses
705 system.cpu.icache.demand_miss_rate::total 0.000071 # miss rate for demand accesses
706 system.cpu.icache.overall_miss_rate::cpu.inst 0.000071 # miss rate for overall accesses
707 system.cpu.icache.overall_miss_rate::total 0.000071 # miss rate for overall accesses
708 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 67591.969512 # average ReadReq miss latency
709 system.cpu.icache.ReadReq_avg_miss_latency::total 67591.969512 # average ReadReq miss latency
710 system.cpu.icache.demand_avg_miss_latency::cpu.inst 67591.969512 # average overall miss latency
711 system.cpu.icache.demand_avg_miss_latency::total 67591.969512 # average overall miss latency
712 system.cpu.icache.overall_avg_miss_latency::cpu.inst 67591.969512 # average overall miss latency
713 system.cpu.icache.overall_avg_miss_latency::total 67591.969512 # average overall miss latency
714 system.cpu.icache.blocked_cycles::no_mshrs 649 # number of cycles access was blocked
715 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
716 system.cpu.icache.blocked::no_mshrs 12 # number of cycles access was blocked
717 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
718 system.cpu.icache.avg_blocked_cycles::no_mshrs 54.083333 # average number of cycles each access was blocked
719 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
720 system.cpu.icache.fast_writes 0 # number of fast writes performed
721 system.cpu.icache.cache_copies 0 # number of cache copies performed
722 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 252 # number of ReadReq MSHR hits
723 system.cpu.icache.ReadReq_mshr_hits::total 252 # number of ReadReq MSHR hits
724 system.cpu.icache.demand_mshr_hits::cpu.inst 252 # number of demand (read+write) MSHR hits
725 system.cpu.icache.demand_mshr_hits::total 252 # number of demand (read+write) MSHR hits
726 system.cpu.icache.overall_mshr_hits::cpu.inst 252 # number of overall MSHR hits
727 system.cpu.icache.overall_mshr_hits::total 252 # number of overall MSHR hits
728 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 732 # number of ReadReq MSHR misses
729 system.cpu.icache.ReadReq_mshr_misses::total 732 # number of ReadReq MSHR misses
730 system.cpu.icache.demand_mshr_misses::cpu.inst 732 # number of demand (read+write) MSHR misses
731 system.cpu.icache.demand_mshr_misses::total 732 # number of demand (read+write) MSHR misses
732 system.cpu.icache.overall_mshr_misses::cpu.inst 732 # number of overall MSHR misses
733 system.cpu.icache.overall_mshr_misses::total 732 # number of overall MSHR misses
734 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50737500 # number of ReadReq MSHR miss cycles
735 system.cpu.icache.ReadReq_mshr_miss_latency::total 50737500 # number of ReadReq MSHR miss cycles
736 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50737500 # number of demand (read+write) MSHR miss cycles
737 system.cpu.icache.demand_mshr_miss_latency::total 50737500 # number of demand (read+write) MSHR miss cycles
738 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50737500 # number of overall MSHR miss cycles
739 system.cpu.icache.overall_mshr_miss_latency::total 50737500 # number of overall MSHR miss cycles
740 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
741 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses
742 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
743 system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses
744 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
745 system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses
746 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 69313.524590 # average ReadReq mshr miss latency
747 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 69313.524590 # average ReadReq mshr miss latency
748 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 69313.524590 # average overall mshr miss latency
749 system.cpu.icache.demand_avg_mshr_miss_latency::total 69313.524590 # average overall mshr miss latency
750 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 69313.524590 # average overall mshr miss latency
751 system.cpu.icache.overall_avg_mshr_miss_latency::total 69313.524590 # average overall mshr miss latency
752 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
753 system.cpu.l2cache.tags.replacements 0 # number of replacements
754 system.cpu.l2cache.tags.tagsinuse 10725.417134 # Cycle average of tags in use
755 system.cpu.l2cache.tags.total_refs 1831324 # Total number of references to valid blocks.
756 system.cpu.l2cache.tags.sampled_refs 15493 # Sample count of references to valid blocks.
757 system.cpu.l2cache.tags.avg_refs 118.203318 # Average number of references to valid blocks.
758 system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
759 system.cpu.l2cache.tags.occ_blocks::writebacks 9880.636903 # Average occupied blocks per requestor
760 system.cpu.l2cache.tags.occ_blocks::cpu.inst 615.219172 # Average occupied blocks per requestor
761 system.cpu.l2cache.tags.occ_blocks::cpu.data 229.561060 # Average occupied blocks per requestor
762 system.cpu.l2cache.tags.occ_percent::writebacks 0.301533 # Average percentage of cache occupancy
763 system.cpu.l2cache.tags.occ_percent::cpu.inst 0.018775 # Average percentage of cache occupancy
764 system.cpu.l2cache.tags.occ_percent::cpu.data 0.007006 # Average percentage of cache occupancy
765 system.cpu.l2cache.tags.occ_percent::total 0.327314 # Average percentage of cache occupancy
766 system.cpu.l2cache.tags.occ_task_id_blocks::1024 15493 # Occupied blocks per task id
767 system.cpu.l2cache.tags.age_task_id_blocks_1024::0 40 # Occupied blocks per task id
768 system.cpu.l2cache.tags.age_task_id_blocks_1024::1 27 # Occupied blocks per task id
769 system.cpu.l2cache.tags.age_task_id_blocks_1024::2 512 # Occupied blocks per task id
770 system.cpu.l2cache.tags.age_task_id_blocks_1024::3 1303 # Occupied blocks per task id
771 system.cpu.l2cache.tags.age_task_id_blocks_1024::4 13611 # Occupied blocks per task id
772 system.cpu.l2cache.tags.occ_task_id_percent::1024 0.472809 # Percentage of cache occupancy per task id
773 system.cpu.l2cache.tags.tag_accesses 15189406 # Number of tag accesses
774 system.cpu.l2cache.tags.data_accesses 15189406 # Number of data accesses
775 system.cpu.l2cache.ReadReq_hits::cpu.inst 24 # number of ReadReq hits
776 system.cpu.l2cache.ReadReq_hits::cpu.data 903531 # number of ReadReq hits
777 system.cpu.l2cache.ReadReq_hits::total 903555 # number of ReadReq hits
778 system.cpu.l2cache.Writeback_hits::writebacks 942913 # number of Writeback hits
779 system.cpu.l2cache.Writeback_hits::total 942913 # number of Writeback hits
780 system.cpu.l2cache.UpgradeReq_hits::cpu.data 1 # number of UpgradeReq hits
781 system.cpu.l2cache.UpgradeReq_hits::total 1 # number of UpgradeReq hits
782 system.cpu.l2cache.ReadExReq_hits::cpu.data 29270 # number of ReadExReq hits
783 system.cpu.l2cache.ReadExReq_hits::total 29270 # number of ReadExReq hits
784 system.cpu.l2cache.demand_hits::cpu.inst 24 # number of demand (read+write) hits
785 system.cpu.l2cache.demand_hits::cpu.data 932801 # number of demand (read+write) hits
786 system.cpu.l2cache.demand_hits::total 932825 # number of demand (read+write) hits
787 system.cpu.l2cache.overall_hits::cpu.inst 24 # number of overall hits
788 system.cpu.l2cache.overall_hits::cpu.data 932801 # number of overall hits
789 system.cpu.l2cache.overall_hits::total 932825 # number of overall hits
790 system.cpu.l2cache.ReadReq_misses::cpu.inst 704 # number of ReadReq misses
791 system.cpu.l2cache.ReadReq_misses::cpu.data 279 # number of ReadReq misses
792 system.cpu.l2cache.ReadReq_misses::total 983 # number of ReadReq misses
793 system.cpu.l2cache.UpgradeReq_misses::cpu.data 3 # number of UpgradeReq misses
794 system.cpu.l2cache.UpgradeReq_misses::total 3 # number of UpgradeReq misses
795 system.cpu.l2cache.ReadExReq_misses::cpu.data 14538 # number of ReadExReq misses
796 system.cpu.l2cache.ReadExReq_misses::total 14538 # number of ReadExReq misses
797 system.cpu.l2cache.demand_misses::cpu.inst 704 # number of demand (read+write) misses
798 system.cpu.l2cache.demand_misses::cpu.data 14817 # number of demand (read+write) misses
799 system.cpu.l2cache.demand_misses::total 15521 # number of demand (read+write) misses
800 system.cpu.l2cache.overall_misses::cpu.inst 704 # number of overall misses
801 system.cpu.l2cache.overall_misses::cpu.data 14817 # number of overall misses
802 system.cpu.l2cache.overall_misses::total 15521 # number of overall misses
803 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 49767750 # number of ReadReq miss cycles
804 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 21366250 # number of ReadReq miss cycles
805 system.cpu.l2cache.ReadReq_miss_latency::total 71134000 # number of ReadReq miss cycles
806 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 972292000 # number of ReadExReq miss cycles
807 system.cpu.l2cache.ReadExReq_miss_latency::total 972292000 # number of ReadExReq miss cycles
808 system.cpu.l2cache.demand_miss_latency::cpu.inst 49767750 # number of demand (read+write) miss cycles
809 system.cpu.l2cache.demand_miss_latency::cpu.data 993658250 # number of demand (read+write) miss cycles
810 system.cpu.l2cache.demand_miss_latency::total 1043426000 # number of demand (read+write) miss cycles
811 system.cpu.l2cache.overall_miss_latency::cpu.inst 49767750 # number of overall miss cycles
812 system.cpu.l2cache.overall_miss_latency::cpu.data 993658250 # number of overall miss cycles
813 system.cpu.l2cache.overall_miss_latency::total 1043426000 # number of overall miss cycles
814 system.cpu.l2cache.ReadReq_accesses::cpu.inst 728 # number of ReadReq accesses(hits+misses)
815 system.cpu.l2cache.ReadReq_accesses::cpu.data 903810 # number of ReadReq accesses(hits+misses)
816 system.cpu.l2cache.ReadReq_accesses::total 904538 # number of ReadReq accesses(hits+misses)
817 system.cpu.l2cache.Writeback_accesses::writebacks 942913 # number of Writeback accesses(hits+misses)
818 system.cpu.l2cache.Writeback_accesses::total 942913 # number of Writeback accesses(hits+misses)
819 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4 # number of UpgradeReq accesses(hits+misses)
820 system.cpu.l2cache.UpgradeReq_accesses::total 4 # number of UpgradeReq accesses(hits+misses)
821 system.cpu.l2cache.ReadExReq_accesses::cpu.data 43808 # number of ReadExReq accesses(hits+misses)
822 system.cpu.l2cache.ReadExReq_accesses::total 43808 # number of ReadExReq accesses(hits+misses)
823 system.cpu.l2cache.demand_accesses::cpu.inst 728 # number of demand (read+write) accesses
824 system.cpu.l2cache.demand_accesses::cpu.data 947618 # number of demand (read+write) accesses
825 system.cpu.l2cache.demand_accesses::total 948346 # number of demand (read+write) accesses
826 system.cpu.l2cache.overall_accesses::cpu.inst 728 # number of overall (read+write) accesses
827 system.cpu.l2cache.overall_accesses::cpu.data 947618 # number of overall (read+write) accesses
828 system.cpu.l2cache.overall_accesses::total 948346 # number of overall (read+write) accesses
829 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.967033 # miss rate for ReadReq accesses
830 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000309 # miss rate for ReadReq accesses
831 system.cpu.l2cache.ReadReq_miss_rate::total 0.001087 # miss rate for ReadReq accesses
832 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.750000 # miss rate for UpgradeReq accesses
833 system.cpu.l2cache.UpgradeReq_miss_rate::total 0.750000 # miss rate for UpgradeReq accesses
834 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.331857 # miss rate for ReadExReq accesses
835 system.cpu.l2cache.ReadExReq_miss_rate::total 0.331857 # miss rate for ReadExReq accesses
836 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.967033 # miss rate for demand accesses
837 system.cpu.l2cache.demand_miss_rate::cpu.data 0.015636 # miss rate for demand accesses
838 system.cpu.l2cache.demand_miss_rate::total 0.016366 # miss rate for demand accesses
839 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.967033 # miss rate for overall accesses
840 system.cpu.l2cache.overall_miss_rate::cpu.data 0.015636 # miss rate for overall accesses
841 system.cpu.l2cache.overall_miss_rate::total 0.016366 # miss rate for overall accesses
842 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 70692.826705 # average ReadReq miss latency
843 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 76581.541219 # average ReadReq miss latency
844 system.cpu.l2cache.ReadReq_avg_miss_latency::total 72364.191251 # average ReadReq miss latency
845 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66879.350667 # average ReadExReq miss latency
846 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66879.350667 # average ReadExReq miss latency
847 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 70692.826705 # average overall miss latency
848 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 67062.040224 # average overall miss latency
849 system.cpu.l2cache.demand_avg_miss_latency::total 67226.725082 # average overall miss latency
850 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 70692.826705 # average overall miss latency
851 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 67062.040224 # average overall miss latency
852 system.cpu.l2cache.overall_avg_miss_latency::total 67226.725082 # average overall miss latency
853 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
854 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
855 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
856 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
857 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
858 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
859 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
860 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
861 system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
862 system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 10 # number of ReadReq MSHR hits
863 system.cpu.l2cache.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
864 system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
865 system.cpu.l2cache.demand_mshr_hits::cpu.data 10 # number of demand (read+write) MSHR hits
866 system.cpu.l2cache.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
867 system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
868 system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
869 system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
870 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 703 # number of ReadReq MSHR misses
871 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 269 # number of ReadReq MSHR misses
872 system.cpu.l2cache.ReadReq_mshr_misses::total 972 # number of ReadReq MSHR misses
873 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 3 # number of UpgradeReq MSHR misses
874 system.cpu.l2cache.UpgradeReq_mshr_misses::total 3 # number of UpgradeReq MSHR misses
875 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14538 # number of ReadExReq MSHR misses
876 system.cpu.l2cache.ReadExReq_mshr_misses::total 14538 # number of ReadExReq MSHR misses
877 system.cpu.l2cache.demand_mshr_misses::cpu.inst 703 # number of demand (read+write) MSHR misses
878 system.cpu.l2cache.demand_mshr_misses::cpu.data 14807 # number of demand (read+write) MSHR misses
879 system.cpu.l2cache.demand_mshr_misses::total 15510 # number of demand (read+write) MSHR misses
880 system.cpu.l2cache.overall_mshr_misses::cpu.inst 703 # number of overall MSHR misses
881 system.cpu.l2cache.overall_mshr_misses::cpu.data 14807 # number of overall MSHR misses
882 system.cpu.l2cache.overall_mshr_misses::total 15510 # number of overall MSHR misses
883 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 40904000 # number of ReadReq MSHR miss cycles
884 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 17399000 # number of ReadReq MSHR miss cycles
885 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 58303000 # number of ReadReq MSHR miss cycles
886 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 30003 # number of UpgradeReq MSHR miss cycles
887 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 30003 # number of UpgradeReq MSHR miss cycles
888 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 788854000 # number of ReadExReq MSHR miss cycles
889 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 788854000 # number of ReadExReq MSHR miss cycles
890 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 40904000 # number of demand (read+write) MSHR miss cycles
891 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 806253000 # number of demand (read+write) MSHR miss cycles
892 system.cpu.l2cache.demand_mshr_miss_latency::total 847157000 # number of demand (read+write) MSHR miss cycles
893 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 40904000 # number of overall MSHR miss cycles
894 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 806253000 # number of overall MSHR miss cycles
895 system.cpu.l2cache.overall_mshr_miss_latency::total 847157000 # number of overall MSHR miss cycles
896 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for ReadReq accesses
897 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000298 # mshr miss rate for ReadReq accesses
898 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001075 # mshr miss rate for ReadReq accesses
899 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.750000 # mshr miss rate for UpgradeReq accesses
900 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.750000 # mshr miss rate for UpgradeReq accesses
901 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.331857 # mshr miss rate for ReadExReq accesses
902 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.331857 # mshr miss rate for ReadExReq accesses
903 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for demand accesses
904 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015625 # mshr miss rate for demand accesses
905 system.cpu.l2cache.demand_mshr_miss_rate::total 0.016355 # mshr miss rate for demand accesses
906 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.965659 # mshr miss rate for overall accesses
907 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015625 # mshr miss rate for overall accesses
908 system.cpu.l2cache.overall_mshr_miss_rate::total 0.016355 # mshr miss rate for overall accesses
909 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 58184.921764 # average ReadReq mshr miss latency
910 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 64680.297398 # average ReadReq mshr miss latency
911 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 59982.510288 # average ReadReq mshr miss latency
912 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
913 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
914 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 54261.521530 # average ReadExReq mshr miss latency
915 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 54261.521530 # average ReadExReq mshr miss latency
916 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 58184.921764 # average overall mshr miss latency
917 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 54450.800297 # average overall mshr miss latency
918 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 54620.051580 # average overall mshr miss latency
919 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 58184.921764 # average overall mshr miss latency
920 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 54450.800297 # average overall mshr miss latency
921 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 54620.051580 # average overall mshr miss latency
922 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
923 system.cpu.dcache.tags.replacements 943522 # number of replacements
924 system.cpu.dcache.tags.tagsinuse 3671.877894 # Cycle average of tags in use
925 system.cpu.dcache.tags.total_refs 28137275 # Total number of references to valid blocks.
926 system.cpu.dcache.tags.sampled_refs 947618 # Sample count of references to valid blocks.
927 system.cpu.dcache.tags.avg_refs 29.692635 # Average number of references to valid blocks.
928 system.cpu.dcache.tags.warmup_cycle 8001790250 # Cycle when the warmup percentage was hit.
929 system.cpu.dcache.tags.occ_blocks::cpu.data 3671.877894 # Average occupied blocks per requestor
930 system.cpu.dcache.tags.occ_percent::cpu.data 0.896455 # Average percentage of cache occupancy
931 system.cpu.dcache.tags.occ_percent::total 0.896455 # Average percentage of cache occupancy
932 system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
933 system.cpu.dcache.tags.age_task_id_blocks_1024::0 461 # Occupied blocks per task id
934 system.cpu.dcache.tags.age_task_id_blocks_1024::1 3114 # Occupied blocks per task id
935 system.cpu.dcache.tags.age_task_id_blocks_1024::2 521 # Occupied blocks per task id
936 system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
937 system.cpu.dcache.tags.tag_accesses 59974850 # Number of tag accesses
938 system.cpu.dcache.tags.data_accesses 59974850 # Number of data accesses
939 system.cpu.dcache.ReadReq_hits::cpu.data 23597129 # number of ReadReq hits
940 system.cpu.dcache.ReadReq_hits::total 23597129 # number of ReadReq hits
941 system.cpu.dcache.WriteReq_hits::cpu.data 4532332 # number of WriteReq hits
942 system.cpu.dcache.WriteReq_hits::total 4532332 # number of WriteReq hits
943 system.cpu.dcache.LoadLockedReq_hits::cpu.data 3919 # number of LoadLockedReq hits
944 system.cpu.dcache.LoadLockedReq_hits::total 3919 # number of LoadLockedReq hits
945 system.cpu.dcache.StoreCondReq_hits::cpu.data 3887 # number of StoreCondReq hits
946 system.cpu.dcache.StoreCondReq_hits::total 3887 # number of StoreCondReq hits
947 system.cpu.dcache.demand_hits::cpu.data 28129461 # number of demand (read+write) hits
948 system.cpu.dcache.demand_hits::total 28129461 # number of demand (read+write) hits
949 system.cpu.dcache.overall_hits::cpu.data 28129461 # number of overall hits
950 system.cpu.dcache.overall_hits::total 28129461 # number of overall hits
951 system.cpu.dcache.ReadReq_misses::cpu.data 1173693 # number of ReadReq misses
952 system.cpu.dcache.ReadReq_misses::total 1173693 # number of ReadReq misses
953 system.cpu.dcache.WriteReq_misses::cpu.data 202649 # number of WriteReq misses
954 system.cpu.dcache.WriteReq_misses::total 202649 # number of WriteReq misses
955 system.cpu.dcache.LoadLockedReq_misses::cpu.data 7 # number of LoadLockedReq misses
956 system.cpu.dcache.LoadLockedReq_misses::total 7 # number of LoadLockedReq misses
957 system.cpu.dcache.demand_misses::cpu.data 1376342 # number of demand (read+write) misses
958 system.cpu.dcache.demand_misses::total 1376342 # number of demand (read+write) misses
959 system.cpu.dcache.overall_misses::cpu.data 1376342 # number of overall misses
960 system.cpu.dcache.overall_misses::total 1376342 # number of overall misses
961 system.cpu.dcache.ReadReq_miss_latency::cpu.data 13892857479 # number of ReadReq miss cycles
962 system.cpu.dcache.ReadReq_miss_latency::total 13892857479 # number of ReadReq miss cycles
963 system.cpu.dcache.WriteReq_miss_latency::cpu.data 8552070346 # number of WriteReq miss cycles
964 system.cpu.dcache.WriteReq_miss_latency::total 8552070346 # number of WriteReq miss cycles
965 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 251500 # number of LoadLockedReq miss cycles
966 system.cpu.dcache.LoadLockedReq_miss_latency::total 251500 # number of LoadLockedReq miss cycles
967 system.cpu.dcache.demand_miss_latency::cpu.data 22444927825 # number of demand (read+write) miss cycles
968 system.cpu.dcache.demand_miss_latency::total 22444927825 # number of demand (read+write) miss cycles
969 system.cpu.dcache.overall_miss_latency::cpu.data 22444927825 # number of overall miss cycles
970 system.cpu.dcache.overall_miss_latency::total 22444927825 # number of overall miss cycles
971 system.cpu.dcache.ReadReq_accesses::cpu.data 24770822 # number of ReadReq accesses(hits+misses)
972 system.cpu.dcache.ReadReq_accesses::total 24770822 # number of ReadReq accesses(hits+misses)
973 system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
974 system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
975 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3926 # number of LoadLockedReq accesses(hits+misses)
976 system.cpu.dcache.LoadLockedReq_accesses::total 3926 # number of LoadLockedReq accesses(hits+misses)
977 system.cpu.dcache.StoreCondReq_accesses::cpu.data 3887 # number of StoreCondReq accesses(hits+misses)
978 system.cpu.dcache.StoreCondReq_accesses::total 3887 # number of StoreCondReq accesses(hits+misses)
979 system.cpu.dcache.demand_accesses::cpu.data 29505803 # number of demand (read+write) accesses
980 system.cpu.dcache.demand_accesses::total 29505803 # number of demand (read+write) accesses
981 system.cpu.dcache.overall_accesses::cpu.data 29505803 # number of overall (read+write) accesses
982 system.cpu.dcache.overall_accesses::total 29505803 # number of overall (read+write) accesses
983 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047382 # miss rate for ReadReq accesses
984 system.cpu.dcache.ReadReq_miss_rate::total 0.047382 # miss rate for ReadReq accesses
985 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.042798 # miss rate for WriteReq accesses
986 system.cpu.dcache.WriteReq_miss_rate::total 0.042798 # miss rate for WriteReq accesses
987 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001783 # miss rate for LoadLockedReq accesses
988 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001783 # miss rate for LoadLockedReq accesses
989 system.cpu.dcache.demand_miss_rate::cpu.data 0.046646 # miss rate for demand accesses
990 system.cpu.dcache.demand_miss_rate::total 0.046646 # miss rate for demand accesses
991 system.cpu.dcache.overall_miss_rate::cpu.data 0.046646 # miss rate for overall accesses
992 system.cpu.dcache.overall_miss_rate::total 0.046646 # miss rate for overall accesses
993 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11836.875127 # average ReadReq miss latency
994 system.cpu.dcache.ReadReq_avg_miss_latency::total 11836.875127 # average ReadReq miss latency
995 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 42201.394263 # average WriteReq miss latency
996 system.cpu.dcache.WriteReq_avg_miss_latency::total 42201.394263 # average WriteReq miss latency
997 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 35928.571429 # average LoadLockedReq miss latency
998 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 35928.571429 # average LoadLockedReq miss latency
999 system.cpu.dcache.demand_avg_miss_latency::cpu.data 16307.667589 # average overall miss latency
1000 system.cpu.dcache.demand_avg_miss_latency::total 16307.667589 # average overall miss latency
1001 system.cpu.dcache.overall_avg_miss_latency::cpu.data 16307.667589 # average overall miss latency
1002 system.cpu.dcache.overall_avg_miss_latency::total 16307.667589 # average overall miss latency
1003 system.cpu.dcache.blocked_cycles::no_mshrs 154301 # number of cycles access was blocked
1004 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1005 system.cpu.dcache.blocked::no_mshrs 23947 # number of cycles access was blocked
1006 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
1007 system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.443438 # average number of cycles each access was blocked
1008 system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1009 system.cpu.dcache.fast_writes 0 # number of fast writes performed
1010 system.cpu.dcache.cache_copies 0 # number of cache copies performed
1011 system.cpu.dcache.writebacks::writebacks 942913 # number of writebacks
1012 system.cpu.dcache.writebacks::total 942913 # number of writebacks
1013 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269863 # number of ReadReq MSHR hits
1014 system.cpu.dcache.ReadReq_mshr_hits::total 269863 # number of ReadReq MSHR hits
1015 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158857 # number of WriteReq MSHR hits
1016 system.cpu.dcache.WriteReq_mshr_hits::total 158857 # number of WriteReq MSHR hits
1017 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 7 # number of LoadLockedReq MSHR hits
1018 system.cpu.dcache.LoadLockedReq_mshr_hits::total 7 # number of LoadLockedReq MSHR hits
1019 system.cpu.dcache.demand_mshr_hits::cpu.data 428720 # number of demand (read+write) MSHR hits
1020 system.cpu.dcache.demand_mshr_hits::total 428720 # number of demand (read+write) MSHR hits
1021 system.cpu.dcache.overall_mshr_hits::cpu.data 428720 # number of overall MSHR hits
1022 system.cpu.dcache.overall_mshr_hits::total 428720 # number of overall MSHR hits
1023 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 903830 # number of ReadReq MSHR misses
1024 system.cpu.dcache.ReadReq_mshr_misses::total 903830 # number of ReadReq MSHR misses
1025 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43792 # number of WriteReq MSHR misses
1026 system.cpu.dcache.WriteReq_mshr_misses::total 43792 # number of WriteReq MSHR misses
1027 system.cpu.dcache.demand_mshr_misses::cpu.data 947622 # number of demand (read+write) MSHR misses
1028 system.cpu.dcache.demand_mshr_misses::total 947622 # number of demand (read+write) MSHR misses
1029 system.cpu.dcache.overall_mshr_misses::cpu.data 947622 # number of overall MSHR misses
1030 system.cpu.dcache.overall_mshr_misses::total 947622 # number of overall MSHR misses
1031 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9993578260 # number of ReadReq MSHR miss cycles
1032 system.cpu.dcache.ReadReq_mshr_miss_latency::total 9993578260 # number of ReadReq MSHR miss cycles
1033 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 1330001932 # number of WriteReq MSHR miss cycles
1034 system.cpu.dcache.WriteReq_mshr_miss_latency::total 1330001932 # number of WriteReq MSHR miss cycles
1035 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 11323580192 # number of demand (read+write) MSHR miss cycles
1036 system.cpu.dcache.demand_mshr_miss_latency::total 11323580192 # number of demand (read+write) MSHR miss cycles
1037 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 11323580192 # number of overall MSHR miss cycles
1038 system.cpu.dcache.overall_mshr_miss_latency::total 11323580192 # number of overall MSHR miss cycles
1039 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036488 # mshr miss rate for ReadReq accesses
1040 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036488 # mshr miss rate for ReadReq accesses
1041 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009249 # mshr miss rate for WriteReq accesses
1042 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009249 # mshr miss rate for WriteReq accesses
1043 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032116 # mshr miss rate for demand accesses
1044 system.cpu.dcache.demand_mshr_miss_rate::total 0.032116 # mshr miss rate for demand accesses
1045 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032116 # mshr miss rate for overall accesses
1046 system.cpu.dcache.overall_mshr_miss_rate::total 0.032116 # mshr miss rate for overall accesses
1047 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11056.922496 # average ReadReq mshr miss latency
1048 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11056.922496 # average ReadReq mshr miss latency
1049 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 30370.888107 # average WriteReq mshr miss latency
1050 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 30370.888107 # average WriteReq mshr miss latency
1051 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11949.469506 # average overall mshr miss latency
1052 system.cpu.dcache.demand_avg_mshr_miss_latency::total 11949.469506 # average overall mshr miss latency
1053 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11949.469506 # average overall mshr miss latency
1054 system.cpu.dcache.overall_avg_mshr_miss_latency::total 11949.469506 # average overall mshr miss latency
1055 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
1056
1057 ---------- End Simulation Statistics ----------