stats: update stats for previous changes.
[gem5.git] / tests / long / se / 10.mcf / ref / arm / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.026786 # Number of seconds simulated
4 sim_ticks 26786364500 # Number of ticks simulated
5 final_tick 26786364500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 55091 # Simulator instruction rate (inst/s)
8 host_op_rate 55487 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 16288150 # Simulator tick rate (ticks/s)
10 host_mem_usage 365372 # Number of bytes of host memory used
11 host_seconds 1644.53 # Real time elapsed on the host
12 sim_insts 90599358 # Number of instructions simulated
13 sim_ops 91249911 # Number of ops (including micro ops) simulated
14 system.physmem.bytes_read::cpu.inst 45248 # Number of bytes read from this memory
15 system.physmem.bytes_read::cpu.data 947520 # Number of bytes read from this memory
16 system.physmem.bytes_read::total 992768 # Number of bytes read from this memory
17 system.physmem.bytes_inst_read::cpu.inst 45248 # Number of instructions bytes read from this memory
18 system.physmem.bytes_inst_read::total 45248 # Number of instructions bytes read from this memory
19 system.physmem.num_reads::cpu.inst 707 # Number of read requests responded to by this memory
20 system.physmem.num_reads::cpu.data 14805 # Number of read requests responded to by this memory
21 system.physmem.num_reads::total 15512 # Number of read requests responded to by this memory
22 system.physmem.bw_read::cpu.inst 1689218 # Total read bandwidth from this memory (bytes/s)
23 system.physmem.bw_read::cpu.data 35373221 # Total read bandwidth from this memory (bytes/s)
24 system.physmem.bw_read::total 37062439 # Total read bandwidth from this memory (bytes/s)
25 system.physmem.bw_inst_read::cpu.inst 1689218 # Instruction read bandwidth from this memory (bytes/s)
26 system.physmem.bw_inst_read::total 1689218 # Instruction read bandwidth from this memory (bytes/s)
27 system.physmem.bw_total::cpu.inst 1689218 # Total bandwidth to/from this memory (bytes/s)
28 system.physmem.bw_total::cpu.data 35373221 # Total bandwidth to/from this memory (bytes/s)
29 system.physmem.bw_total::total 37062439 # Total bandwidth to/from this memory (bytes/s)
30 system.physmem.readReqs 15512 # Total number of read requests seen
31 system.physmem.writeReqs 0 # Total number of write requests seen
32 system.physmem.cpureqs 15514 # Reqs generatd by CPU via cache - shady
33 system.physmem.bytesRead 992768 # Total number of bytes read from memory
34 system.physmem.bytesWritten 0 # Total number of bytes written to memory
35 system.physmem.bytesConsumedRd 992768 # bytesRead derated as per pkt->getSize()
36 system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37 system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38 system.physmem.neitherReadNorWrite 2 # Reqs where no action is needed
39 system.physmem.perBankRdReqs::0 1014 # Track reads on a per bank basis
40 system.physmem.perBankRdReqs::1 997 # Track reads on a per bank basis
41 system.physmem.perBankRdReqs::2 967 # Track reads on a per bank basis
42 system.physmem.perBankRdReqs::3 877 # Track reads on a per bank basis
43 system.physmem.perBankRdReqs::4 902 # Track reads on a per bank basis
44 system.physmem.perBankRdReqs::5 974 # Track reads on a per bank basis
45 system.physmem.perBankRdReqs::6 938 # Track reads on a per bank basis
46 system.physmem.perBankRdReqs::7 992 # Track reads on a per bank basis
47 system.physmem.perBankRdReqs::8 941 # Track reads on a per bank basis
48 system.physmem.perBankRdReqs::9 1012 # Track reads on a per bank basis
49 system.physmem.perBankRdReqs::10 1040 # Track reads on a per bank basis
50 system.physmem.perBankRdReqs::11 928 # Track reads on a per bank basis
51 system.physmem.perBankRdReqs::12 933 # Track reads on a per bank basis
52 system.physmem.perBankRdReqs::13 1021 # Track reads on a per bank basis
53 system.physmem.perBankRdReqs::14 998 # Track reads on a per bank basis
54 system.physmem.perBankRdReqs::15 978 # Track reads on a per bank basis
55 system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56 system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57 system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58 system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59 system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60 system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61 system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62 system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63 system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64 system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65 system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66 system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67 system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68 system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69 system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70 system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71 system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72 system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73 system.physmem.totGap 26786186500 # Total gap between requests
74 system.physmem.readPktSize::0 0 # Categorize read packet sizes
75 system.physmem.readPktSize::1 0 # Categorize read packet sizes
76 system.physmem.readPktSize::2 0 # Categorize read packet sizes
77 system.physmem.readPktSize::3 0 # Categorize read packet sizes
78 system.physmem.readPktSize::4 0 # Categorize read packet sizes
79 system.physmem.readPktSize::5 0 # Categorize read packet sizes
80 system.physmem.readPktSize::6 15512 # Categorize read packet sizes
81 system.physmem.readPktSize::7 0 # Categorize read packet sizes
82 system.physmem.readPktSize::8 0 # Categorize read packet sizes
83 system.physmem.writePktSize::0 0 # categorize write packet sizes
84 system.physmem.writePktSize::1 0 # categorize write packet sizes
85 system.physmem.writePktSize::2 0 # categorize write packet sizes
86 system.physmem.writePktSize::3 0 # categorize write packet sizes
87 system.physmem.writePktSize::4 0 # categorize write packet sizes
88 system.physmem.writePktSize::5 0 # categorize write packet sizes
89 system.physmem.writePktSize::6 0 # categorize write packet sizes
90 system.physmem.writePktSize::7 0 # categorize write packet sizes
91 system.physmem.writePktSize::8 0 # categorize write packet sizes
92 system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
93 system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
94 system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
95 system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
96 system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
97 system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
98 system.physmem.neitherpktsize::6 2 # categorize neither packet sizes
99 system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
100 system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
101 system.physmem.rdQLenPdf::0 10748 # What read queue length does an incoming req see
102 system.physmem.rdQLenPdf::1 4565 # What read queue length does an incoming req see
103 system.physmem.rdQLenPdf::2 172 # What read queue length does an incoming req see
104 system.physmem.rdQLenPdf::3 16 # What read queue length does an incoming req see
105 system.physmem.rdQLenPdf::4 7 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::5 3 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::6 1 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
132 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
133 system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
134 system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
135 system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
136 system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
137 system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
167 system.physmem.totQLat 45051479 # Total cycles spent in queuing delays
168 system.physmem.totMemAccLat 279103479 # Sum of mem lat for all requests
169 system.physmem.totBusLat 62048000 # Total cycles spent in databus access
170 system.physmem.totBankLat 172004000 # Total cycles spent in bank access
171 system.physmem.avgQLat 2904.30 # Average queueing delay per request
172 system.physmem.avgBankLat 11088.45 # Average bank access latency per request
173 system.physmem.avgBusLat 4000.00 # Average bus latency per request
174 system.physmem.avgMemAccLat 17992.75 # Average memory access latency
175 system.physmem.avgRdBW 37.06 # Average achieved read bandwidth in MB/s
176 system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
177 system.physmem.avgConsumedRdBW 37.06 # Average consumed read bandwidth in MB/s
178 system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
179 system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
180 system.physmem.busUtil 0.23 # Data bus utilization in percentage
181 system.physmem.avgRdQLen 0.01 # Average read queue length over time
182 system.physmem.avgWrQLen 0.00 # Average write queue length over time
183 system.physmem.readRowHits 15087 # Number of row buffer hits during reads
184 system.physmem.writeRowHits 0 # Number of row buffer hits during writes
185 system.physmem.readRowHitRate 97.26 # Row buffer hit rate for reads
186 system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
187 system.physmem.avgGap 1726804.18 # Average gap between requests
188 system.cpu.dtb.inst_hits 0 # ITB inst hits
189 system.cpu.dtb.inst_misses 0 # ITB inst misses
190 system.cpu.dtb.read_hits 0 # DTB read hits
191 system.cpu.dtb.read_misses 0 # DTB read misses
192 system.cpu.dtb.write_hits 0 # DTB write hits
193 system.cpu.dtb.write_misses 0 # DTB write misses
194 system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
195 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
196 system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
197 system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
198 system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
199 system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
200 system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
201 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
202 system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
203 system.cpu.dtb.read_accesses 0 # DTB read accesses
204 system.cpu.dtb.write_accesses 0 # DTB write accesses
205 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
206 system.cpu.dtb.hits 0 # DTB hits
207 system.cpu.dtb.misses 0 # DTB misses
208 system.cpu.dtb.accesses 0 # DTB accesses
209 system.cpu.itb.inst_hits 0 # ITB inst hits
210 system.cpu.itb.inst_misses 0 # ITB inst misses
211 system.cpu.itb.read_hits 0 # DTB read hits
212 system.cpu.itb.read_misses 0 # DTB read misses
213 system.cpu.itb.write_hits 0 # DTB write hits
214 system.cpu.itb.write_misses 0 # DTB write misses
215 system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
216 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
217 system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
218 system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
219 system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
220 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
221 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
222 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
223 system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
224 system.cpu.itb.read_accesses 0 # DTB read accesses
225 system.cpu.itb.write_accesses 0 # DTB write accesses
226 system.cpu.itb.inst_accesses 0 # ITB inst accesses
227 system.cpu.itb.hits 0 # DTB hits
228 system.cpu.itb.misses 0 # DTB misses
229 system.cpu.itb.accesses 0 # DTB accesses
230 system.cpu.workload.num_syscalls 442 # Number of system calls
231 system.cpu.numCycles 53572730 # number of cpu cycles simulated
232 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
233 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
234 system.cpu.BPredUnit.lookups 26681190 # Number of BP lookups
235 system.cpu.BPredUnit.condPredicted 22001511 # Number of conditional branches predicted
236 system.cpu.BPredUnit.condIncorrect 842165 # Number of conditional branches incorrect
237 system.cpu.BPredUnit.BTBLookups 11371976 # Number of BTB lookups
238 system.cpu.BPredUnit.BTBHits 11281654 # Number of BTB hits
239 system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
240 system.cpu.BPredUnit.usedRAS 70159 # Number of times the RAS was used to get a target.
241 system.cpu.BPredUnit.RASInCorrect 177 # Number of incorrect RAS predictions.
242 system.cpu.fetch.icacheStallCycles 14169803 # Number of cycles fetch is stalled on an Icache miss
243 system.cpu.fetch.Insts 127871795 # Number of instructions fetch has processed
244 system.cpu.fetch.Branches 26681190 # Number of branches that fetch encountered
245 system.cpu.fetch.predictedBranches 11351813 # Number of branches that fetch has predicted taken
246 system.cpu.fetch.Cycles 24032420 # Number of cycles fetch has run and was not squashing or blocked
247 system.cpu.fetch.SquashCycles 4759415 # Number of cycles fetch has spent squashing
248 system.cpu.fetch.BlockedCycles 11256917 # Number of cycles fetch has spent blocked
249 system.cpu.fetch.MiscStallCycles 94 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
250 system.cpu.fetch.PendingTrapStallCycles 11 # Number of stall cycles due to pending traps
251 system.cpu.fetch.IcacheWaitRetryStallCycles 9 # Number of stall cycles due to full MSHR
252 system.cpu.fetch.CacheLines 13841950 # Number of cache lines fetched
253 system.cpu.fetch.IcacheSquashes 329939 # Number of outstanding Icache misses that were squashed
254 system.cpu.fetch.rateDist::samples 53360208 # Number of instructions fetched each cycle (Total)
255 system.cpu.fetch.rateDist::mean 2.412919 # Number of instructions fetched each cycle (Total)
256 system.cpu.fetch.rateDist::stdev 3.215578 # Number of instructions fetched each cycle (Total)
257 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
258 system.cpu.fetch.rateDist::0 29366338 55.03% 55.03% # Number of instructions fetched each cycle (Total)
259 system.cpu.fetch.rateDist::1 3387610 6.35% 61.38% # Number of instructions fetched each cycle (Total)
260 system.cpu.fetch.rateDist::2 2027655 3.80% 65.18% # Number of instructions fetched each cycle (Total)
261 system.cpu.fetch.rateDist::3 1555895 2.92% 68.10% # Number of instructions fetched each cycle (Total)
262 system.cpu.fetch.rateDist::4 1666559 3.12% 71.22% # Number of instructions fetched each cycle (Total)
263 system.cpu.fetch.rateDist::5 2918525 5.47% 76.69% # Number of instructions fetched each cycle (Total)
264 system.cpu.fetch.rateDist::6 1512890 2.84% 79.53% # Number of instructions fetched each cycle (Total)
265 system.cpu.fetch.rateDist::7 1090822 2.04% 81.57% # Number of instructions fetched each cycle (Total)
266 system.cpu.fetch.rateDist::8 9833914 18.43% 100.00% # Number of instructions fetched each cycle (Total)
267 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
268 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
269 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
270 system.cpu.fetch.rateDist::total 53360208 # Number of instructions fetched each cycle (Total)
271 system.cpu.fetch.branchRate 0.498037 # Number of branch fetches per cycle
272 system.cpu.fetch.rate 2.386882 # Number of inst fetches per cycle
273 system.cpu.decode.IdleCycles 16933273 # Number of cycles decode is idle
274 system.cpu.decode.BlockedCycles 9104449 # Number of cycles decode is blocked
275 system.cpu.decode.RunCycles 22449831 # Number of cycles decode is running
276 system.cpu.decode.UnblockCycles 980264 # Number of cycles decode is unblocking
277 system.cpu.decode.SquashCycles 3892391 # Number of cycles decode is squashing
278 system.cpu.decode.BranchResolved 4441470 # Number of times decode resolved a branch
279 system.cpu.decode.BranchMispred 8659 # Number of times decode detected a branch misprediction
280 system.cpu.decode.DecodedInsts 126048465 # Number of instructions handled by decode
281 system.cpu.decode.SquashedInsts 42747 # Number of squashed instructions handled by decode
282 system.cpu.rename.SquashCycles 3892391 # Number of cycles rename is squashing
283 system.cpu.rename.IdleCycles 18713903 # Number of cycles rename is idle
284 system.cpu.rename.BlockCycles 3544404 # Number of cycles rename is blocking
285 system.cpu.rename.serializeStallCycles 187474 # count of cycles rename stalled for serializing inst
286 system.cpu.rename.RunCycles 21547169 # Number of cycles rename is running
287 system.cpu.rename.UnblockCycles 5474867 # Number of cycles rename is unblocking
288 system.cpu.rename.RenamedInsts 123140444 # Number of instructions processed by rename
289 system.cpu.rename.ROBFullEvents 22 # Number of times rename has blocked due to ROB full
290 system.cpu.rename.IQFullEvents 417251 # Number of times rename has blocked due to IQ full
291 system.cpu.rename.LSQFullEvents 4594278 # Number of times rename has blocked due to LSQ full
292 system.cpu.rename.FullRegisterEvents 1244 # Number of times there has been no free registers
293 system.cpu.rename.RenamedOperands 143600921 # Number of destination operands rename has renamed
294 system.cpu.rename.RenameLookups 536395593 # Number of register rename lookups that rename has made
295 system.cpu.rename.int_rename_lookups 536390605 # Number of integer rename lookups
296 system.cpu.rename.fp_rename_lookups 4988 # Number of floating rename lookups
297 system.cpu.rename.CommittedMaps 107429482 # Number of HB maps that are committed
298 system.cpu.rename.UndoneMaps 36171439 # Number of HB maps that are undone due to squashing
299 system.cpu.rename.serializingInsts 6558 # count of serializing insts renamed
300 system.cpu.rename.tempSerializingInsts 6556 # count of temporary serializing insts renamed
301 system.cpu.rename.skidInsts 12502916 # count of insts added to the skid buffer
302 system.cpu.memDep0.insertedLoads 29470902 # Number of loads inserted to the mem dependence unit.
303 system.cpu.memDep0.insertedStores 5524793 # Number of stores inserted to the mem dependence unit.
304 system.cpu.memDep0.conflictingLoads 2121904 # Number of conflicting loads.
305 system.cpu.memDep0.conflictingStores 1282766 # Number of conflicting stores.
306 system.cpu.iq.iqInstsAdded 118150173 # Number of instructions added to the IQ (excludes non-spec)
307 system.cpu.iq.iqNonSpecInstsAdded 10438 # Number of non-speculative instructions added to the IQ
308 system.cpu.iq.iqInstsIssued 105160593 # Number of instructions issued
309 system.cpu.iq.iqSquashedInstsIssued 79722 # Number of squashed instructions issued
310 system.cpu.iq.iqSquashedInstsExamined 26714603 # Number of squashed instructions iterated over during squash; mainly for profiling
311 system.cpu.iq.iqSquashedOperandsExamined 65515716 # Number of squashed operands that are examined and possibly removed from graph
312 system.cpu.iq.iqSquashedNonSpecRemoved 308 # Number of squashed non-spec instructions that were removed
313 system.cpu.iq.issued_per_cycle::samples 53360208 # Number of insts issued each cycle
314 system.cpu.iq.issued_per_cycle::mean 1.970768 # Number of insts issued each cycle
315 system.cpu.iq.issued_per_cycle::stdev 1.910908 # Number of insts issued each cycle
316 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
317 system.cpu.iq.issued_per_cycle::0 15336123 28.74% 28.74% # Number of insts issued each cycle
318 system.cpu.iq.issued_per_cycle::1 11634873 21.80% 50.55% # Number of insts issued each cycle
319 system.cpu.iq.issued_per_cycle::2 8272987 15.50% 66.05% # Number of insts issued each cycle
320 system.cpu.iq.issued_per_cycle::3 6735590 12.62% 78.67% # Number of insts issued each cycle
321 system.cpu.iq.issued_per_cycle::4 4978396 9.33% 88.00% # Number of insts issued each cycle
322 system.cpu.iq.issued_per_cycle::5 2962958 5.55% 93.55% # Number of insts issued each cycle
323 system.cpu.iq.issued_per_cycle::6 2475458 4.64% 98.19% # Number of insts issued each cycle
324 system.cpu.iq.issued_per_cycle::7 518730 0.97% 99.17% # Number of insts issued each cycle
325 system.cpu.iq.issued_per_cycle::8 445093 0.83% 100.00% # Number of insts issued each cycle
326 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
327 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
328 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
329 system.cpu.iq.issued_per_cycle::total 53360208 # Number of insts issued each cycle
330 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
331 system.cpu.iq.fu_full::IntAlu 45281 6.85% 6.85% # attempts to use FU when none available
332 system.cpu.iq.fu_full::IntMult 27 0.00% 6.85% # attempts to use FU when none available
333 system.cpu.iq.fu_full::IntDiv 0 0.00% 6.85% # attempts to use FU when none available
334 system.cpu.iq.fu_full::FloatAdd 0 0.00% 6.85% # attempts to use FU when none available
335 system.cpu.iq.fu_full::FloatCmp 0 0.00% 6.85% # attempts to use FU when none available
336 system.cpu.iq.fu_full::FloatCvt 0 0.00% 6.85% # attempts to use FU when none available
337 system.cpu.iq.fu_full::FloatMult 0 0.00% 6.85% # attempts to use FU when none available
338 system.cpu.iq.fu_full::FloatDiv 0 0.00% 6.85% # attempts to use FU when none available
339 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 6.85% # attempts to use FU when none available
340 system.cpu.iq.fu_full::SimdAdd 0 0.00% 6.85% # attempts to use FU when none available
341 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 6.85% # attempts to use FU when none available
342 system.cpu.iq.fu_full::SimdAlu 0 0.00% 6.85% # attempts to use FU when none available
343 system.cpu.iq.fu_full::SimdCmp 0 0.00% 6.85% # attempts to use FU when none available
344 system.cpu.iq.fu_full::SimdCvt 0 0.00% 6.85% # attempts to use FU when none available
345 system.cpu.iq.fu_full::SimdMisc 0 0.00% 6.85% # attempts to use FU when none available
346 system.cpu.iq.fu_full::SimdMult 0 0.00% 6.85% # attempts to use FU when none available
347 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 6.85% # attempts to use FU when none available
348 system.cpu.iq.fu_full::SimdShift 0 0.00% 6.85% # attempts to use FU when none available
349 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 6.85% # attempts to use FU when none available
350 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 6.85% # attempts to use FU when none available
351 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 6.85% # attempts to use FU when none available
352 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 6.85% # attempts to use FU when none available
353 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 6.85% # attempts to use FU when none available
354 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 6.85% # attempts to use FU when none available
355 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 6.85% # attempts to use FU when none available
356 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 6.85% # attempts to use FU when none available
357 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 6.85% # attempts to use FU when none available
358 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 6.85% # attempts to use FU when none available
359 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 6.85% # attempts to use FU when none available
360 system.cpu.iq.fu_full::MemRead 340422 51.49% 58.35% # attempts to use FU when none available
361 system.cpu.iq.fu_full::MemWrite 275350 41.65% 100.00% # attempts to use FU when none available
362 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
363 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
364 system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
365 system.cpu.iq.FU_type_0::IntAlu 74420683 70.77% 70.77% # Type of FU issued
366 system.cpu.iq.FU_type_0::IntMult 10977 0.01% 70.78% # Type of FU issued
367 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 70.78% # Type of FU issued
368 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 70.78% # Type of FU issued
369 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 70.78% # Type of FU issued
370 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 70.78% # Type of FU issued
371 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 70.78% # Type of FU issued
372 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 70.78% # Type of FU issued
373 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 70.78% # Type of FU issued
374 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 70.78% # Type of FU issued
375 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 70.78% # Type of FU issued
376 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 70.78% # Type of FU issued
377 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 70.78% # Type of FU issued
378 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 70.78% # Type of FU issued
379 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 70.78% # Type of FU issued
380 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 70.78% # Type of FU issued
381 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 70.78% # Type of FU issued
382 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 70.78% # Type of FU issued
383 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 70.78% # Type of FU issued
384 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 70.78% # Type of FU issued
385 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 70.78% # Type of FU issued
386 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 70.78% # Type of FU issued
387 system.cpu.iq.FU_type_0::SimdFloatCmp 1 0.00% 70.78% # Type of FU issued
388 system.cpu.iq.FU_type_0::SimdFloatCvt 148 0.00% 70.78% # Type of FU issued
389 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 70.78% # Type of FU issued
390 system.cpu.iq.FU_type_0::SimdFloatMisc 190 0.00% 70.78% # Type of FU issued
391 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 70.78% # Type of FU issued
392 system.cpu.iq.FU_type_0::SimdFloatMultAcc 4 0.00% 70.78% # Type of FU issued
393 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 70.78% # Type of FU issued
394 system.cpu.iq.FU_type_0::MemRead 25610261 24.35% 95.13% # Type of FU issued
395 system.cpu.iq.FU_type_0::MemWrite 5118329 4.87% 100.00% # Type of FU issued
396 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
397 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
398 system.cpu.iq.FU_type_0::total 105160593 # Type of FU issued
399 system.cpu.iq.rate 1.962950 # Inst issue rate
400 system.cpu.iq.fu_busy_cnt 661080 # FU busy when requested
401 system.cpu.iq.fu_busy_rate 0.006286 # FU busy rate (busy events/executed inst)
402 system.cpu.iq.int_inst_queue_reads 264421446 # Number of integer instruction queue reads
403 system.cpu.iq.int_inst_queue_writes 144879638 # Number of integer instruction queue writes
404 system.cpu.iq.int_inst_queue_wakeup_accesses 102686211 # Number of integer instruction queue wakeup accesses
405 system.cpu.iq.fp_inst_queue_reads 750 # Number of floating instruction queue reads
406 system.cpu.iq.fp_inst_queue_writes 1049 # Number of floating instruction queue writes
407 system.cpu.iq.fp_inst_queue_wakeup_accesses 331 # Number of floating instruction queue wakeup accesses
408 system.cpu.iq.int_alu_accesses 105821300 # Number of integer alu accesses
409 system.cpu.iq.fp_alu_accesses 373 # Number of floating point alu accesses
410 system.cpu.iew.lsq.thread0.forwLoads 443954 # Number of loads that had data forwarded from stores
411 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
412 system.cpu.iew.lsq.thread0.squashedLoads 6895024 # Number of loads squashed
413 system.cpu.iew.lsq.thread0.ignoredResponses 7123 # Number of memory responses ignored because the instruction is squashed
414 system.cpu.iew.lsq.thread0.memOrderViolation 6272 # Number of memory ordering violations
415 system.cpu.iew.lsq.thread0.squashedStores 778037 # Number of stores squashed
416 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
417 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
418 system.cpu.iew.lsq.thread0.rescheduledLoads 2 # Number of loads that were rescheduled
419 system.cpu.iew.lsq.thread0.cacheBlocked 31249 # Number of times an access to memory failed due to the cache being blocked
420 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
421 system.cpu.iew.iewSquashCycles 3892391 # Number of cycles IEW is squashing
422 system.cpu.iew.iewBlockCycles 925499 # Number of cycles IEW is blocking
423 system.cpu.iew.iewUnblockCycles 127080 # Number of cycles IEW is unblocking
424 system.cpu.iew.iewDispatchedInsts 118173306 # Number of instructions dispatched to IQ
425 system.cpu.iew.iewDispSquashedInsts 309094 # Number of squashed instructions skipped by dispatch
426 system.cpu.iew.iewDispLoadInsts 29470902 # Number of dispatched load instructions
427 system.cpu.iew.iewDispStoreInsts 5524793 # Number of dispatched store instructions
428 system.cpu.iew.iewDispNonSpecInsts 6532 # Number of dispatched non-speculative instructions
429 system.cpu.iew.iewIQFullEvents 66339 # Number of times the IQ has become full, causing a stall
430 system.cpu.iew.iewLSQFullEvents 6977 # Number of times the LSQ has become full, causing a stall
431 system.cpu.iew.memOrderViolationEvents 6272 # Number of memory order violations
432 system.cpu.iew.predictedTakenIncorrect 446356 # Number of branches that were predicted taken incorrectly
433 system.cpu.iew.predictedNotTakenIncorrect 445453 # Number of branches that were predicted not taken incorrectly
434 system.cpu.iew.branchMispredicts 891809 # Number of branch mispredicts detected at execute
435 system.cpu.iew.iewExecutedInsts 104181304 # Number of executed instructions
436 system.cpu.iew.iewExecLoadInsts 25288567 # Number of load instructions executed
437 system.cpu.iew.iewExecSquashedInsts 979289 # Number of squashed instructions skipped in execute
438 system.cpu.iew.exec_swp 0 # number of swp insts executed
439 system.cpu.iew.exec_nop 12695 # number of nop insts executed
440 system.cpu.iew.exec_refs 30349931 # number of memory reference insts executed
441 system.cpu.iew.exec_branches 21325057 # Number of branches executed
442 system.cpu.iew.exec_stores 5061364 # Number of stores executed
443 system.cpu.iew.exec_rate 1.944670 # Inst execution rate
444 system.cpu.iew.wb_sent 102965645 # cumulative count of insts sent to commit
445 system.cpu.iew.wb_count 102686542 # cumulative count of insts written-back
446 system.cpu.iew.wb_producers 62242061 # num instructions producing a value
447 system.cpu.iew.wb_consumers 104289210 # num instructions consuming a value
448 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
449 system.cpu.iew.wb_rate 1.916769 # insts written-back per cycle
450 system.cpu.iew.wb_fanout 0.596822 # average fanout of values written-back
451 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
452 system.cpu.commit.commitSquashedInsts 26913567 # The number of squashed insts skipped by commit
453 system.cpu.commit.commitNonSpecStalls 10130 # The number of times commit has been forced to stall to communicate backwards
454 system.cpu.commit.branchMispredicts 833602 # The number of times a branch was mispredicted
455 system.cpu.commit.committed_per_cycle::samples 49467817 # Number of insts commited each cycle
456 system.cpu.commit.committed_per_cycle::mean 1.844887 # Number of insts commited each cycle
457 system.cpu.commit.committed_per_cycle::stdev 2.541636 # Number of insts commited each cycle
458 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
459 system.cpu.commit.committed_per_cycle::0 19986876 40.40% 40.40% # Number of insts commited each cycle
460 system.cpu.commit.committed_per_cycle::1 13133000 26.55% 66.95% # Number of insts commited each cycle
461 system.cpu.commit.committed_per_cycle::2 4163273 8.42% 75.37% # Number of insts commited each cycle
462 system.cpu.commit.committed_per_cycle::3 3434953 6.94% 82.31% # Number of insts commited each cycle
463 system.cpu.commit.committed_per_cycle::4 1533681 3.10% 85.41% # Number of insts commited each cycle
464 system.cpu.commit.committed_per_cycle::5 739386 1.49% 86.91% # Number of insts commited each cycle
465 system.cpu.commit.committed_per_cycle::6 948988 1.92% 88.83% # Number of insts commited each cycle
466 system.cpu.commit.committed_per_cycle::7 248747 0.50% 89.33% # Number of insts commited each cycle
467 system.cpu.commit.committed_per_cycle::8 5278913 10.67% 100.00% # Number of insts commited each cycle
468 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
469 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
470 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
471 system.cpu.commit.committed_per_cycle::total 49467817 # Number of insts commited each cycle
472 system.cpu.commit.committedInsts 90611967 # Number of instructions committed
473 system.cpu.commit.committedOps 91262520 # Number of ops (including micro ops) committed
474 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
475 system.cpu.commit.refs 27322634 # Number of memory references committed
476 system.cpu.commit.loads 22575878 # Number of loads committed
477 system.cpu.commit.membars 3888 # Number of memory barriers committed
478 system.cpu.commit.branches 18734216 # Number of branches committed
479 system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
480 system.cpu.commit.int_insts 72533322 # Number of committed integer instructions.
481 system.cpu.commit.function_calls 56148 # Number of function calls committed.
482 system.cpu.commit.bw_lim_events 5278913 # number cycles where commit BW limit reached
483 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
484 system.cpu.rob.rob_reads 162359257 # The number of ROB reads
485 system.cpu.rob.rob_writes 240263976 # The number of ROB writes
486 system.cpu.timesIdled 43500 # Number of times that the entire CPU went into an idle state and unscheduled itself
487 system.cpu.idleCycles 212522 # Total number of cycles that the CPU has spent unscheduled due to idling
488 system.cpu.committedInsts 90599358 # Number of Instructions Simulated
489 system.cpu.committedOps 91249911 # Number of Ops (including micro ops) Simulated
490 system.cpu.committedInsts_total 90599358 # Number of Instructions Simulated
491 system.cpu.cpi 0.591315 # CPI: Cycles Per Instruction
492 system.cpu.cpi_total 0.591315 # CPI: Total CPI of All Threads
493 system.cpu.ipc 1.691147 # IPC: Instructions Per Cycle
494 system.cpu.ipc_total 1.691147 # IPC: Total IPC of All Threads
495 system.cpu.int_regfile_reads 495578845 # number of integer regfile reads
496 system.cpu.int_regfile_writes 120555497 # number of integer regfile writes
497 system.cpu.fp_regfile_reads 176 # number of floating regfile reads
498 system.cpu.fp_regfile_writes 427 # number of floating regfile writes
499 system.cpu.misc_regfile_reads 29099412 # number of misc regfile reads
500 system.cpu.misc_regfile_writes 11608 # number of misc regfile writes
501 system.cpu.icache.replacements 4 # number of replacements
502 system.cpu.icache.tagsinuse 632.599736 # Cycle average of tags in use
503 system.cpu.icache.total_refs 13840965 # Total number of references to valid blocks.
504 system.cpu.icache.sampled_refs 735 # Sample count of references to valid blocks.
505 system.cpu.icache.avg_refs 18831.244898 # Average number of references to valid blocks.
506 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
507 system.cpu.icache.occ_blocks::cpu.inst 632.599736 # Average occupied blocks per requestor
508 system.cpu.icache.occ_percent::cpu.inst 0.308887 # Average percentage of cache occupancy
509 system.cpu.icache.occ_percent::total 0.308887 # Average percentage of cache occupancy
510 system.cpu.icache.ReadReq_hits::cpu.inst 13840965 # number of ReadReq hits
511 system.cpu.icache.ReadReq_hits::total 13840965 # number of ReadReq hits
512 system.cpu.icache.demand_hits::cpu.inst 13840965 # number of demand (read+write) hits
513 system.cpu.icache.demand_hits::total 13840965 # number of demand (read+write) hits
514 system.cpu.icache.overall_hits::cpu.inst 13840965 # number of overall hits
515 system.cpu.icache.overall_hits::total 13840965 # number of overall hits
516 system.cpu.icache.ReadReq_misses::cpu.inst 984 # number of ReadReq misses
517 system.cpu.icache.ReadReq_misses::total 984 # number of ReadReq misses
518 system.cpu.icache.demand_misses::cpu.inst 984 # number of demand (read+write) misses
519 system.cpu.icache.demand_misses::total 984 # number of demand (read+write) misses
520 system.cpu.icache.overall_misses::cpu.inst 984 # number of overall misses
521 system.cpu.icache.overall_misses::total 984 # number of overall misses
522 system.cpu.icache.ReadReq_miss_latency::cpu.inst 48362499 # number of ReadReq miss cycles
523 system.cpu.icache.ReadReq_miss_latency::total 48362499 # number of ReadReq miss cycles
524 system.cpu.icache.demand_miss_latency::cpu.inst 48362499 # number of demand (read+write) miss cycles
525 system.cpu.icache.demand_miss_latency::total 48362499 # number of demand (read+write) miss cycles
526 system.cpu.icache.overall_miss_latency::cpu.inst 48362499 # number of overall miss cycles
527 system.cpu.icache.overall_miss_latency::total 48362499 # number of overall miss cycles
528 system.cpu.icache.ReadReq_accesses::cpu.inst 13841949 # number of ReadReq accesses(hits+misses)
529 system.cpu.icache.ReadReq_accesses::total 13841949 # number of ReadReq accesses(hits+misses)
530 system.cpu.icache.demand_accesses::cpu.inst 13841949 # number of demand (read+write) accesses
531 system.cpu.icache.demand_accesses::total 13841949 # number of demand (read+write) accesses
532 system.cpu.icache.overall_accesses::cpu.inst 13841949 # number of overall (read+write) accesses
533 system.cpu.icache.overall_accesses::total 13841949 # number of overall (read+write) accesses
534 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000071 # miss rate for ReadReq accesses
535 system.cpu.icache.ReadReq_miss_rate::total 0.000071 # miss rate for ReadReq accesses
536 system.cpu.icache.demand_miss_rate::cpu.inst 0.000071 # miss rate for demand accesses
537 system.cpu.icache.demand_miss_rate::total 0.000071 # miss rate for demand accesses
538 system.cpu.icache.overall_miss_rate::cpu.inst 0.000071 # miss rate for overall accesses
539 system.cpu.icache.overall_miss_rate::total 0.000071 # miss rate for overall accesses
540 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 49148.881098 # average ReadReq miss latency
541 system.cpu.icache.ReadReq_avg_miss_latency::total 49148.881098 # average ReadReq miss latency
542 system.cpu.icache.demand_avg_miss_latency::cpu.inst 49148.881098 # average overall miss latency
543 system.cpu.icache.demand_avg_miss_latency::total 49148.881098 # average overall miss latency
544 system.cpu.icache.overall_avg_miss_latency::cpu.inst 49148.881098 # average overall miss latency
545 system.cpu.icache.overall_avg_miss_latency::total 49148.881098 # average overall miss latency
546 system.cpu.icache.blocked_cycles::no_mshrs 1099 # number of cycles access was blocked
547 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
548 system.cpu.icache.blocked::no_mshrs 9 # number of cycles access was blocked
549 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
550 system.cpu.icache.avg_blocked_cycles::no_mshrs 122.111111 # average number of cycles each access was blocked
551 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
552 system.cpu.icache.fast_writes 0 # number of fast writes performed
553 system.cpu.icache.cache_copies 0 # number of cache copies performed
554 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 245 # number of ReadReq MSHR hits
555 system.cpu.icache.ReadReq_mshr_hits::total 245 # number of ReadReq MSHR hits
556 system.cpu.icache.demand_mshr_hits::cpu.inst 245 # number of demand (read+write) MSHR hits
557 system.cpu.icache.demand_mshr_hits::total 245 # number of demand (read+write) MSHR hits
558 system.cpu.icache.overall_mshr_hits::cpu.inst 245 # number of overall MSHR hits
559 system.cpu.icache.overall_mshr_hits::total 245 # number of overall MSHR hits
560 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 739 # number of ReadReq MSHR misses
561 system.cpu.icache.ReadReq_mshr_misses::total 739 # number of ReadReq MSHR misses
562 system.cpu.icache.demand_mshr_misses::cpu.inst 739 # number of demand (read+write) MSHR misses
563 system.cpu.icache.demand_mshr_misses::total 739 # number of demand (read+write) MSHR misses
564 system.cpu.icache.overall_mshr_misses::cpu.inst 739 # number of overall MSHR misses
565 system.cpu.icache.overall_mshr_misses::total 739 # number of overall MSHR misses
566 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 36763999 # number of ReadReq MSHR miss cycles
567 system.cpu.icache.ReadReq_mshr_miss_latency::total 36763999 # number of ReadReq MSHR miss cycles
568 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 36763999 # number of demand (read+write) MSHR miss cycles
569 system.cpu.icache.demand_mshr_miss_latency::total 36763999 # number of demand (read+write) MSHR miss cycles
570 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 36763999 # number of overall MSHR miss cycles
571 system.cpu.icache.overall_mshr_miss_latency::total 36763999 # number of overall MSHR miss cycles
572 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for ReadReq accesses
573 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000053 # mshr miss rate for ReadReq accesses
574 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for demand accesses
575 system.cpu.icache.demand_mshr_miss_rate::total 0.000053 # mshr miss rate for demand accesses
576 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000053 # mshr miss rate for overall accesses
577 system.cpu.icache.overall_mshr_miss_rate::total 0.000053 # mshr miss rate for overall accesses
578 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 49748.307172 # average ReadReq mshr miss latency
579 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 49748.307172 # average ReadReq mshr miss latency
580 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 49748.307172 # average overall mshr miss latency
581 system.cpu.icache.demand_avg_mshr_miss_latency::total 49748.307172 # average overall mshr miss latency
582 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 49748.307172 # average overall mshr miss latency
583 system.cpu.icache.overall_avg_mshr_miss_latency::total 49748.307172 # average overall mshr miss latency
584 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
585 system.cpu.l2cache.replacements 0 # number of replacements
586 system.cpu.l2cache.tagsinuse 10757.788342 # Cycle average of tags in use
587 system.cpu.l2cache.total_refs 1831577 # Total number of references to valid blocks.
588 system.cpu.l2cache.sampled_refs 15495 # Sample count of references to valid blocks.
589 system.cpu.l2cache.avg_refs 118.204389 # Average number of references to valid blocks.
590 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
591 system.cpu.l2cache.occ_blocks::writebacks 9910.182329 # Average occupied blocks per requestor
592 system.cpu.l2cache.occ_blocks::cpu.inst 617.983134 # Average occupied blocks per requestor
593 system.cpu.l2cache.occ_blocks::cpu.data 229.622878 # Average occupied blocks per requestor
594 system.cpu.l2cache.occ_percent::writebacks 0.302435 # Average percentage of cache occupancy
595 system.cpu.l2cache.occ_percent::cpu.inst 0.018859 # Average percentage of cache occupancy
596 system.cpu.l2cache.occ_percent::cpu.data 0.007008 # Average percentage of cache occupancy
597 system.cpu.l2cache.occ_percent::total 0.328302 # Average percentage of cache occupancy
598 system.cpu.l2cache.ReadReq_hits::cpu.inst 27 # number of ReadReq hits
599 system.cpu.l2cache.ReadReq_hits::cpu.data 903798 # number of ReadReq hits
600 system.cpu.l2cache.ReadReq_hits::total 903825 # number of ReadReq hits
601 system.cpu.l2cache.Writeback_hits::writebacks 942892 # number of Writeback hits
602 system.cpu.l2cache.Writeback_hits::total 942892 # number of Writeback hits
603 system.cpu.l2cache.UpgradeReq_hits::cpu.data 2 # number of UpgradeReq hits
604 system.cpu.l2cache.UpgradeReq_hits::total 2 # number of UpgradeReq hits
605 system.cpu.l2cache.ReadExReq_hits::cpu.data 28978 # number of ReadExReq hits
606 system.cpu.l2cache.ReadExReq_hits::total 28978 # number of ReadExReq hits
607 system.cpu.l2cache.demand_hits::cpu.inst 27 # number of demand (read+write) hits
608 system.cpu.l2cache.demand_hits::cpu.data 932776 # number of demand (read+write) hits
609 system.cpu.l2cache.demand_hits::total 932803 # number of demand (read+write) hits
610 system.cpu.l2cache.overall_hits::cpu.inst 27 # number of overall hits
611 system.cpu.l2cache.overall_hits::cpu.data 932776 # number of overall hits
612 system.cpu.l2cache.overall_hits::total 932803 # number of overall hits
613 system.cpu.l2cache.ReadReq_misses::cpu.inst 708 # number of ReadReq misses
614 system.cpu.l2cache.ReadReq_misses::cpu.data 277 # number of ReadReq misses
615 system.cpu.l2cache.ReadReq_misses::total 985 # number of ReadReq misses
616 system.cpu.l2cache.UpgradeReq_misses::cpu.data 2 # number of UpgradeReq misses
617 system.cpu.l2cache.UpgradeReq_misses::total 2 # number of UpgradeReq misses
618 system.cpu.l2cache.ReadExReq_misses::cpu.data 14538 # number of ReadExReq misses
619 system.cpu.l2cache.ReadExReq_misses::total 14538 # number of ReadExReq misses
620 system.cpu.l2cache.demand_misses::cpu.inst 708 # number of demand (read+write) misses
621 system.cpu.l2cache.demand_misses::cpu.data 14815 # number of demand (read+write) misses
622 system.cpu.l2cache.demand_misses::total 15523 # number of demand (read+write) misses
623 system.cpu.l2cache.overall_misses::cpu.inst 708 # number of overall misses
624 system.cpu.l2cache.overall_misses::cpu.data 14815 # number of overall misses
625 system.cpu.l2cache.overall_misses::total 15523 # number of overall misses
626 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 35741000 # number of ReadReq miss cycles
627 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 14542000 # number of ReadReq miss cycles
628 system.cpu.l2cache.ReadReq_miss_latency::total 50283000 # number of ReadReq miss cycles
629 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 602811500 # number of ReadExReq miss cycles
630 system.cpu.l2cache.ReadExReq_miss_latency::total 602811500 # number of ReadExReq miss cycles
631 system.cpu.l2cache.demand_miss_latency::cpu.inst 35741000 # number of demand (read+write) miss cycles
632 system.cpu.l2cache.demand_miss_latency::cpu.data 617353500 # number of demand (read+write) miss cycles
633 system.cpu.l2cache.demand_miss_latency::total 653094500 # number of demand (read+write) miss cycles
634 system.cpu.l2cache.overall_miss_latency::cpu.inst 35741000 # number of overall miss cycles
635 system.cpu.l2cache.overall_miss_latency::cpu.data 617353500 # number of overall miss cycles
636 system.cpu.l2cache.overall_miss_latency::total 653094500 # number of overall miss cycles
637 system.cpu.l2cache.ReadReq_accesses::cpu.inst 735 # number of ReadReq accesses(hits+misses)
638 system.cpu.l2cache.ReadReq_accesses::cpu.data 904075 # number of ReadReq accesses(hits+misses)
639 system.cpu.l2cache.ReadReq_accesses::total 904810 # number of ReadReq accesses(hits+misses)
640 system.cpu.l2cache.Writeback_accesses::writebacks 942892 # number of Writeback accesses(hits+misses)
641 system.cpu.l2cache.Writeback_accesses::total 942892 # number of Writeback accesses(hits+misses)
642 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 4 # number of UpgradeReq accesses(hits+misses)
643 system.cpu.l2cache.UpgradeReq_accesses::total 4 # number of UpgradeReq accesses(hits+misses)
644 system.cpu.l2cache.ReadExReq_accesses::cpu.data 43516 # number of ReadExReq accesses(hits+misses)
645 system.cpu.l2cache.ReadExReq_accesses::total 43516 # number of ReadExReq accesses(hits+misses)
646 system.cpu.l2cache.demand_accesses::cpu.inst 735 # number of demand (read+write) accesses
647 system.cpu.l2cache.demand_accesses::cpu.data 947591 # number of demand (read+write) accesses
648 system.cpu.l2cache.demand_accesses::total 948326 # number of demand (read+write) accesses
649 system.cpu.l2cache.overall_accesses::cpu.inst 735 # number of overall (read+write) accesses
650 system.cpu.l2cache.overall_accesses::cpu.data 947591 # number of overall (read+write) accesses
651 system.cpu.l2cache.overall_accesses::total 948326 # number of overall (read+write) accesses
652 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963265 # miss rate for ReadReq accesses
653 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.000306 # miss rate for ReadReq accesses
654 system.cpu.l2cache.ReadReq_miss_rate::total 0.001089 # miss rate for ReadReq accesses
655 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.500000 # miss rate for UpgradeReq accesses
656 system.cpu.l2cache.UpgradeReq_miss_rate::total 0.500000 # miss rate for UpgradeReq accesses
657 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.334084 # miss rate for ReadExReq accesses
658 system.cpu.l2cache.ReadExReq_miss_rate::total 0.334084 # miss rate for ReadExReq accesses
659 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963265 # miss rate for demand accesses
660 system.cpu.l2cache.demand_miss_rate::cpu.data 0.015634 # miss rate for demand accesses
661 system.cpu.l2cache.demand_miss_rate::total 0.016369 # miss rate for demand accesses
662 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963265 # miss rate for overall accesses
663 system.cpu.l2cache.overall_miss_rate::cpu.data 0.015634 # miss rate for overall accesses
664 system.cpu.l2cache.overall_miss_rate::total 0.016369 # miss rate for overall accesses
665 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 50481.638418 # average ReadReq miss latency
666 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52498.194946 # average ReadReq miss latency
667 system.cpu.l2cache.ReadReq_avg_miss_latency::total 51048.730964 # average ReadReq miss latency
668 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 41464.541202 # average ReadExReq miss latency
669 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 41464.541202 # average ReadExReq miss latency
670 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 50481.638418 # average overall miss latency
671 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 41670.840364 # average overall miss latency
672 system.cpu.l2cache.demand_avg_miss_latency::total 42072.698576 # average overall miss latency
673 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 50481.638418 # average overall miss latency
674 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 41670.840364 # average overall miss latency
675 system.cpu.l2cache.overall_avg_miss_latency::total 42072.698576 # average overall miss latency
676 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
677 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
678 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
679 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
680 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
681 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
682 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
683 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
684 system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
685 system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 10 # number of ReadReq MSHR hits
686 system.cpu.l2cache.ReadReq_mshr_hits::total 11 # number of ReadReq MSHR hits
687 system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
688 system.cpu.l2cache.demand_mshr_hits::cpu.data 10 # number of demand (read+write) MSHR hits
689 system.cpu.l2cache.demand_mshr_hits::total 11 # number of demand (read+write) MSHR hits
690 system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
691 system.cpu.l2cache.overall_mshr_hits::cpu.data 10 # number of overall MSHR hits
692 system.cpu.l2cache.overall_mshr_hits::total 11 # number of overall MSHR hits
693 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 707 # number of ReadReq MSHR misses
694 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 267 # number of ReadReq MSHR misses
695 system.cpu.l2cache.ReadReq_mshr_misses::total 974 # number of ReadReq MSHR misses
696 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 2 # number of UpgradeReq MSHR misses
697 system.cpu.l2cache.UpgradeReq_mshr_misses::total 2 # number of UpgradeReq MSHR misses
698 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 14538 # number of ReadExReq MSHR misses
699 system.cpu.l2cache.ReadExReq_mshr_misses::total 14538 # number of ReadExReq MSHR misses
700 system.cpu.l2cache.demand_mshr_misses::cpu.inst 707 # number of demand (read+write) MSHR misses
701 system.cpu.l2cache.demand_mshr_misses::cpu.data 14805 # number of demand (read+write) MSHR misses
702 system.cpu.l2cache.demand_mshr_misses::total 15512 # number of demand (read+write) MSHR misses
703 system.cpu.l2cache.overall_mshr_misses::cpu.inst 707 # number of overall MSHR misses
704 system.cpu.l2cache.overall_mshr_misses::cpu.data 14805 # number of overall MSHR misses
705 system.cpu.l2cache.overall_mshr_misses::total 15512 # number of overall MSHR misses
706 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 26819584 # number of ReadReq MSHR miss cycles
707 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10783379 # number of ReadReq MSHR miss cycles
708 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 37602963 # number of ReadReq MSHR miss cycles
709 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 20002 # number of UpgradeReq MSHR miss cycles
710 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 20002 # number of UpgradeReq MSHR miss cycles
711 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 420800342 # number of ReadExReq MSHR miss cycles
712 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 420800342 # number of ReadExReq MSHR miss cycles
713 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 26819584 # number of demand (read+write) MSHR miss cycles
714 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 431583721 # number of demand (read+write) MSHR miss cycles
715 system.cpu.l2cache.demand_mshr_miss_latency::total 458403305 # number of demand (read+write) MSHR miss cycles
716 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 26819584 # number of overall MSHR miss cycles
717 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 431583721 # number of overall MSHR miss cycles
718 system.cpu.l2cache.overall_mshr_miss_latency::total 458403305 # number of overall MSHR miss cycles
719 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.961905 # mshr miss rate for ReadReq accesses
720 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.000295 # mshr miss rate for ReadReq accesses
721 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.001076 # mshr miss rate for ReadReq accesses
722 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.500000 # mshr miss rate for UpgradeReq accesses
723 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.500000 # mshr miss rate for UpgradeReq accesses
724 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.334084 # mshr miss rate for ReadExReq accesses
725 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.334084 # mshr miss rate for ReadExReq accesses
726 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.961905 # mshr miss rate for demand accesses
727 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.015624 # mshr miss rate for demand accesses
728 system.cpu.l2cache.demand_mshr_miss_rate::total 0.016357 # mshr miss rate for demand accesses
729 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.961905 # mshr miss rate for overall accesses
730 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.015624 # mshr miss rate for overall accesses
731 system.cpu.l2cache.overall_mshr_miss_rate::total 0.016357 # mshr miss rate for overall accesses
732 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 37934.347949 # average ReadReq mshr miss latency
733 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 40387.187266 # average ReadReq mshr miss latency
734 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 38606.738193 # average ReadReq mshr miss latency
735 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
736 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
737 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 28944.857752 # average ReadExReq mshr miss latency
738 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 28944.857752 # average ReadExReq mshr miss latency
739 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 37934.347949 # average overall mshr miss latency
740 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 29151.213847 # average overall mshr miss latency
741 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 29551.528172 # average overall mshr miss latency
742 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 37934.347949 # average overall mshr miss latency
743 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 29151.213847 # average overall mshr miss latency
744 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 29551.528172 # average overall mshr miss latency
745 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
746 system.cpu.dcache.replacements 943495 # number of replacements
747 system.cpu.dcache.tagsinuse 3673.924289 # Cycle average of tags in use
748 system.cpu.dcache.total_refs 28145440 # Total number of references to valid blocks.
749 system.cpu.dcache.sampled_refs 947591 # Sample count of references to valid blocks.
750 system.cpu.dcache.avg_refs 29.702097 # Average number of references to valid blocks.
751 system.cpu.dcache.warmup_cycle 7941416000 # Cycle when the warmup percentage was hit.
752 system.cpu.dcache.occ_blocks::cpu.data 3673.924289 # Average occupied blocks per requestor
753 system.cpu.dcache.occ_percent::cpu.data 0.896954 # Average percentage of cache occupancy
754 system.cpu.dcache.occ_percent::total 0.896954 # Average percentage of cache occupancy
755 system.cpu.dcache.ReadReq_hits::cpu.data 23596473 # number of ReadReq hits
756 system.cpu.dcache.ReadReq_hits::total 23596473 # number of ReadReq hits
757 system.cpu.dcache.WriteReq_hits::cpu.data 4537302 # number of WriteReq hits
758 system.cpu.dcache.WriteReq_hits::total 4537302 # number of WriteReq hits
759 system.cpu.dcache.LoadLockedReq_hits::cpu.data 5856 # number of LoadLockedReq hits
760 system.cpu.dcache.LoadLockedReq_hits::total 5856 # number of LoadLockedReq hits
761 system.cpu.dcache.StoreCondReq_hits::cpu.data 5799 # number of StoreCondReq hits
762 system.cpu.dcache.StoreCondReq_hits::total 5799 # number of StoreCondReq hits
763 system.cpu.dcache.demand_hits::cpu.data 28133775 # number of demand (read+write) hits
764 system.cpu.dcache.demand_hits::total 28133775 # number of demand (read+write) hits
765 system.cpu.dcache.overall_hits::cpu.data 28133775 # number of overall hits
766 system.cpu.dcache.overall_hits::total 28133775 # number of overall hits
767 system.cpu.dcache.ReadReq_misses::cpu.data 1173127 # number of ReadReq misses
768 system.cpu.dcache.ReadReq_misses::total 1173127 # number of ReadReq misses
769 system.cpu.dcache.WriteReq_misses::cpu.data 197679 # number of WriteReq misses
770 system.cpu.dcache.WriteReq_misses::total 197679 # number of WriteReq misses
771 system.cpu.dcache.LoadLockedReq_misses::cpu.data 6 # number of LoadLockedReq misses
772 system.cpu.dcache.LoadLockedReq_misses::total 6 # number of LoadLockedReq misses
773 system.cpu.dcache.demand_misses::cpu.data 1370806 # number of demand (read+write) misses
774 system.cpu.dcache.demand_misses::total 1370806 # number of demand (read+write) misses
775 system.cpu.dcache.overall_misses::cpu.data 1370806 # number of overall misses
776 system.cpu.dcache.overall_misses::total 1370806 # number of overall misses
777 system.cpu.dcache.ReadReq_miss_latency::cpu.data 13880184000 # number of ReadReq miss cycles
778 system.cpu.dcache.ReadReq_miss_latency::total 13880184000 # number of ReadReq miss cycles
779 system.cpu.dcache.WriteReq_miss_latency::cpu.data 5370097404 # number of WriteReq miss cycles
780 system.cpu.dcache.WriteReq_miss_latency::total 5370097404 # number of WriteReq miss cycles
781 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 191000 # number of LoadLockedReq miss cycles
782 system.cpu.dcache.LoadLockedReq_miss_latency::total 191000 # number of LoadLockedReq miss cycles
783 system.cpu.dcache.demand_miss_latency::cpu.data 19250281404 # number of demand (read+write) miss cycles
784 system.cpu.dcache.demand_miss_latency::total 19250281404 # number of demand (read+write) miss cycles
785 system.cpu.dcache.overall_miss_latency::cpu.data 19250281404 # number of overall miss cycles
786 system.cpu.dcache.overall_miss_latency::total 19250281404 # number of overall miss cycles
787 system.cpu.dcache.ReadReq_accesses::cpu.data 24769600 # number of ReadReq accesses(hits+misses)
788 system.cpu.dcache.ReadReq_accesses::total 24769600 # number of ReadReq accesses(hits+misses)
789 system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
790 system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
791 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 5862 # number of LoadLockedReq accesses(hits+misses)
792 system.cpu.dcache.LoadLockedReq_accesses::total 5862 # number of LoadLockedReq accesses(hits+misses)
793 system.cpu.dcache.StoreCondReq_accesses::cpu.data 5799 # number of StoreCondReq accesses(hits+misses)
794 system.cpu.dcache.StoreCondReq_accesses::total 5799 # number of StoreCondReq accesses(hits+misses)
795 system.cpu.dcache.demand_accesses::cpu.data 29504581 # number of demand (read+write) accesses
796 system.cpu.dcache.demand_accesses::total 29504581 # number of demand (read+write) accesses
797 system.cpu.dcache.overall_accesses::cpu.data 29504581 # number of overall (read+write) accesses
798 system.cpu.dcache.overall_accesses::total 29504581 # number of overall (read+write) accesses
799 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.047362 # miss rate for ReadReq accesses
800 system.cpu.dcache.ReadReq_miss_rate::total 0.047362 # miss rate for ReadReq accesses
801 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.041749 # miss rate for WriteReq accesses
802 system.cpu.dcache.WriteReq_miss_rate::total 0.041749 # miss rate for WriteReq accesses
803 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.001024 # miss rate for LoadLockedReq accesses
804 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.001024 # miss rate for LoadLockedReq accesses
805 system.cpu.dcache.demand_miss_rate::cpu.data 0.046461 # miss rate for demand accesses
806 system.cpu.dcache.demand_miss_rate::total 0.046461 # miss rate for demand accesses
807 system.cpu.dcache.overall_miss_rate::cpu.data 0.046461 # miss rate for overall accesses
808 system.cpu.dcache.overall_miss_rate::total 0.046461 # miss rate for overall accesses
809 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 11831.782919 # average ReadReq miss latency
810 system.cpu.dcache.ReadReq_avg_miss_latency::total 11831.782919 # average ReadReq miss latency
811 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 27165.745496 # average WriteReq miss latency
812 system.cpu.dcache.WriteReq_avg_miss_latency::total 27165.745496 # average WriteReq miss latency
813 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 31833.333333 # average LoadLockedReq miss latency
814 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 31833.333333 # average LoadLockedReq miss latency
815 system.cpu.dcache.demand_avg_miss_latency::cpu.data 14043.038478 # average overall miss latency
816 system.cpu.dcache.demand_avg_miss_latency::total 14043.038478 # average overall miss latency
817 system.cpu.dcache.overall_avg_miss_latency::cpu.data 14043.038478 # average overall miss latency
818 system.cpu.dcache.overall_avg_miss_latency::total 14043.038478 # average overall miss latency
819 system.cpu.dcache.blocked_cycles::no_mshrs 152379 # number of cycles access was blocked
820 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
821 system.cpu.dcache.blocked::no_mshrs 23821 # number of cycles access was blocked
822 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
823 system.cpu.dcache.avg_blocked_cycles::no_mshrs 6.396835 # average number of cycles each access was blocked
824 system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
825 system.cpu.dcache.fast_writes 0 # number of fast writes performed
826 system.cpu.dcache.cache_copies 0 # number of cache copies performed
827 system.cpu.dcache.writebacks::writebacks 942892 # number of writebacks
828 system.cpu.dcache.writebacks::total 942892 # number of writebacks
829 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 269039 # number of ReadReq MSHR hits
830 system.cpu.dcache.ReadReq_mshr_hits::total 269039 # number of ReadReq MSHR hits
831 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 154172 # number of WriteReq MSHR hits
832 system.cpu.dcache.WriteReq_mshr_hits::total 154172 # number of WriteReq MSHR hits
833 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 6 # number of LoadLockedReq MSHR hits
834 system.cpu.dcache.LoadLockedReq_mshr_hits::total 6 # number of LoadLockedReq MSHR hits
835 system.cpu.dcache.demand_mshr_hits::cpu.data 423211 # number of demand (read+write) MSHR hits
836 system.cpu.dcache.demand_mshr_hits::total 423211 # number of demand (read+write) MSHR hits
837 system.cpu.dcache.overall_mshr_hits::cpu.data 423211 # number of overall MSHR hits
838 system.cpu.dcache.overall_mshr_hits::total 423211 # number of overall MSHR hits
839 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 904088 # number of ReadReq MSHR misses
840 system.cpu.dcache.ReadReq_mshr_misses::total 904088 # number of ReadReq MSHR misses
841 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 43507 # number of WriteReq MSHR misses
842 system.cpu.dcache.WriteReq_mshr_misses::total 43507 # number of WriteReq MSHR misses
843 system.cpu.dcache.demand_mshr_misses::cpu.data 947595 # number of demand (read+write) MSHR misses
844 system.cpu.dcache.demand_mshr_misses::total 947595 # number of demand (read+write) MSHR misses
845 system.cpu.dcache.overall_mshr_misses::cpu.data 947595 # number of overall MSHR misses
846 system.cpu.dcache.overall_mshr_misses::total 947595 # number of overall MSHR misses
847 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 9989578000 # number of ReadReq MSHR miss cycles
848 system.cpu.dcache.ReadReq_mshr_miss_latency::total 9989578000 # number of ReadReq MSHR miss cycles
849 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 957542952 # number of WriteReq MSHR miss cycles
850 system.cpu.dcache.WriteReq_mshr_miss_latency::total 957542952 # number of WriteReq MSHR miss cycles
851 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 10947120952 # number of demand (read+write) MSHR miss cycles
852 system.cpu.dcache.demand_mshr_miss_latency::total 10947120952 # number of demand (read+write) MSHR miss cycles
853 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 10947120952 # number of overall MSHR miss cycles
854 system.cpu.dcache.overall_mshr_miss_latency::total 10947120952 # number of overall MSHR miss cycles
855 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.036500 # mshr miss rate for ReadReq accesses
856 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.036500 # mshr miss rate for ReadReq accesses
857 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.009188 # mshr miss rate for WriteReq accesses
858 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.009188 # mshr miss rate for WriteReq accesses
859 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.032117 # mshr miss rate for demand accesses
860 system.cpu.dcache.demand_mshr_miss_rate::total 0.032117 # mshr miss rate for demand accesses
861 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.032117 # mshr miss rate for overall accesses
862 system.cpu.dcache.overall_mshr_miss_rate::total 0.032117 # mshr miss rate for overall accesses
863 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 11049.342542 # average ReadReq mshr miss latency
864 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 11049.342542 # average ReadReq mshr miss latency
865 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 22008.939987 # average WriteReq mshr miss latency
866 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 22008.939987 # average WriteReq mshr miss latency
867 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 11552.531358 # average overall mshr miss latency
868 system.cpu.dcache.demand_avg_mshr_miss_latency::total 11552.531358 # average overall mshr miss latency
869 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 11552.531358 # average overall mshr miss latency
870 system.cpu.dcache.overall_avg_mshr_miss_latency::total 11552.531358 # average overall mshr miss latency
871 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
872
873 ---------- End Simulation Statistics ----------