stats: remove wb_penalized and wb_penalized_rate
[gem5.git] / tests / long / se / 10.mcf / ref / arm / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.058178 # Number of seconds simulated
4 sim_ticks 58178156500 # Number of ticks simulated
5 final_tick 58178156500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 123327 # Simulator instruction rate (inst/s)
8 host_op_rate 123942 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 79202629 # Simulator tick rate (ticks/s)
10 host_mem_usage 528964 # Number of bytes of host memory used
11 host_seconds 734.55 # Real time elapsed on the host
12 sim_insts 90589799 # Number of instructions simulated
13 sim_ops 91041030 # Number of ops (including micro ops) simulated
14 system.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.physmem.bytes_read::cpu.inst 44736 # Number of bytes read from this memory
17 system.physmem.bytes_read::cpu.data 55744 # Number of bytes read from this memory
18 system.physmem.bytes_read::cpu.l2cache.prefetcher 924288 # Number of bytes read from this memory
19 system.physmem.bytes_read::total 1024768 # Number of bytes read from this memory
20 system.physmem.bytes_inst_read::cpu.inst 44736 # Number of instructions bytes read from this memory
21 system.physmem.bytes_inst_read::total 44736 # Number of instructions bytes read from this memory
22 system.physmem.bytes_written::writebacks 10048 # Number of bytes written to this memory
23 system.physmem.bytes_written::total 10048 # Number of bytes written to this memory
24 system.physmem.num_reads::cpu.inst 699 # Number of read requests responded to by this memory
25 system.physmem.num_reads::cpu.data 871 # Number of read requests responded to by this memory
26 system.physmem.num_reads::cpu.l2cache.prefetcher 14442 # Number of read requests responded to by this memory
27 system.physmem.num_reads::total 16012 # Number of read requests responded to by this memory
28 system.physmem.num_writes::writebacks 157 # Number of write requests responded to by this memory
29 system.physmem.num_writes::total 157 # Number of write requests responded to by this memory
30 system.physmem.bw_read::cpu.inst 768948 # Total read bandwidth from this memory (bytes/s)
31 system.physmem.bw_read::cpu.data 958160 # Total read bandwidth from this memory (bytes/s)
32 system.physmem.bw_read::cpu.l2cache.prefetcher 15887200 # Total read bandwidth from this memory (bytes/s)
33 system.physmem.bw_read::total 17614309 # Total read bandwidth from this memory (bytes/s)
34 system.physmem.bw_inst_read::cpu.inst 768948 # Instruction read bandwidth from this memory (bytes/s)
35 system.physmem.bw_inst_read::total 768948 # Instruction read bandwidth from this memory (bytes/s)
36 system.physmem.bw_write::writebacks 172711 # Write bandwidth from this memory (bytes/s)
37 system.physmem.bw_write::total 172711 # Write bandwidth from this memory (bytes/s)
38 system.physmem.bw_total::writebacks 172711 # Total bandwidth to/from this memory (bytes/s)
39 system.physmem.bw_total::cpu.inst 768948 # Total bandwidth to/from this memory (bytes/s)
40 system.physmem.bw_total::cpu.data 958160 # Total bandwidth to/from this memory (bytes/s)
41 system.physmem.bw_total::cpu.l2cache.prefetcher 15887200 # Total bandwidth to/from this memory (bytes/s)
42 system.physmem.bw_total::total 17787019 # Total bandwidth to/from this memory (bytes/s)
43 system.physmem.readReqs 16013 # Number of read requests accepted
44 system.physmem.writeReqs 157 # Number of write requests accepted
45 system.physmem.readBursts 16013 # Number of DRAM read bursts, including those serviced by the write queue
46 system.physmem.writeBursts 157 # Number of DRAM write bursts, including those merged in the write queue
47 system.physmem.bytesReadDRAM 1017152 # Total number of bytes read from DRAM
48 system.physmem.bytesReadWrQ 7680 # Total number of bytes read from write queue
49 system.physmem.bytesWritten 8064 # Total number of bytes written to DRAM
50 system.physmem.bytesReadSys 1024832 # Total read bytes from the system interface side
51 system.physmem.bytesWrittenSys 10048 # Total written bytes from the system interface side
52 system.physmem.servicedByWrQ 120 # Number of DRAM read bursts serviced by the write queue
53 system.physmem.mergedWrBursts 5 # Number of DRAM write bursts merged with an existing one
54 system.physmem.neitherReadNorWriteReqs 56 # Number of requests that are neither read nor write
55 system.physmem.perBankRdBursts::0 1166 # Per bank write bursts
56 system.physmem.perBankRdBursts::1 919 # Per bank write bursts
57 system.physmem.perBankRdBursts::2 952 # Per bank write bursts
58 system.physmem.perBankRdBursts::3 1030 # Per bank write bursts
59 system.physmem.perBankRdBursts::4 1062 # Per bank write bursts
60 system.physmem.perBankRdBursts::5 1117 # Per bank write bursts
61 system.physmem.perBankRdBursts::6 1098 # Per bank write bursts
62 system.physmem.perBankRdBursts::7 1090 # Per bank write bursts
63 system.physmem.perBankRdBursts::8 1024 # Per bank write bursts
64 system.physmem.perBankRdBursts::9 962 # Per bank write bursts
65 system.physmem.perBankRdBursts::10 936 # Per bank write bursts
66 system.physmem.perBankRdBursts::11 899 # Per bank write bursts
67 system.physmem.perBankRdBursts::12 905 # Per bank write bursts
68 system.physmem.perBankRdBursts::13 898 # Per bank write bursts
69 system.physmem.perBankRdBursts::14 901 # Per bank write bursts
70 system.physmem.perBankRdBursts::15 934 # Per bank write bursts
71 system.physmem.perBankWrBursts::0 7 # Per bank write bursts
72 system.physmem.perBankWrBursts::1 0 # Per bank write bursts
73 system.physmem.perBankWrBursts::2 6 # Per bank write bursts
74 system.physmem.perBankWrBursts::3 0 # Per bank write bursts
75 system.physmem.perBankWrBursts::4 8 # Per bank write bursts
76 system.physmem.perBankWrBursts::5 12 # Per bank write bursts
77 system.physmem.perBankWrBursts::6 30 # Per bank write bursts
78 system.physmem.perBankWrBursts::7 2 # Per bank write bursts
79 system.physmem.perBankWrBursts::8 5 # Per bank write bursts
80 system.physmem.perBankWrBursts::9 0 # Per bank write bursts
81 system.physmem.perBankWrBursts::10 11 # Per bank write bursts
82 system.physmem.perBankWrBursts::11 0 # Per bank write bursts
83 system.physmem.perBankWrBursts::12 4 # Per bank write bursts
84 system.physmem.perBankWrBursts::13 16 # Per bank write bursts
85 system.physmem.perBankWrBursts::14 23 # Per bank write bursts
86 system.physmem.perBankWrBursts::15 2 # Per bank write bursts
87 system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
88 system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
89 system.physmem.totGap 58178148000 # Total gap between requests
90 system.physmem.readPktSize::0 0 # Read request sizes (log2)
91 system.physmem.readPktSize::1 0 # Read request sizes (log2)
92 system.physmem.readPktSize::2 0 # Read request sizes (log2)
93 system.physmem.readPktSize::3 0 # Read request sizes (log2)
94 system.physmem.readPktSize::4 0 # Read request sizes (log2)
95 system.physmem.readPktSize::5 0 # Read request sizes (log2)
96 system.physmem.readPktSize::6 16013 # Read request sizes (log2)
97 system.physmem.writePktSize::0 0 # Write request sizes (log2)
98 system.physmem.writePktSize::1 0 # Write request sizes (log2)
99 system.physmem.writePktSize::2 0 # Write request sizes (log2)
100 system.physmem.writePktSize::3 0 # Write request sizes (log2)
101 system.physmem.writePktSize::4 0 # Write request sizes (log2)
102 system.physmem.writePktSize::5 0 # Write request sizes (log2)
103 system.physmem.writePktSize::6 157 # Write request sizes (log2)
104 system.physmem.rdQLenPdf::0 10974 # What read queue length does an incoming req see
105 system.physmem.rdQLenPdf::1 2533 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::2 456 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::3 392 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::4 294 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::5 292 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::6 315 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::7 291 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::8 292 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::9 54 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
132 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
133 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
134 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
135 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
136 system.physmem.wrQLenPdf::0 1 # What write queue length does an incoming req see
137 system.physmem.wrQLenPdf::1 1 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::2 1 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::3 1 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::4 1 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::5 1 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::6 1 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::7 1 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::8 1 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::9 1 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::10 1 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::11 1 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::15 8 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::16 8 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::17 8 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::18 8 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::19 8 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::20 8 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::21 8 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::22 8 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::23 8 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::24 8 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::25 8 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::26 7 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::27 7 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::28 7 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::29 7 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::30 7 # What write queue length does an incoming req see
167 system.physmem.wrQLenPdf::31 7 # What write queue length does an incoming req see
168 system.physmem.wrQLenPdf::32 7 # What write queue length does an incoming req see
169 system.physmem.wrQLenPdf::33 0 # What write queue length does an incoming req see
170 system.physmem.wrQLenPdf::34 0 # What write queue length does an incoming req see
171 system.physmem.wrQLenPdf::35 0 # What write queue length does an incoming req see
172 system.physmem.wrQLenPdf::36 0 # What write queue length does an incoming req see
173 system.physmem.wrQLenPdf::37 0 # What write queue length does an incoming req see
174 system.physmem.wrQLenPdf::38 0 # What write queue length does an incoming req see
175 system.physmem.wrQLenPdf::39 0 # What write queue length does an incoming req see
176 system.physmem.wrQLenPdf::40 0 # What write queue length does an incoming req see
177 system.physmem.wrQLenPdf::41 0 # What write queue length does an incoming req see
178 system.physmem.wrQLenPdf::42 0 # What write queue length does an incoming req see
179 system.physmem.wrQLenPdf::43 0 # What write queue length does an incoming req see
180 system.physmem.wrQLenPdf::44 0 # What write queue length does an incoming req see
181 system.physmem.wrQLenPdf::45 0 # What write queue length does an incoming req see
182 system.physmem.wrQLenPdf::46 0 # What write queue length does an incoming req see
183 system.physmem.wrQLenPdf::47 0 # What write queue length does an incoming req see
184 system.physmem.wrQLenPdf::48 0 # What write queue length does an incoming req see
185 system.physmem.wrQLenPdf::49 0 # What write queue length does an incoming req see
186 system.physmem.wrQLenPdf::50 0 # What write queue length does an incoming req see
187 system.physmem.wrQLenPdf::51 0 # What write queue length does an incoming req see
188 system.physmem.wrQLenPdf::52 0 # What write queue length does an incoming req see
189 system.physmem.wrQLenPdf::53 0 # What write queue length does an incoming req see
190 system.physmem.wrQLenPdf::54 0 # What write queue length does an incoming req see
191 system.physmem.wrQLenPdf::55 0 # What write queue length does an incoming req see
192 system.physmem.wrQLenPdf::56 0 # What write queue length does an incoming req see
193 system.physmem.wrQLenPdf::57 0 # What write queue length does an incoming req see
194 system.physmem.wrQLenPdf::58 0 # What write queue length does an incoming req see
195 system.physmem.wrQLenPdf::59 0 # What write queue length does an incoming req see
196 system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see
197 system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see
198 system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see
199 system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see
200 system.physmem.bytesPerActivate::samples 1767 # Bytes accessed per row activation
201 system.physmem.bytesPerActivate::mean 579.332201 # Bytes accessed per row activation
202 system.physmem.bytesPerActivate::gmean 345.781267 # Bytes accessed per row activation
203 system.physmem.bytesPerActivate::stdev 429.630743 # Bytes accessed per row activation
204 system.physmem.bytesPerActivate::0-127 460 26.03% 26.03% # Bytes accessed per row activation
205 system.physmem.bytesPerActivate::128-255 205 11.60% 37.63% # Bytes accessed per row activation
206 system.physmem.bytesPerActivate::256-383 93 5.26% 42.90% # Bytes accessed per row activation
207 system.physmem.bytesPerActivate::384-511 63 3.57% 46.46% # Bytes accessed per row activation
208 system.physmem.bytesPerActivate::512-639 46 2.60% 49.07% # Bytes accessed per row activation
209 system.physmem.bytesPerActivate::640-767 57 3.23% 52.29% # Bytes accessed per row activation
210 system.physmem.bytesPerActivate::768-895 50 2.83% 55.12% # Bytes accessed per row activation
211 system.physmem.bytesPerActivate::896-1023 49 2.77% 57.89% # Bytes accessed per row activation
212 system.physmem.bytesPerActivate::1024-1151 744 42.11% 100.00% # Bytes accessed per row activation
213 system.physmem.bytesPerActivate::total 1767 # Bytes accessed per row activation
214 system.physmem.rdPerTurnAround::samples 7 # Reads before turning the bus around for writes
215 system.physmem.rdPerTurnAround::mean 2257.857143 # Reads before turning the bus around for writes
216 system.physmem.rdPerTurnAround::gmean 93.171857 # Reads before turning the bus around for writes
217 system.physmem.rdPerTurnAround::stdev 5824.405132 # Reads before turning the bus around for writes
218 system.physmem.rdPerTurnAround::0-511 6 85.71% 85.71% # Reads before turning the bus around for writes
219 system.physmem.rdPerTurnAround::15360-15871 1 14.29% 100.00% # Reads before turning the bus around for writes
220 system.physmem.rdPerTurnAround::total 7 # Reads before turning the bus around for writes
221 system.physmem.wrPerTurnAround::samples 7 # Writes before turning the bus around for reads
222 system.physmem.wrPerTurnAround::mean 18 # Writes before turning the bus around for reads
223 system.physmem.wrPerTurnAround::gmean 18.000000 # Writes before turning the bus around for reads
224 system.physmem.wrPerTurnAround::18 7 100.00% 100.00% # Writes before turning the bus around for reads
225 system.physmem.wrPerTurnAround::total 7 # Writes before turning the bus around for reads
226 system.physmem.totQLat 173222344 # Total ticks spent queuing
227 system.physmem.totMemAccLat 471216094 # Total ticks spent from burst creation until serviced by the DRAM
228 system.physmem.totBusLat 79465000 # Total ticks spent in databus transfers
229 system.physmem.avgQLat 10899.29 # Average queueing delay per DRAM burst
230 system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
231 system.physmem.avgMemAccLat 29649.29 # Average memory access latency per DRAM burst
232 system.physmem.avgRdBW 17.48 # Average DRAM read bandwidth in MiByte/s
233 system.physmem.avgWrBW 0.14 # Average achieved write bandwidth in MiByte/s
234 system.physmem.avgRdBWSys 17.62 # Average system read bandwidth in MiByte/s
235 system.physmem.avgWrBWSys 0.17 # Average system write bandwidth in MiByte/s
236 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
237 system.physmem.busUtil 0.14 # Data bus utilization in percentage
238 system.physmem.busUtilRead 0.14 # Data bus utilization in percentage for reads
239 system.physmem.busUtilWrite 0.00 # Data bus utilization in percentage for writes
240 system.physmem.avgRdQLen 1.08 # Average read queue length when enqueuing
241 system.physmem.avgWrQLen 19.20 # Average write queue length when enqueuing
242 system.physmem.readRowHits 14205 # Number of row buffer hits during reads
243 system.physmem.writeRowHits 38 # Number of row buffer hits during writes
244 system.physmem.readRowHitRate 89.38 # Row buffer hit rate for reads
245 system.physmem.writeRowHitRate 25.00 # Row buffer hit rate for writes
246 system.physmem.avgGap 3597906.49 # Average gap between requests
247 system.physmem.pageHitRate 88.77 # Row buffer hit rate, read and write combined
248 system.physmem_0.actEnergy 7673400 # Energy for activate commands per rank (pJ)
249 system.physmem_0.preEnergy 4186875 # Energy for precharge commands per rank (pJ)
250 system.physmem_0.readEnergy 65488800 # Energy for read commands per rank (pJ)
251 system.physmem_0.writeEnergy 421200 # Energy for write commands per rank (pJ)
252 system.physmem_0.refreshEnergy 3799451760 # Energy for refresh commands per rank (pJ)
253 system.physmem_0.actBackEnergy 2652037290 # Energy for active background per rank (pJ)
254 system.physmem_0.preBackEnergy 32576451750 # Energy for precharge background per rank (pJ)
255 system.physmem_0.totalEnergy 39105711075 # Total energy per rank (pJ)
256 system.physmem_0.averagePower 672.250549 # Core power per rank (mW)
257 system.physmem_0.memoryStateTime::IDLE 54182179525 # Time in different power states
258 system.physmem_0.memoryStateTime::REF 1942460000 # Time in different power states
259 system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states
260 system.physmem_0.memoryStateTime::ACT 2046707975 # Time in different power states
261 system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states
262 system.physmem_1.actEnergy 5654880 # Energy for activate commands per rank (pJ)
263 system.physmem_1.preEnergy 3085500 # Energy for precharge commands per rank (pJ)
264 system.physmem_1.readEnergy 58141200 # Energy for read commands per rank (pJ)
265 system.physmem_1.writeEnergy 395280 # Energy for write commands per rank (pJ)
266 system.physmem_1.refreshEnergy 3799451760 # Energy for refresh commands per rank (pJ)
267 system.physmem_1.actBackEnergy 2310125355 # Energy for active background per rank (pJ)
268 system.physmem_1.preBackEnergy 32876366250 # Energy for precharge background per rank (pJ)
269 system.physmem_1.totalEnergy 39053220225 # Total energy per rank (pJ)
270 system.physmem_1.averagePower 671.348359 # Core power per rank (mW)
271 system.physmem_1.memoryStateTime::IDLE 54689145986 # Time in different power states
272 system.physmem_1.memoryStateTime::REF 1942460000 # Time in different power states
273 system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states
274 system.physmem_1.memoryStateTime::ACT 1544922014 # Time in different power states
275 system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states
276 system.cpu.branchPred.lookups 28257532 # Number of BP lookups
277 system.cpu.branchPred.condPredicted 23279536 # Number of conditional branches predicted
278 system.cpu.branchPred.condIncorrect 837837 # Number of conditional branches incorrect
279 system.cpu.branchPred.BTBLookups 11842353 # Number of BTB lookups
280 system.cpu.branchPred.BTBHits 11784700 # Number of BTB hits
281 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
282 system.cpu.branchPred.BTBHitPct 99.513163 # BTB Hit Percentage
283 system.cpu.branchPred.usedRAS 75800 # Number of times the RAS was used to get a target.
284 system.cpu.branchPred.RASInCorrect 88 # Number of incorrect RAS predictions.
285 system.cpu_clk_domain.clock 500 # Clock period in ticks
286 system.cpu.dstage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
287 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
288 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
289 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
290 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
291 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
292 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
293 system.cpu.dstage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
294 system.cpu.dstage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
295 system.cpu.dstage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
296 system.cpu.dstage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
297 system.cpu.dstage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
298 system.cpu.dstage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
299 system.cpu.dstage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
300 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
301 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
302 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
303 system.cpu.dstage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
304 system.cpu.dstage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
305 system.cpu.dstage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
306 system.cpu.dstage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
307 system.cpu.dstage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
308 system.cpu.dstage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
309 system.cpu.dstage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
310 system.cpu.dstage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
311 system.cpu.dstage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
312 system.cpu.dstage2_mmu.stage2_tlb.hits 0 # DTB hits
313 system.cpu.dstage2_mmu.stage2_tlb.misses 0 # DTB misses
314 system.cpu.dstage2_mmu.stage2_tlb.accesses 0 # DTB accesses
315 system.cpu.dtb.walker.walks 0 # Table walker walks requested
316 system.cpu.dtb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
317 system.cpu.dtb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
318 system.cpu.dtb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
319 system.cpu.dtb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
320 system.cpu.dtb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
321 system.cpu.dtb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
322 system.cpu.dtb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
323 system.cpu.dtb.inst_hits 0 # ITB inst hits
324 system.cpu.dtb.inst_misses 0 # ITB inst misses
325 system.cpu.dtb.read_hits 0 # DTB read hits
326 system.cpu.dtb.read_misses 0 # DTB read misses
327 system.cpu.dtb.write_hits 0 # DTB write hits
328 system.cpu.dtb.write_misses 0 # DTB write misses
329 system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
330 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
331 system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
332 system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
333 system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
334 system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
335 system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
336 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
337 system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
338 system.cpu.dtb.read_accesses 0 # DTB read accesses
339 system.cpu.dtb.write_accesses 0 # DTB write accesses
340 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
341 system.cpu.dtb.hits 0 # DTB hits
342 system.cpu.dtb.misses 0 # DTB misses
343 system.cpu.dtb.accesses 0 # DTB accesses
344 system.cpu.istage2_mmu.stage2_tlb.walker.walks 0 # Table walker walks requested
345 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
346 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
347 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
348 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
349 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
350 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
351 system.cpu.istage2_mmu.stage2_tlb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
352 system.cpu.istage2_mmu.stage2_tlb.inst_hits 0 # ITB inst hits
353 system.cpu.istage2_mmu.stage2_tlb.inst_misses 0 # ITB inst misses
354 system.cpu.istage2_mmu.stage2_tlb.read_hits 0 # DTB read hits
355 system.cpu.istage2_mmu.stage2_tlb.read_misses 0 # DTB read misses
356 system.cpu.istage2_mmu.stage2_tlb.write_hits 0 # DTB write hits
357 system.cpu.istage2_mmu.stage2_tlb.write_misses 0 # DTB write misses
358 system.cpu.istage2_mmu.stage2_tlb.flush_tlb 0 # Number of times complete TLB was flushed
359 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
360 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
361 system.cpu.istage2_mmu.stage2_tlb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
362 system.cpu.istage2_mmu.stage2_tlb.flush_entries 0 # Number of entries that have been flushed from TLB
363 system.cpu.istage2_mmu.stage2_tlb.align_faults 0 # Number of TLB faults due to alignment restrictions
364 system.cpu.istage2_mmu.stage2_tlb.prefetch_faults 0 # Number of TLB faults due to prefetch
365 system.cpu.istage2_mmu.stage2_tlb.domain_faults 0 # Number of TLB faults due to domain restrictions
366 system.cpu.istage2_mmu.stage2_tlb.perms_faults 0 # Number of TLB faults due to permissions restrictions
367 system.cpu.istage2_mmu.stage2_tlb.read_accesses 0 # DTB read accesses
368 system.cpu.istage2_mmu.stage2_tlb.write_accesses 0 # DTB write accesses
369 system.cpu.istage2_mmu.stage2_tlb.inst_accesses 0 # ITB inst accesses
370 system.cpu.istage2_mmu.stage2_tlb.hits 0 # DTB hits
371 system.cpu.istage2_mmu.stage2_tlb.misses 0 # DTB misses
372 system.cpu.istage2_mmu.stage2_tlb.accesses 0 # DTB accesses
373 system.cpu.itb.walker.walks 0 # Table walker walks requested
374 system.cpu.itb.walker.walkRequestOrigin_Requested::Data 0 # Table walker requests started/completed, data/inst
375 system.cpu.itb.walker.walkRequestOrigin_Requested::Inst 0 # Table walker requests started/completed, data/inst
376 system.cpu.itb.walker.walkRequestOrigin_Requested::total 0 # Table walker requests started/completed, data/inst
377 system.cpu.itb.walker.walkRequestOrigin_Completed::Data 0 # Table walker requests started/completed, data/inst
378 system.cpu.itb.walker.walkRequestOrigin_Completed::Inst 0 # Table walker requests started/completed, data/inst
379 system.cpu.itb.walker.walkRequestOrigin_Completed::total 0 # Table walker requests started/completed, data/inst
380 system.cpu.itb.walker.walkRequestOrigin::total 0 # Table walker requests started/completed, data/inst
381 system.cpu.itb.inst_hits 0 # ITB inst hits
382 system.cpu.itb.inst_misses 0 # ITB inst misses
383 system.cpu.itb.read_hits 0 # DTB read hits
384 system.cpu.itb.read_misses 0 # DTB read misses
385 system.cpu.itb.write_hits 0 # DTB write hits
386 system.cpu.itb.write_misses 0 # DTB write misses
387 system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
388 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
389 system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
390 system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
391 system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
392 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
393 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
394 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
395 system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
396 system.cpu.itb.read_accesses 0 # DTB read accesses
397 system.cpu.itb.write_accesses 0 # DTB write accesses
398 system.cpu.itb.inst_accesses 0 # ITB inst accesses
399 system.cpu.itb.hits 0 # DTB hits
400 system.cpu.itb.misses 0 # DTB misses
401 system.cpu.itb.accesses 0 # DTB accesses
402 system.cpu.workload.num_syscalls 442 # Number of system calls
403 system.cpu.numCycles 116356314 # number of cpu cycles simulated
404 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
405 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
406 system.cpu.fetch.icacheStallCycles 748715 # Number of cycles fetch is stalled on an Icache miss
407 system.cpu.fetch.Insts 134987552 # Number of instructions fetch has processed
408 system.cpu.fetch.Branches 28257532 # Number of branches that fetch encountered
409 system.cpu.fetch.predictedBranches 11860500 # Number of branches that fetch has predicted taken
410 system.cpu.fetch.Cycles 114713884 # Number of cycles fetch has run and was not squashing or blocked
411 system.cpu.fetch.SquashCycles 1679087 # Number of cycles fetch has spent squashing
412 system.cpu.fetch.MiscStallCycles 977 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
413 system.cpu.fetch.IcacheWaitRetryStallCycles 833 # Number of stall cycles due to full MSHR
414 system.cpu.fetch.CacheLines 32302381 # Number of cache lines fetched
415 system.cpu.fetch.IcacheSquashes 573 # Number of outstanding Icache misses that were squashed
416 system.cpu.fetch.rateDist::samples 116303952 # Number of instructions fetched each cycle (Total)
417 system.cpu.fetch.rateDist::mean 1.165899 # Number of instructions fetched each cycle (Total)
418 system.cpu.fetch.rateDist::stdev 1.319044 # Number of instructions fetched each cycle (Total)
419 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
420 system.cpu.fetch.rateDist::0 58732386 50.50% 50.50% # Number of instructions fetched each cycle (Total)
421 system.cpu.fetch.rateDist::1 13942591 11.99% 62.49% # Number of instructions fetched each cycle (Total)
422 system.cpu.fetch.rateDist::2 9230864 7.94% 70.42% # Number of instructions fetched each cycle (Total)
423 system.cpu.fetch.rateDist::3 34398111 29.58% 100.00% # Number of instructions fetched each cycle (Total)
424 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
425 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
426 system.cpu.fetch.rateDist::max_value 3 # Number of instructions fetched each cycle (Total)
427 system.cpu.fetch.rateDist::total 116303952 # Number of instructions fetched each cycle (Total)
428 system.cpu.fetch.branchRate 0.242853 # Number of branch fetches per cycle
429 system.cpu.fetch.rate 1.160122 # Number of inst fetches per cycle
430 system.cpu.decode.IdleCycles 8839872 # Number of cycles decode is idle
431 system.cpu.decode.BlockedCycles 64043721 # Number of cycles decode is blocked
432 system.cpu.decode.RunCycles 33034735 # Number of cycles decode is running
433 system.cpu.decode.UnblockCycles 9558318 # Number of cycles decode is unblocking
434 system.cpu.decode.SquashCycles 827306 # Number of cycles decode is squashing
435 system.cpu.decode.BranchResolved 4101307 # Number of times decode resolved a branch
436 system.cpu.decode.BranchMispred 12341 # Number of times decode detected a branch misprediction
437 system.cpu.decode.DecodedInsts 114430502 # Number of instructions handled by decode
438 system.cpu.decode.SquashedInsts 1996250 # Number of squashed instructions handled by decode
439 system.cpu.rename.SquashCycles 827306 # Number of cycles rename is squashing
440 system.cpu.rename.IdleCycles 15281424 # Number of cycles rename is idle
441 system.cpu.rename.BlockCycles 49886472 # Number of cycles rename is blocking
442 system.cpu.rename.serializeStallCycles 109365 # count of cycles rename stalled for serializing inst
443 system.cpu.rename.RunCycles 35424721 # Number of cycles rename is running
444 system.cpu.rename.UnblockCycles 14774664 # Number of cycles rename is unblocking
445 system.cpu.rename.RenamedInsts 110898746 # Number of instructions processed by rename
446 system.cpu.rename.SquashedInsts 1414946 # Number of squashed instructions processed by rename
447 system.cpu.rename.ROBFullEvents 11132654 # Number of times rename has blocked due to ROB full
448 system.cpu.rename.IQFullEvents 1143672 # Number of times rename has blocked due to IQ full
449 system.cpu.rename.LQFullEvents 1526966 # Number of times rename has blocked due to LQ full
450 system.cpu.rename.SQFullEvents 487708 # Number of times rename has blocked due to SQ full
451 system.cpu.rename.RenamedOperands 129956476 # Number of destination operands rename has renamed
452 system.cpu.rename.RenameLookups 483272295 # Number of register rename lookups that rename has made
453 system.cpu.rename.int_rename_lookups 119473751 # Number of integer rename lookups
454 system.cpu.rename.fp_rename_lookups 431 # Number of floating rename lookups
455 system.cpu.rename.CommittedMaps 107312919 # Number of HB maps that are committed
456 system.cpu.rename.UndoneMaps 22643557 # Number of HB maps that are undone due to squashing
457 system.cpu.rename.serializingInsts 4364 # count of serializing insts renamed
458 system.cpu.rename.tempSerializingInsts 4359 # count of temporary serializing insts renamed
459 system.cpu.rename.skidInsts 21508806 # count of insts added to the skid buffer
460 system.cpu.memDep0.insertedLoads 26812600 # Number of loads inserted to the mem dependence unit.
461 system.cpu.memDep0.insertedStores 5350060 # Number of stores inserted to the mem dependence unit.
462 system.cpu.memDep0.conflictingLoads 518904 # Number of conflicting loads.
463 system.cpu.memDep0.conflictingStores 253933 # Number of conflicting stores.
464 system.cpu.iq.iqInstsAdded 109691142 # Number of instructions added to the IQ (excludes non-spec)
465 system.cpu.iq.iqNonSpecInstsAdded 8248 # Number of non-speculative instructions added to the IQ
466 system.cpu.iq.iqInstsIssued 101388881 # Number of instructions issued
467 system.cpu.iq.iqSquashedInstsIssued 1075842 # Number of squashed instructions issued
468 system.cpu.iq.iqSquashedInstsExamined 18658360 # Number of squashed instructions iterated over during squash; mainly for profiling
469 system.cpu.iq.iqSquashedOperandsExamined 41690770 # Number of squashed operands that are examined and possibly removed from graph
470 system.cpu.iq.iqSquashedNonSpecRemoved 30 # Number of squashed non-spec instructions that were removed
471 system.cpu.iq.issued_per_cycle::samples 116303952 # Number of insts issued each cycle
472 system.cpu.iq.issued_per_cycle::mean 0.871758 # Number of insts issued each cycle
473 system.cpu.iq.issued_per_cycle::stdev 0.989325 # Number of insts issued each cycle
474 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
475 system.cpu.iq.issued_per_cycle::0 54663353 47.00% 47.00% # Number of insts issued each cycle
476 system.cpu.iq.issued_per_cycle::1 31360946 26.96% 73.97% # Number of insts issued each cycle
477 system.cpu.iq.issued_per_cycle::2 22009705 18.92% 92.89% # Number of insts issued each cycle
478 system.cpu.iq.issued_per_cycle::3 7071580 6.08% 98.97% # Number of insts issued each cycle
479 system.cpu.iq.issued_per_cycle::4 1198055 1.03% 100.00% # Number of insts issued each cycle
480 system.cpu.iq.issued_per_cycle::5 313 0.00% 100.00% # Number of insts issued each cycle
481 system.cpu.iq.issued_per_cycle::6 0 0.00% 100.00% # Number of insts issued each cycle
482 system.cpu.iq.issued_per_cycle::7 0 0.00% 100.00% # Number of insts issued each cycle
483 system.cpu.iq.issued_per_cycle::8 0 0.00% 100.00% # Number of insts issued each cycle
484 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
485 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
486 system.cpu.iq.issued_per_cycle::max_value 5 # Number of insts issued each cycle
487 system.cpu.iq.issued_per_cycle::total 116303952 # Number of insts issued each cycle
488 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
489 system.cpu.iq.fu_full::IntAlu 9787032 48.68% 48.68% # attempts to use FU when none available
490 system.cpu.iq.fu_full::IntMult 50 0.00% 48.68% # attempts to use FU when none available
491 system.cpu.iq.fu_full::IntDiv 0 0.00% 48.68% # attempts to use FU when none available
492 system.cpu.iq.fu_full::FloatAdd 0 0.00% 48.68% # attempts to use FU when none available
493 system.cpu.iq.fu_full::FloatCmp 0 0.00% 48.68% # attempts to use FU when none available
494 system.cpu.iq.fu_full::FloatCvt 0 0.00% 48.68% # attempts to use FU when none available
495 system.cpu.iq.fu_full::FloatMult 0 0.00% 48.68% # attempts to use FU when none available
496 system.cpu.iq.fu_full::FloatDiv 0 0.00% 48.68% # attempts to use FU when none available
497 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 48.68% # attempts to use FU when none available
498 system.cpu.iq.fu_full::SimdAdd 0 0.00% 48.68% # attempts to use FU when none available
499 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 48.68% # attempts to use FU when none available
500 system.cpu.iq.fu_full::SimdAlu 0 0.00% 48.68% # attempts to use FU when none available
501 system.cpu.iq.fu_full::SimdCmp 0 0.00% 48.68% # attempts to use FU when none available
502 system.cpu.iq.fu_full::SimdCvt 0 0.00% 48.68% # attempts to use FU when none available
503 system.cpu.iq.fu_full::SimdMisc 0 0.00% 48.68% # attempts to use FU when none available
504 system.cpu.iq.fu_full::SimdMult 0 0.00% 48.68% # attempts to use FU when none available
505 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 48.68% # attempts to use FU when none available
506 system.cpu.iq.fu_full::SimdShift 0 0.00% 48.68% # attempts to use FU when none available
507 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 48.68% # attempts to use FU when none available
508 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 48.68% # attempts to use FU when none available
509 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 48.68% # attempts to use FU when none available
510 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 48.68% # attempts to use FU when none available
511 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 48.68% # attempts to use FU when none available
512 system.cpu.iq.fu_full::SimdFloatCvt 13 0.00% 48.68% # attempts to use FU when none available
513 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 48.68% # attempts to use FU when none available
514 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 48.68% # attempts to use FU when none available
515 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 48.68% # attempts to use FU when none available
516 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 48.68% # attempts to use FU when none available
517 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 48.68% # attempts to use FU when none available
518 system.cpu.iq.fu_full::MemRead 9614737 47.82% 96.50% # attempts to use FU when none available
519 system.cpu.iq.fu_full::MemWrite 704136 3.50% 100.00% # attempts to use FU when none available
520 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
521 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
522 system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
523 system.cpu.iq.FU_type_0::IntAlu 71984931 71.00% 71.00% # Type of FU issued
524 system.cpu.iq.FU_type_0::IntMult 10711 0.01% 71.01% # Type of FU issued
525 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 71.01% # Type of FU issued
526 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 71.01% # Type of FU issued
527 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 71.01% # Type of FU issued
528 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 71.01% # Type of FU issued
529 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 71.01% # Type of FU issued
530 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 71.01% # Type of FU issued
531 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 71.01% # Type of FU issued
532 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 71.01% # Type of FU issued
533 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 71.01% # Type of FU issued
534 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 71.01% # Type of FU issued
535 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 71.01% # Type of FU issued
536 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 71.01% # Type of FU issued
537 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 71.01% # Type of FU issued
538 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 71.01% # Type of FU issued
539 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 71.01% # Type of FU issued
540 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 71.01% # Type of FU issued
541 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 71.01% # Type of FU issued
542 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 71.01% # Type of FU issued
543 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 71.01% # Type of FU issued
544 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 71.01% # Type of FU issued
545 system.cpu.iq.FU_type_0::SimdFloatCmp 2 0.00% 71.01% # Type of FU issued
546 system.cpu.iq.FU_type_0::SimdFloatCvt 54 0.00% 71.01% # Type of FU issued
547 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 71.01% # Type of FU issued
548 system.cpu.iq.FU_type_0::SimdFloatMisc 124 0.00% 71.01% # Type of FU issued
549 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 71.01% # Type of FU issued
550 system.cpu.iq.FU_type_0::SimdFloatMultAcc 2 0.00% 71.01% # Type of FU issued
551 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 71.01% # Type of FU issued
552 system.cpu.iq.FU_type_0::MemRead 24343463 24.01% 95.02% # Type of FU issued
553 system.cpu.iq.FU_type_0::MemWrite 5049594 4.98% 100.00% # Type of FU issued
554 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
555 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
556 system.cpu.iq.FU_type_0::total 101388881 # Type of FU issued
557 system.cpu.iq.rate 0.871366 # Inst issue rate
558 system.cpu.iq.fu_busy_cnt 20105968 # FU busy when requested
559 system.cpu.iq.fu_busy_rate 0.198305 # FU busy rate (busy events/executed inst)
560 system.cpu.iq.int_inst_queue_reads 340263064 # Number of integer instruction queue reads
561 system.cpu.iq.int_inst_queue_writes 128358435 # Number of integer instruction queue writes
562 system.cpu.iq.int_inst_queue_wakeup_accesses 99626003 # Number of integer instruction queue wakeup accesses
563 system.cpu.iq.fp_inst_queue_reads 460 # Number of floating instruction queue reads
564 system.cpu.iq.fp_inst_queue_writes 626 # Number of floating instruction queue writes
565 system.cpu.iq.fp_inst_queue_wakeup_accesses 112 # Number of floating instruction queue wakeup accesses
566 system.cpu.iq.int_alu_accesses 121494609 # Number of integer alu accesses
567 system.cpu.iq.fp_alu_accesses 240 # Number of floating point alu accesses
568 system.cpu.iew.lsq.thread0.forwLoads 289420 # Number of loads that had data forwarded from stores
569 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
570 system.cpu.iew.lsq.thread0.squashedLoads 4336689 # Number of loads squashed
571 system.cpu.iew.lsq.thread0.ignoredResponses 1514 # Number of memory responses ignored because the instruction is squashed
572 system.cpu.iew.lsq.thread0.memOrderViolation 1345 # Number of memory ordering violations
573 system.cpu.iew.lsq.thread0.squashedStores 605216 # Number of stores squashed
574 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
575 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
576 system.cpu.iew.lsq.thread0.rescheduledLoads 7563 # Number of loads that were rescheduled
577 system.cpu.iew.lsq.thread0.cacheBlocked 130752 # Number of times an access to memory failed due to the cache being blocked
578 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
579 system.cpu.iew.iewSquashCycles 827306 # Number of cycles IEW is squashing
580 system.cpu.iew.iewBlockCycles 8114677 # Number of cycles IEW is blocking
581 system.cpu.iew.iewUnblockCycles 684104 # Number of cycles IEW is unblocking
582 system.cpu.iew.iewDispatchedInsts 109712059 # Number of instructions dispatched to IQ
583 system.cpu.iew.iewDispSquashedInsts 0 # Number of squashed instructions skipped by dispatch
584 system.cpu.iew.iewDispLoadInsts 26812600 # Number of dispatched load instructions
585 system.cpu.iew.iewDispStoreInsts 5350060 # Number of dispatched store instructions
586 system.cpu.iew.iewDispNonSpecInsts 4360 # Number of dispatched non-speculative instructions
587 system.cpu.iew.iewIQFullEvents 178830 # Number of times the IQ has become full, causing a stall
588 system.cpu.iew.iewLSQFullEvents 342365 # Number of times the LSQ has become full, causing a stall
589 system.cpu.iew.memOrderViolationEvents 1345 # Number of memory order violations
590 system.cpu.iew.predictedTakenIncorrect 436596 # Number of branches that were predicted taken incorrectly
591 system.cpu.iew.predictedNotTakenIncorrect 412868 # Number of branches that were predicted not taken incorrectly
592 system.cpu.iew.branchMispredicts 849464 # Number of branch mispredicts detected at execute
593 system.cpu.iew.iewExecutedInsts 100127809 # Number of executed instructions
594 system.cpu.iew.iewExecLoadInsts 23806782 # Number of load instructions executed
595 system.cpu.iew.iewExecSquashedInsts 1261072 # Number of squashed instructions skipped in execute
596 system.cpu.iew.exec_swp 0 # number of swp insts executed
597 system.cpu.iew.exec_nop 12669 # number of nop insts executed
598 system.cpu.iew.exec_refs 28724706 # number of memory reference insts executed
599 system.cpu.iew.exec_branches 20624810 # Number of branches executed
600 system.cpu.iew.exec_stores 4917924 # Number of stores executed
601 system.cpu.iew.exec_rate 0.860528 # Inst execution rate
602 system.cpu.iew.wb_sent 99710755 # cumulative count of insts sent to commit
603 system.cpu.iew.wb_count 99626115 # cumulative count of insts written-back
604 system.cpu.iew.wb_producers 59703966 # num instructions producing a value
605 system.cpu.iew.wb_consumers 95545842 # num instructions consuming a value
606 system.cpu.iew.wb_rate 0.856216 # insts written-back per cycle
607 system.cpu.iew.wb_fanout 0.624872 # average fanout of values written-back
608 system.cpu.commit.commitSquashedInsts 17384633 # The number of squashed insts skipped by commit
609 system.cpu.commit.commitNonSpecStalls 8218 # The number of times commit has been forced to stall to communicate backwards
610 system.cpu.commit.branchMispredicts 825600 # The number of times a branch was mispredicted
611 system.cpu.commit.committed_per_cycle::samples 113611791 # Number of insts commited each cycle
612 system.cpu.commit.committed_per_cycle::mean 0.801445 # Number of insts commited each cycle
613 system.cpu.commit.committed_per_cycle::stdev 1.737925 # Number of insts commited each cycle
614 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
615 system.cpu.commit.committed_per_cycle::0 77186972 67.94% 67.94% # Number of insts commited each cycle
616 system.cpu.commit.committed_per_cycle::1 18613328 16.38% 84.32% # Number of insts commited each cycle
617 system.cpu.commit.committed_per_cycle::2 7152554 6.30% 90.62% # Number of insts commited each cycle
618 system.cpu.commit.committed_per_cycle::3 3469014 3.05% 93.67% # Number of insts commited each cycle
619 system.cpu.commit.committed_per_cycle::4 1644498 1.45% 95.12% # Number of insts commited each cycle
620 system.cpu.commit.committed_per_cycle::5 541954 0.48% 95.60% # Number of insts commited each cycle
621 system.cpu.commit.committed_per_cycle::6 704210 0.62% 96.22% # Number of insts commited each cycle
622 system.cpu.commit.committed_per_cycle::7 178949 0.16% 96.37% # Number of insts commited each cycle
623 system.cpu.commit.committed_per_cycle::8 4120312 3.63% 100.00% # Number of insts commited each cycle
624 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
625 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
626 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
627 system.cpu.commit.committed_per_cycle::total 113611791 # Number of insts commited each cycle
628 system.cpu.commit.committedInsts 90602408 # Number of instructions committed
629 system.cpu.commit.committedOps 91053639 # Number of ops (including micro ops) committed
630 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
631 system.cpu.commit.refs 27220755 # Number of memory references committed
632 system.cpu.commit.loads 22475911 # Number of loads committed
633 system.cpu.commit.membars 3888 # Number of memory barriers committed
634 system.cpu.commit.branches 18732305 # Number of branches committed
635 system.cpu.commit.fp_insts 48 # Number of committed floating point instructions.
636 system.cpu.commit.int_insts 72326352 # Number of committed integer instructions.
637 system.cpu.commit.function_calls 56148 # Number of function calls committed.
638 system.cpu.commit.op_class_0::No_OpClass 0 0.00% 0.00% # Class of committed instruction
639 system.cpu.commit.op_class_0::IntAlu 63822387 70.09% 70.09% # Class of committed instruction
640 system.cpu.commit.op_class_0::IntMult 10474 0.01% 70.10% # Class of committed instruction
641 system.cpu.commit.op_class_0::IntDiv 0 0.00% 70.10% # Class of committed instruction
642 system.cpu.commit.op_class_0::FloatAdd 0 0.00% 70.10% # Class of committed instruction
643 system.cpu.commit.op_class_0::FloatCmp 0 0.00% 70.10% # Class of committed instruction
644 system.cpu.commit.op_class_0::FloatCvt 0 0.00% 70.10% # Class of committed instruction
645 system.cpu.commit.op_class_0::FloatMult 0 0.00% 70.10% # Class of committed instruction
646 system.cpu.commit.op_class_0::FloatDiv 0 0.00% 70.10% # Class of committed instruction
647 system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 70.10% # Class of committed instruction
648 system.cpu.commit.op_class_0::SimdAdd 0 0.00% 70.10% # Class of committed instruction
649 system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 70.10% # Class of committed instruction
650 system.cpu.commit.op_class_0::SimdAlu 0 0.00% 70.10% # Class of committed instruction
651 system.cpu.commit.op_class_0::SimdCmp 0 0.00% 70.10% # Class of committed instruction
652 system.cpu.commit.op_class_0::SimdCvt 0 0.00% 70.10% # Class of committed instruction
653 system.cpu.commit.op_class_0::SimdMisc 0 0.00% 70.10% # Class of committed instruction
654 system.cpu.commit.op_class_0::SimdMult 0 0.00% 70.10% # Class of committed instruction
655 system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 70.10% # Class of committed instruction
656 system.cpu.commit.op_class_0::SimdShift 0 0.00% 70.10% # Class of committed instruction
657 system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 70.10% # Class of committed instruction
658 system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 70.10% # Class of committed instruction
659 system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 70.10% # Class of committed instruction
660 system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 70.10% # Class of committed instruction
661 system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 70.10% # Class of committed instruction
662 system.cpu.commit.op_class_0::SimdFloatCvt 6 0.00% 70.10% # Class of committed instruction
663 system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 70.10% # Class of committed instruction
664 system.cpu.commit.op_class_0::SimdFloatMisc 15 0.00% 70.10% # Class of committed instruction
665 system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 70.10% # Class of committed instruction
666 system.cpu.commit.op_class_0::SimdFloatMultAcc 2 0.00% 70.10% # Class of committed instruction
667 system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 70.10% # Class of committed instruction
668 system.cpu.commit.op_class_0::MemRead 22475911 24.68% 94.79% # Class of committed instruction
669 system.cpu.commit.op_class_0::MemWrite 4744844 5.21% 100.00% # Class of committed instruction
670 system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction
671 system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction
672 system.cpu.commit.op_class_0::total 91053639 # Class of committed instruction
673 system.cpu.commit.bw_lim_events 4120312 # number cycles where commit BW limit reached
674 system.cpu.rob.rob_reads 217924017 # The number of ROB reads
675 system.cpu.rob.rob_writes 219569293 # The number of ROB writes
676 system.cpu.timesIdled 582 # Number of times that the entire CPU went into an idle state and unscheduled itself
677 system.cpu.idleCycles 52362 # Total number of cycles that the CPU has spent unscheduled due to idling
678 system.cpu.committedInsts 90589799 # Number of Instructions Simulated
679 system.cpu.committedOps 91041030 # Number of Ops (including micro ops) Simulated
680 system.cpu.cpi 1.284431 # CPI: Cycles Per Instruction
681 system.cpu.cpi_total 1.284431 # CPI: Total CPI of All Threads
682 system.cpu.ipc 0.778555 # IPC: Instructions Per Cycle
683 system.cpu.ipc_total 0.778555 # IPC: Total IPC of All Threads
684 system.cpu.int_regfile_reads 108111974 # number of integer regfile reads
685 system.cpu.int_regfile_writes 58701043 # number of integer regfile writes
686 system.cpu.fp_regfile_reads 58 # number of floating regfile reads
687 system.cpu.fp_regfile_writes 92 # number of floating regfile writes
688 system.cpu.cc_regfile_reads 369066936 # number of cc regfile reads
689 system.cpu.cc_regfile_writes 58693781 # number of cc regfile writes
690 system.cpu.misc_regfile_reads 28415091 # number of misc regfile reads
691 system.cpu.misc_regfile_writes 7784 # number of misc regfile writes
692 system.cpu.dcache.tags.replacements 5470182 # number of replacements
693 system.cpu.dcache.tags.tagsinuse 511.784909 # Cycle average of tags in use
694 system.cpu.dcache.tags.total_refs 18253071 # Total number of references to valid blocks.
695 system.cpu.dcache.tags.sampled_refs 5470694 # Sample count of references to valid blocks.
696 system.cpu.dcache.tags.avg_refs 3.336518 # Average number of references to valid blocks.
697 system.cpu.dcache.tags.warmup_cycle 35707500 # Cycle when the warmup percentage was hit.
698 system.cpu.dcache.tags.occ_blocks::cpu.data 511.784909 # Average occupied blocks per requestor
699 system.cpu.dcache.tags.occ_percent::cpu.data 0.999580 # Average percentage of cache occupancy
700 system.cpu.dcache.tags.occ_percent::total 0.999580 # Average percentage of cache occupancy
701 system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id
702 system.cpu.dcache.tags.age_task_id_blocks_1024::0 355 # Occupied blocks per task id
703 system.cpu.dcache.tags.age_task_id_blocks_1024::1 157 # Occupied blocks per task id
704 system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
705 system.cpu.dcache.tags.tag_accesses 61911082 # Number of tag accesses
706 system.cpu.dcache.tags.data_accesses 61911082 # Number of data accesses
707 system.cpu.dcache.ReadReq_hits::cpu.data 13891036 # number of ReadReq hits
708 system.cpu.dcache.ReadReq_hits::total 13891036 # number of ReadReq hits
709 system.cpu.dcache.WriteReq_hits::cpu.data 4353748 # number of WriteReq hits
710 system.cpu.dcache.WriteReq_hits::total 4353748 # number of WriteReq hits
711 system.cpu.dcache.SoftPFReq_hits::cpu.data 522 # number of SoftPFReq hits
712 system.cpu.dcache.SoftPFReq_hits::total 522 # number of SoftPFReq hits
713 system.cpu.dcache.LoadLockedReq_hits::cpu.data 3872 # number of LoadLockedReq hits
714 system.cpu.dcache.LoadLockedReq_hits::total 3872 # number of LoadLockedReq hits
715 system.cpu.dcache.StoreCondReq_hits::cpu.data 3887 # number of StoreCondReq hits
716 system.cpu.dcache.StoreCondReq_hits::total 3887 # number of StoreCondReq hits
717 system.cpu.dcache.demand_hits::cpu.data 18244784 # number of demand (read+write) hits
718 system.cpu.dcache.demand_hits::total 18244784 # number of demand (read+write) hits
719 system.cpu.dcache.overall_hits::cpu.data 18245306 # number of overall hits
720 system.cpu.dcache.overall_hits::total 18245306 # number of overall hits
721 system.cpu.dcache.ReadReq_misses::cpu.data 9585874 # number of ReadReq misses
722 system.cpu.dcache.ReadReq_misses::total 9585874 # number of ReadReq misses
723 system.cpu.dcache.WriteReq_misses::cpu.data 381233 # number of WriteReq misses
724 system.cpu.dcache.WriteReq_misses::total 381233 # number of WriteReq misses
725 system.cpu.dcache.SoftPFReq_misses::cpu.data 7 # number of SoftPFReq misses
726 system.cpu.dcache.SoftPFReq_misses::total 7 # number of SoftPFReq misses
727 system.cpu.dcache.LoadLockedReq_misses::cpu.data 15 # number of LoadLockedReq misses
728 system.cpu.dcache.LoadLockedReq_misses::total 15 # number of LoadLockedReq misses
729 system.cpu.dcache.demand_misses::cpu.data 9967107 # number of demand (read+write) misses
730 system.cpu.dcache.demand_misses::total 9967107 # number of demand (read+write) misses
731 system.cpu.dcache.overall_misses::cpu.data 9967114 # number of overall misses
732 system.cpu.dcache.overall_misses::total 9967114 # number of overall misses
733 system.cpu.dcache.ReadReq_miss_latency::cpu.data 88735069500 # number of ReadReq miss cycles
734 system.cpu.dcache.ReadReq_miss_latency::total 88735069500 # number of ReadReq miss cycles
735 system.cpu.dcache.WriteReq_miss_latency::cpu.data 4002231848 # number of WriteReq miss cycles
736 system.cpu.dcache.WriteReq_miss_latency::total 4002231848 # number of WriteReq miss cycles
737 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 296500 # number of LoadLockedReq miss cycles
738 system.cpu.dcache.LoadLockedReq_miss_latency::total 296500 # number of LoadLockedReq miss cycles
739 system.cpu.dcache.demand_miss_latency::cpu.data 92737301348 # number of demand (read+write) miss cycles
740 system.cpu.dcache.demand_miss_latency::total 92737301348 # number of demand (read+write) miss cycles
741 system.cpu.dcache.overall_miss_latency::cpu.data 92737301348 # number of overall miss cycles
742 system.cpu.dcache.overall_miss_latency::total 92737301348 # number of overall miss cycles
743 system.cpu.dcache.ReadReq_accesses::cpu.data 23476910 # number of ReadReq accesses(hits+misses)
744 system.cpu.dcache.ReadReq_accesses::total 23476910 # number of ReadReq accesses(hits+misses)
745 system.cpu.dcache.WriteReq_accesses::cpu.data 4734981 # number of WriteReq accesses(hits+misses)
746 system.cpu.dcache.WriteReq_accesses::total 4734981 # number of WriteReq accesses(hits+misses)
747 system.cpu.dcache.SoftPFReq_accesses::cpu.data 529 # number of SoftPFReq accesses(hits+misses)
748 system.cpu.dcache.SoftPFReq_accesses::total 529 # number of SoftPFReq accesses(hits+misses)
749 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 3887 # number of LoadLockedReq accesses(hits+misses)
750 system.cpu.dcache.LoadLockedReq_accesses::total 3887 # number of LoadLockedReq accesses(hits+misses)
751 system.cpu.dcache.StoreCondReq_accesses::cpu.data 3887 # number of StoreCondReq accesses(hits+misses)
752 system.cpu.dcache.StoreCondReq_accesses::total 3887 # number of StoreCondReq accesses(hits+misses)
753 system.cpu.dcache.demand_accesses::cpu.data 28211891 # number of demand (read+write) accesses
754 system.cpu.dcache.demand_accesses::total 28211891 # number of demand (read+write) accesses
755 system.cpu.dcache.overall_accesses::cpu.data 28212420 # number of overall (read+write) accesses
756 system.cpu.dcache.overall_accesses::total 28212420 # number of overall (read+write) accesses
757 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.408311 # miss rate for ReadReq accesses
758 system.cpu.dcache.ReadReq_miss_rate::total 0.408311 # miss rate for ReadReq accesses
759 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.080514 # miss rate for WriteReq accesses
760 system.cpu.dcache.WriteReq_miss_rate::total 0.080514 # miss rate for WriteReq accesses
761 system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.013233 # miss rate for SoftPFReq accesses
762 system.cpu.dcache.SoftPFReq_miss_rate::total 0.013233 # miss rate for SoftPFReq accesses
763 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.003859 # miss rate for LoadLockedReq accesses
764 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.003859 # miss rate for LoadLockedReq accesses
765 system.cpu.dcache.demand_miss_rate::cpu.data 0.353295 # miss rate for demand accesses
766 system.cpu.dcache.demand_miss_rate::total 0.353295 # miss rate for demand accesses
767 system.cpu.dcache.overall_miss_rate::cpu.data 0.353288 # miss rate for overall accesses
768 system.cpu.dcache.overall_miss_rate::total 0.353288 # miss rate for overall accesses
769 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 9256.857486 # average ReadReq miss latency
770 system.cpu.dcache.ReadReq_avg_miss_latency::total 9256.857486 # average ReadReq miss latency
771 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 10498.125419 # average WriteReq miss latency
772 system.cpu.dcache.WriteReq_avg_miss_latency::total 10498.125419 # average WriteReq miss latency
773 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 19766.666667 # average LoadLockedReq miss latency
774 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 19766.666667 # average LoadLockedReq miss latency
775 system.cpu.dcache.demand_avg_miss_latency::cpu.data 9304.334884 # average overall miss latency
776 system.cpu.dcache.demand_avg_miss_latency::total 9304.334884 # average overall miss latency
777 system.cpu.dcache.overall_avg_miss_latency::cpu.data 9304.328349 # average overall miss latency
778 system.cpu.dcache.overall_avg_miss_latency::total 9304.328349 # average overall miss latency
779 system.cpu.dcache.blocked_cycles::no_mshrs 329976 # number of cycles access was blocked
780 system.cpu.dcache.blocked_cycles::no_targets 109342 # number of cycles access was blocked
781 system.cpu.dcache.blocked::no_mshrs 121408 # number of cycles access was blocked
782 system.cpu.dcache.blocked::no_targets 12843 # number of cycles access was blocked
783 system.cpu.dcache.avg_blocked_cycles::no_mshrs 2.717910 # average number of cycles each access was blocked
784 system.cpu.dcache.avg_blocked_cycles::no_targets 8.513743 # average number of cycles each access was blocked
785 system.cpu.dcache.fast_writes 0 # number of fast writes performed
786 system.cpu.dcache.cache_copies 0 # number of cache copies performed
787 system.cpu.dcache.writebacks::writebacks 5470182 # number of writebacks
788 system.cpu.dcache.writebacks::total 5470182 # number of writebacks
789 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 4337666 # number of ReadReq MSHR hits
790 system.cpu.dcache.ReadReq_mshr_hits::total 4337666 # number of ReadReq MSHR hits
791 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 158748 # number of WriteReq MSHR hits
792 system.cpu.dcache.WriteReq_mshr_hits::total 158748 # number of WriteReq MSHR hits
793 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 15 # number of LoadLockedReq MSHR hits
794 system.cpu.dcache.LoadLockedReq_mshr_hits::total 15 # number of LoadLockedReq MSHR hits
795 system.cpu.dcache.demand_mshr_hits::cpu.data 4496414 # number of demand (read+write) MSHR hits
796 system.cpu.dcache.demand_mshr_hits::total 4496414 # number of demand (read+write) MSHR hits
797 system.cpu.dcache.overall_mshr_hits::cpu.data 4496414 # number of overall MSHR hits
798 system.cpu.dcache.overall_mshr_hits::total 4496414 # number of overall MSHR hits
799 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 5248208 # number of ReadReq MSHR misses
800 system.cpu.dcache.ReadReq_mshr_misses::total 5248208 # number of ReadReq MSHR misses
801 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 222485 # number of WriteReq MSHR misses
802 system.cpu.dcache.WriteReq_mshr_misses::total 222485 # number of WriteReq MSHR misses
803 system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 4 # number of SoftPFReq MSHR misses
804 system.cpu.dcache.SoftPFReq_mshr_misses::total 4 # number of SoftPFReq MSHR misses
805 system.cpu.dcache.demand_mshr_misses::cpu.data 5470693 # number of demand (read+write) MSHR misses
806 system.cpu.dcache.demand_mshr_misses::total 5470693 # number of demand (read+write) MSHR misses
807 system.cpu.dcache.overall_mshr_misses::cpu.data 5470697 # number of overall MSHR misses
808 system.cpu.dcache.overall_mshr_misses::total 5470697 # number of overall MSHR misses
809 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 43256008000 # number of ReadReq MSHR miss cycles
810 system.cpu.dcache.ReadReq_mshr_miss_latency::total 43256008000 # number of ReadReq MSHR miss cycles
811 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 2285824228 # number of WriteReq MSHR miss cycles
812 system.cpu.dcache.WriteReq_mshr_miss_latency::total 2285824228 # number of WriteReq MSHR miss cycles
813 system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 214500 # number of SoftPFReq MSHR miss cycles
814 system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 214500 # number of SoftPFReq MSHR miss cycles
815 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 45541832228 # number of demand (read+write) MSHR miss cycles
816 system.cpu.dcache.demand_mshr_miss_latency::total 45541832228 # number of demand (read+write) MSHR miss cycles
817 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 45542046728 # number of overall MSHR miss cycles
818 system.cpu.dcache.overall_mshr_miss_latency::total 45542046728 # number of overall MSHR miss cycles
819 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.223548 # mshr miss rate for ReadReq accesses
820 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.223548 # mshr miss rate for ReadReq accesses
821 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.046988 # mshr miss rate for WriteReq accesses
822 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.046988 # mshr miss rate for WriteReq accesses
823 system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.007561 # mshr miss rate for SoftPFReq accesses
824 system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.007561 # mshr miss rate for SoftPFReq accesses
825 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.193914 # mshr miss rate for demand accesses
826 system.cpu.dcache.demand_mshr_miss_rate::total 0.193914 # mshr miss rate for demand accesses
827 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.193911 # mshr miss rate for overall accesses
828 system.cpu.dcache.overall_mshr_miss_rate::total 0.193911 # mshr miss rate for overall accesses
829 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 8242.052906 # average ReadReq mshr miss latency
830 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 8242.052906 # average ReadReq mshr miss latency
831 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 10274.059950 # average WriteReq mshr miss latency
832 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 10274.059950 # average WriteReq mshr miss latency
833 system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 53625 # average SoftPFReq mshr miss latency
834 system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 53625 # average SoftPFReq mshr miss latency
835 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 8324.691630 # average overall mshr miss latency
836 system.cpu.dcache.demand_avg_mshr_miss_latency::total 8324.691630 # average overall mshr miss latency
837 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 8324.724752 # average overall mshr miss latency
838 system.cpu.dcache.overall_avg_mshr_miss_latency::total 8324.724752 # average overall mshr miss latency
839 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
840 system.cpu.icache.tags.replacements 452 # number of replacements
841 system.cpu.icache.tags.tagsinuse 428.759370 # Cycle average of tags in use
842 system.cpu.icache.tags.total_refs 32301211 # Total number of references to valid blocks.
843 system.cpu.icache.tags.sampled_refs 911 # Sample count of references to valid blocks.
844 system.cpu.icache.tags.avg_refs 35456.872667 # Average number of references to valid blocks.
845 system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
846 system.cpu.icache.tags.occ_blocks::cpu.inst 428.759370 # Average occupied blocks per requestor
847 system.cpu.icache.tags.occ_percent::cpu.inst 0.837421 # Average percentage of cache occupancy
848 system.cpu.icache.tags.occ_percent::total 0.837421 # Average percentage of cache occupancy
849 system.cpu.icache.tags.occ_task_id_blocks::1024 459 # Occupied blocks per task id
850 system.cpu.icache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
851 system.cpu.icache.tags.age_task_id_blocks_1024::2 52 # Occupied blocks per task id
852 system.cpu.icache.tags.age_task_id_blocks_1024::3 22 # Occupied blocks per task id
853 system.cpu.icache.tags.age_task_id_blocks_1024::4 331 # Occupied blocks per task id
854 system.cpu.icache.tags.occ_task_id_percent::1024 0.896484 # Percentage of cache occupancy per task id
855 system.cpu.icache.tags.tag_accesses 64605645 # Number of tag accesses
856 system.cpu.icache.tags.data_accesses 64605645 # Number of data accesses
857 system.cpu.icache.ReadReq_hits::cpu.inst 32301211 # number of ReadReq hits
858 system.cpu.icache.ReadReq_hits::total 32301211 # number of ReadReq hits
859 system.cpu.icache.demand_hits::cpu.inst 32301211 # number of demand (read+write) hits
860 system.cpu.icache.demand_hits::total 32301211 # number of demand (read+write) hits
861 system.cpu.icache.overall_hits::cpu.inst 32301211 # number of overall hits
862 system.cpu.icache.overall_hits::total 32301211 # number of overall hits
863 system.cpu.icache.ReadReq_misses::cpu.inst 1156 # number of ReadReq misses
864 system.cpu.icache.ReadReq_misses::total 1156 # number of ReadReq misses
865 system.cpu.icache.demand_misses::cpu.inst 1156 # number of demand (read+write) misses
866 system.cpu.icache.demand_misses::total 1156 # number of demand (read+write) misses
867 system.cpu.icache.overall_misses::cpu.inst 1156 # number of overall misses
868 system.cpu.icache.overall_misses::total 1156 # number of overall misses
869 system.cpu.icache.ReadReq_miss_latency::cpu.inst 61324481 # number of ReadReq miss cycles
870 system.cpu.icache.ReadReq_miss_latency::total 61324481 # number of ReadReq miss cycles
871 system.cpu.icache.demand_miss_latency::cpu.inst 61324481 # number of demand (read+write) miss cycles
872 system.cpu.icache.demand_miss_latency::total 61324481 # number of demand (read+write) miss cycles
873 system.cpu.icache.overall_miss_latency::cpu.inst 61324481 # number of overall miss cycles
874 system.cpu.icache.overall_miss_latency::total 61324481 # number of overall miss cycles
875 system.cpu.icache.ReadReq_accesses::cpu.inst 32302367 # number of ReadReq accesses(hits+misses)
876 system.cpu.icache.ReadReq_accesses::total 32302367 # number of ReadReq accesses(hits+misses)
877 system.cpu.icache.demand_accesses::cpu.inst 32302367 # number of demand (read+write) accesses
878 system.cpu.icache.demand_accesses::total 32302367 # number of demand (read+write) accesses
879 system.cpu.icache.overall_accesses::cpu.inst 32302367 # number of overall (read+write) accesses
880 system.cpu.icache.overall_accesses::total 32302367 # number of overall (read+write) accesses
881 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000036 # miss rate for ReadReq accesses
882 system.cpu.icache.ReadReq_miss_rate::total 0.000036 # miss rate for ReadReq accesses
883 system.cpu.icache.demand_miss_rate::cpu.inst 0.000036 # miss rate for demand accesses
884 system.cpu.icache.demand_miss_rate::total 0.000036 # miss rate for demand accesses
885 system.cpu.icache.overall_miss_rate::cpu.inst 0.000036 # miss rate for overall accesses
886 system.cpu.icache.overall_miss_rate::total 0.000036 # miss rate for overall accesses
887 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 53048.858997 # average ReadReq miss latency
888 system.cpu.icache.ReadReq_avg_miss_latency::total 53048.858997 # average ReadReq miss latency
889 system.cpu.icache.demand_avg_miss_latency::cpu.inst 53048.858997 # average overall miss latency
890 system.cpu.icache.demand_avg_miss_latency::total 53048.858997 # average overall miss latency
891 system.cpu.icache.overall_avg_miss_latency::cpu.inst 53048.858997 # average overall miss latency
892 system.cpu.icache.overall_avg_miss_latency::total 53048.858997 # average overall miss latency
893 system.cpu.icache.blocked_cycles::no_mshrs 18977 # number of cycles access was blocked
894 system.cpu.icache.blocked_cycles::no_targets 108 # number of cycles access was blocked
895 system.cpu.icache.blocked::no_mshrs 225 # number of cycles access was blocked
896 system.cpu.icache.blocked::no_targets 5 # number of cycles access was blocked
897 system.cpu.icache.avg_blocked_cycles::no_mshrs 84.342222 # average number of cycles each access was blocked
898 system.cpu.icache.avg_blocked_cycles::no_targets 21.600000 # average number of cycles each access was blocked
899 system.cpu.icache.fast_writes 0 # number of fast writes performed
900 system.cpu.icache.cache_copies 0 # number of cache copies performed
901 system.cpu.icache.writebacks::writebacks 452 # number of writebacks
902 system.cpu.icache.writebacks::total 452 # number of writebacks
903 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 244 # number of ReadReq MSHR hits
904 system.cpu.icache.ReadReq_mshr_hits::total 244 # number of ReadReq MSHR hits
905 system.cpu.icache.demand_mshr_hits::cpu.inst 244 # number of demand (read+write) MSHR hits
906 system.cpu.icache.demand_mshr_hits::total 244 # number of demand (read+write) MSHR hits
907 system.cpu.icache.overall_mshr_hits::cpu.inst 244 # number of overall MSHR hits
908 system.cpu.icache.overall_mshr_hits::total 244 # number of overall MSHR hits
909 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 912 # number of ReadReq MSHR misses
910 system.cpu.icache.ReadReq_mshr_misses::total 912 # number of ReadReq MSHR misses
911 system.cpu.icache.demand_mshr_misses::cpu.inst 912 # number of demand (read+write) MSHR misses
912 system.cpu.icache.demand_mshr_misses::total 912 # number of demand (read+write) MSHR misses
913 system.cpu.icache.overall_mshr_misses::cpu.inst 912 # number of overall MSHR misses
914 system.cpu.icache.overall_mshr_misses::total 912 # number of overall MSHR misses
915 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 50084985 # number of ReadReq MSHR miss cycles
916 system.cpu.icache.ReadReq_mshr_miss_latency::total 50084985 # number of ReadReq MSHR miss cycles
917 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 50084985 # number of demand (read+write) MSHR miss cycles
918 system.cpu.icache.demand_mshr_miss_latency::total 50084985 # number of demand (read+write) MSHR miss cycles
919 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 50084985 # number of overall MSHR miss cycles
920 system.cpu.icache.overall_mshr_miss_latency::total 50084985 # number of overall MSHR miss cycles
921 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000028 # mshr miss rate for ReadReq accesses
922 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000028 # mshr miss rate for ReadReq accesses
923 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000028 # mshr miss rate for demand accesses
924 system.cpu.icache.demand_mshr_miss_rate::total 0.000028 # mshr miss rate for demand accesses
925 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000028 # mshr miss rate for overall accesses
926 system.cpu.icache.overall_mshr_miss_rate::total 0.000028 # mshr miss rate for overall accesses
927 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 54917.746711 # average ReadReq mshr miss latency
928 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 54917.746711 # average ReadReq mshr miss latency
929 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 54917.746711 # average overall mshr miss latency
930 system.cpu.icache.demand_avg_mshr_miss_latency::total 54917.746711 # average overall mshr miss latency
931 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 54917.746711 # average overall mshr miss latency
932 system.cpu.icache.overall_avg_mshr_miss_latency::total 54917.746711 # average overall mshr miss latency
933 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
934 system.cpu.l2cache.prefetcher.num_hwpf_issued 4981768 # number of hwpf issued
935 system.cpu.l2cache.prefetcher.pfIdentified 5296904 # number of prefetch candidates identified
936 system.cpu.l2cache.prefetcher.pfBufferHit 273976 # number of redundant prefetches already in prefetch queue
937 system.cpu.l2cache.prefetcher.pfInCache 0 # number of redundant prefetches already in cache/mshr dropped
938 system.cpu.l2cache.prefetcher.pfRemovedFull 0 # number of prefetches dropped due to prefetch queue size
939 system.cpu.l2cache.prefetcher.pfSpanPage 14074864 # number of prefetches not generated due to page crossing
940 system.cpu.l2cache.tags.replacements 212 # number of replacements
941 system.cpu.l2cache.tags.tagsinuse 11227.859430 # Cycle average of tags in use
942 system.cpu.l2cache.tags.total_refs 5316692 # Total number of references to valid blocks.
943 system.cpu.l2cache.tags.sampled_refs 14883 # Sample count of references to valid blocks.
944 system.cpu.l2cache.tags.avg_refs 357.232547 # Average number of references to valid blocks.
945 system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
946 system.cpu.l2cache.tags.occ_blocks::writebacks 11063.435293 # Average occupied blocks per requestor
947 system.cpu.l2cache.tags.occ_blocks::cpu.l2cache.prefetcher 164.424136 # Average occupied blocks per requestor
948 system.cpu.l2cache.tags.occ_percent::writebacks 0.675259 # Average percentage of cache occupancy
949 system.cpu.l2cache.tags.occ_percent::cpu.l2cache.prefetcher 0.010036 # Average percentage of cache occupancy
950 system.cpu.l2cache.tags.occ_percent::total 0.685294 # Average percentage of cache occupancy
951 system.cpu.l2cache.tags.occ_task_id_blocks::1022 174 # Occupied blocks per task id
952 system.cpu.l2cache.tags.occ_task_id_blocks::1024 14497 # Occupied blocks per task id
953 system.cpu.l2cache.tags.age_task_id_blocks_1022::0 2 # Occupied blocks per task id
954 system.cpu.l2cache.tags.age_task_id_blocks_1022::1 9 # Occupied blocks per task id
955 system.cpu.l2cache.tags.age_task_id_blocks_1022::2 1 # Occupied blocks per task id
956 system.cpu.l2cache.tags.age_task_id_blocks_1022::3 1 # Occupied blocks per task id
957 system.cpu.l2cache.tags.age_task_id_blocks_1022::4 161 # Occupied blocks per task id
958 system.cpu.l2cache.tags.age_task_id_blocks_1024::0 492 # Occupied blocks per task id
959 system.cpu.l2cache.tags.age_task_id_blocks_1024::1 3710 # Occupied blocks per task id
960 system.cpu.l2cache.tags.age_task_id_blocks_1024::2 9301 # Occupied blocks per task id
961 system.cpu.l2cache.tags.age_task_id_blocks_1024::3 103 # Occupied blocks per task id
962 system.cpu.l2cache.tags.age_task_id_blocks_1024::4 891 # Occupied blocks per task id
963 system.cpu.l2cache.tags.occ_task_id_percent::1022 0.010620 # Percentage of cache occupancy per task id
964 system.cpu.l2cache.tags.occ_task_id_percent::1024 0.884827 # Percentage of cache occupancy per task id
965 system.cpu.l2cache.tags.tag_accesses 180497662 # Number of tag accesses
966 system.cpu.l2cache.tags.data_accesses 180497662 # Number of data accesses
967 system.cpu.l2cache.WritebackDirty_hits::writebacks 5453533 # number of WritebackDirty hits
968 system.cpu.l2cache.WritebackDirty_hits::total 5453533 # number of WritebackDirty hits
969 system.cpu.l2cache.WritebackClean_hits::writebacks 14185 # number of WritebackClean hits
970 system.cpu.l2cache.WritebackClean_hits::total 14185 # number of WritebackClean hits
971 system.cpu.l2cache.ReadExReq_hits::cpu.data 226016 # number of ReadExReq hits
972 system.cpu.l2cache.ReadExReq_hits::total 226016 # number of ReadExReq hits
973 system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 211 # number of ReadCleanReq hits
974 system.cpu.l2cache.ReadCleanReq_hits::total 211 # number of ReadCleanReq hits
975 system.cpu.l2cache.ReadSharedReq_hits::cpu.data 5243612 # number of ReadSharedReq hits
976 system.cpu.l2cache.ReadSharedReq_hits::total 5243612 # number of ReadSharedReq hits
977 system.cpu.l2cache.demand_hits::cpu.inst 211 # number of demand (read+write) hits
978 system.cpu.l2cache.demand_hits::cpu.data 5469628 # number of demand (read+write) hits
979 system.cpu.l2cache.demand_hits::total 5469839 # number of demand (read+write) hits
980 system.cpu.l2cache.overall_hits::cpu.inst 211 # number of overall hits
981 system.cpu.l2cache.overall_hits::cpu.data 5469628 # number of overall hits
982 system.cpu.l2cache.overall_hits::total 5469839 # number of overall hits
983 system.cpu.l2cache.UpgradeReq_misses::cpu.data 3 # number of UpgradeReq misses
984 system.cpu.l2cache.UpgradeReq_misses::total 3 # number of UpgradeReq misses
985 system.cpu.l2cache.ReadExReq_misses::cpu.data 503 # number of ReadExReq misses
986 system.cpu.l2cache.ReadExReq_misses::total 503 # number of ReadExReq misses
987 system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 701 # number of ReadCleanReq misses
988 system.cpu.l2cache.ReadCleanReq_misses::total 701 # number of ReadCleanReq misses
989 system.cpu.l2cache.ReadSharedReq_misses::cpu.data 563 # number of ReadSharedReq misses
990 system.cpu.l2cache.ReadSharedReq_misses::total 563 # number of ReadSharedReq misses
991 system.cpu.l2cache.demand_misses::cpu.inst 701 # number of demand (read+write) misses
992 system.cpu.l2cache.demand_misses::cpu.data 1066 # number of demand (read+write) misses
993 system.cpu.l2cache.demand_misses::total 1767 # number of demand (read+write) misses
994 system.cpu.l2cache.overall_misses::cpu.inst 701 # number of overall misses
995 system.cpu.l2cache.overall_misses::cpu.data 1066 # number of overall misses
996 system.cpu.l2cache.overall_misses::total 1767 # number of overall misses
997 system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 68000 # number of UpgradeReq miss cycles
998 system.cpu.l2cache.UpgradeReq_miss_latency::total 68000 # number of UpgradeReq miss cycles
999 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 41269500 # number of ReadExReq miss cycles
1000 system.cpu.l2cache.ReadExReq_miss_latency::total 41269500 # number of ReadExReq miss cycles
1001 system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 47748000 # number of ReadCleanReq miss cycles
1002 system.cpu.l2cache.ReadCleanReq_miss_latency::total 47748000 # number of ReadCleanReq miss cycles
1003 system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 38694000 # number of ReadSharedReq miss cycles
1004 system.cpu.l2cache.ReadSharedReq_miss_latency::total 38694000 # number of ReadSharedReq miss cycles
1005 system.cpu.l2cache.demand_miss_latency::cpu.inst 47748000 # number of demand (read+write) miss cycles
1006 system.cpu.l2cache.demand_miss_latency::cpu.data 79963500 # number of demand (read+write) miss cycles
1007 system.cpu.l2cache.demand_miss_latency::total 127711500 # number of demand (read+write) miss cycles
1008 system.cpu.l2cache.overall_miss_latency::cpu.inst 47748000 # number of overall miss cycles
1009 system.cpu.l2cache.overall_miss_latency::cpu.data 79963500 # number of overall miss cycles
1010 system.cpu.l2cache.overall_miss_latency::total 127711500 # number of overall miss cycles
1011 system.cpu.l2cache.WritebackDirty_accesses::writebacks 5453533 # number of WritebackDirty accesses(hits+misses)
1012 system.cpu.l2cache.WritebackDirty_accesses::total 5453533 # number of WritebackDirty accesses(hits+misses)
1013 system.cpu.l2cache.WritebackClean_accesses::writebacks 14185 # number of WritebackClean accesses(hits+misses)
1014 system.cpu.l2cache.WritebackClean_accesses::total 14185 # number of WritebackClean accesses(hits+misses)
1015 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 3 # number of UpgradeReq accesses(hits+misses)
1016 system.cpu.l2cache.UpgradeReq_accesses::total 3 # number of UpgradeReq accesses(hits+misses)
1017 system.cpu.l2cache.ReadExReq_accesses::cpu.data 226519 # number of ReadExReq accesses(hits+misses)
1018 system.cpu.l2cache.ReadExReq_accesses::total 226519 # number of ReadExReq accesses(hits+misses)
1019 system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 912 # number of ReadCleanReq accesses(hits+misses)
1020 system.cpu.l2cache.ReadCleanReq_accesses::total 912 # number of ReadCleanReq accesses(hits+misses)
1021 system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 5244175 # number of ReadSharedReq accesses(hits+misses)
1022 system.cpu.l2cache.ReadSharedReq_accesses::total 5244175 # number of ReadSharedReq accesses(hits+misses)
1023 system.cpu.l2cache.demand_accesses::cpu.inst 912 # number of demand (read+write) accesses
1024 system.cpu.l2cache.demand_accesses::cpu.data 5470694 # number of demand (read+write) accesses
1025 system.cpu.l2cache.demand_accesses::total 5471606 # number of demand (read+write) accesses
1026 system.cpu.l2cache.overall_accesses::cpu.inst 912 # number of overall (read+write) accesses
1027 system.cpu.l2cache.overall_accesses::cpu.data 5470694 # number of overall (read+write) accesses
1028 system.cpu.l2cache.overall_accesses::total 5471606 # number of overall (read+write) accesses
1029 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
1030 system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
1031 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.002221 # miss rate for ReadExReq accesses
1032 system.cpu.l2cache.ReadExReq_miss_rate::total 0.002221 # miss rate for ReadExReq accesses
1033 system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.768640 # miss rate for ReadCleanReq accesses
1034 system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.768640 # miss rate for ReadCleanReq accesses
1035 system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.000107 # miss rate for ReadSharedReq accesses
1036 system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.000107 # miss rate for ReadSharedReq accesses
1037 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.768640 # miss rate for demand accesses
1038 system.cpu.l2cache.demand_miss_rate::cpu.data 0.000195 # miss rate for demand accesses
1039 system.cpu.l2cache.demand_miss_rate::total 0.000323 # miss rate for demand accesses
1040 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.768640 # miss rate for overall accesses
1041 system.cpu.l2cache.overall_miss_rate::cpu.data 0.000195 # miss rate for overall accesses
1042 system.cpu.l2cache.overall_miss_rate::total 0.000323 # miss rate for overall accesses
1043 system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 22666.666667 # average UpgradeReq miss latency
1044 system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 22666.666667 # average UpgradeReq miss latency
1045 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 82046.719682 # average ReadExReq miss latency
1046 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 82046.719682 # average ReadExReq miss latency
1047 system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 68114.122682 # average ReadCleanReq miss latency
1048 system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 68114.122682 # average ReadCleanReq miss latency
1049 system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 68728.241563 # average ReadSharedReq miss latency
1050 system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 68728.241563 # average ReadSharedReq miss latency
1051 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 68114.122682 # average overall miss latency
1052 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 75012.664165 # average overall miss latency
1053 system.cpu.l2cache.demand_avg_miss_latency::total 72275.891341 # average overall miss latency
1054 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 68114.122682 # average overall miss latency
1055 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 75012.664165 # average overall miss latency
1056 system.cpu.l2cache.overall_avg_miss_latency::total 72275.891341 # average overall miss latency
1057 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
1058 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
1059 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
1060 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
1061 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
1062 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
1063 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
1064 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
1065 system.cpu.l2cache.writebacks::writebacks 157 # number of writebacks
1066 system.cpu.l2cache.writebacks::total 157 # number of writebacks
1067 system.cpu.l2cache.ReadExReq_mshr_hits::cpu.data 161 # number of ReadExReq MSHR hits
1068 system.cpu.l2cache.ReadExReq_mshr_hits::total 161 # number of ReadExReq MSHR hits
1069 system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 1 # number of ReadCleanReq MSHR hits
1070 system.cpu.l2cache.ReadCleanReq_mshr_hits::total 1 # number of ReadCleanReq MSHR hits
1071 system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.data 32 # number of ReadSharedReq MSHR hits
1072 system.cpu.l2cache.ReadSharedReq_mshr_hits::total 32 # number of ReadSharedReq MSHR hits
1073 system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
1074 system.cpu.l2cache.demand_mshr_hits::cpu.data 193 # number of demand (read+write) MSHR hits
1075 system.cpu.l2cache.demand_mshr_hits::total 194 # number of demand (read+write) MSHR hits
1076 system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
1077 system.cpu.l2cache.overall_mshr_hits::cpu.data 193 # number of overall MSHR hits
1078 system.cpu.l2cache.overall_mshr_hits::total 194 # number of overall MSHR hits
1079 system.cpu.l2cache.HardPFReq_mshr_misses::cpu.l2cache.prefetcher 316256 # number of HardPFReq MSHR misses
1080 system.cpu.l2cache.HardPFReq_mshr_misses::total 316256 # number of HardPFReq MSHR misses
1081 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 3 # number of UpgradeReq MSHR misses
1082 system.cpu.l2cache.UpgradeReq_mshr_misses::total 3 # number of UpgradeReq MSHR misses
1083 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 342 # number of ReadExReq MSHR misses
1084 system.cpu.l2cache.ReadExReq_mshr_misses::total 342 # number of ReadExReq MSHR misses
1085 system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 700 # number of ReadCleanReq MSHR misses
1086 system.cpu.l2cache.ReadCleanReq_mshr_misses::total 700 # number of ReadCleanReq MSHR misses
1087 system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 531 # number of ReadSharedReq MSHR misses
1088 system.cpu.l2cache.ReadSharedReq_mshr_misses::total 531 # number of ReadSharedReq MSHR misses
1089 system.cpu.l2cache.demand_mshr_misses::cpu.inst 700 # number of demand (read+write) MSHR misses
1090 system.cpu.l2cache.demand_mshr_misses::cpu.data 873 # number of demand (read+write) MSHR misses
1091 system.cpu.l2cache.demand_mshr_misses::total 1573 # number of demand (read+write) MSHR misses
1092 system.cpu.l2cache.overall_mshr_misses::cpu.inst 700 # number of overall MSHR misses
1093 system.cpu.l2cache.overall_mshr_misses::cpu.data 873 # number of overall MSHR misses
1094 system.cpu.l2cache.overall_mshr_misses::cpu.l2cache.prefetcher 316256 # number of overall MSHR misses
1095 system.cpu.l2cache.overall_mshr_misses::total 317829 # number of overall MSHR misses
1096 system.cpu.l2cache.HardPFReq_mshr_miss_latency::cpu.l2cache.prefetcher 852114791 # number of HardPFReq MSHR miss cycles
1097 system.cpu.l2cache.HardPFReq_mshr_miss_latency::total 852114791 # number of HardPFReq MSHR miss cycles
1098 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 50000 # number of UpgradeReq MSHR miss cycles
1099 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 50000 # number of UpgradeReq MSHR miss cycles
1100 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 32658500 # number of ReadExReq MSHR miss cycles
1101 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 32658500 # number of ReadExReq MSHR miss cycles
1102 system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 43494500 # number of ReadCleanReq MSHR miss cycles
1103 system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 43494500 # number of ReadCleanReq MSHR miss cycles
1104 system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 34061500 # number of ReadSharedReq MSHR miss cycles
1105 system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 34061500 # number of ReadSharedReq MSHR miss cycles
1106 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 43494500 # number of demand (read+write) MSHR miss cycles
1107 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 66720000 # number of demand (read+write) MSHR miss cycles
1108 system.cpu.l2cache.demand_mshr_miss_latency::total 110214500 # number of demand (read+write) MSHR miss cycles
1109 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 43494500 # number of overall MSHR miss cycles
1110 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 66720000 # number of overall MSHR miss cycles
1111 system.cpu.l2cache.overall_mshr_miss_latency::cpu.l2cache.prefetcher 852114791 # number of overall MSHR miss cycles
1112 system.cpu.l2cache.overall_mshr_miss_latency::total 962329291 # number of overall MSHR miss cycles
1113 system.cpu.l2cache.HardPFReq_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for HardPFReq accesses
1114 system.cpu.l2cache.HardPFReq_mshr_miss_rate::total inf # mshr miss rate for HardPFReq accesses
1115 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
1116 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
1117 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.001510 # mshr miss rate for ReadExReq accesses
1118 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.001510 # mshr miss rate for ReadExReq accesses
1119 system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.767544 # mshr miss rate for ReadCleanReq accesses
1120 system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.767544 # mshr miss rate for ReadCleanReq accesses
1121 system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.000101 # mshr miss rate for ReadSharedReq accesses
1122 system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.000101 # mshr miss rate for ReadSharedReq accesses
1123 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.767544 # mshr miss rate for demand accesses
1124 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.000160 # mshr miss rate for demand accesses
1125 system.cpu.l2cache.demand_mshr_miss_rate::total 0.000287 # mshr miss rate for demand accesses
1126 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.767544 # mshr miss rate for overall accesses
1127 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.000160 # mshr miss rate for overall accesses
1128 system.cpu.l2cache.overall_mshr_miss_rate::cpu.l2cache.prefetcher inf # mshr miss rate for overall accesses
1129 system.cpu.l2cache.overall_mshr_miss_rate::total 0.058087 # mshr miss rate for overall accesses
1130 system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::cpu.l2cache.prefetcher 2694.383003 # average HardPFReq mshr miss latency
1131 system.cpu.l2cache.HardPFReq_avg_mshr_miss_latency::total 2694.383003 # average HardPFReq mshr miss latency
1132 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 16666.666667 # average UpgradeReq mshr miss latency
1133 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 16666.666667 # average UpgradeReq mshr miss latency
1134 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 95492.690058 # average ReadExReq mshr miss latency
1135 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 95492.690058 # average ReadExReq mshr miss latency
1136 system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 62135 # average ReadCleanReq mshr miss latency
1137 system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 62135 # average ReadCleanReq mshr miss latency
1138 system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 64145.951036 # average ReadSharedReq mshr miss latency
1139 system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 64145.951036 # average ReadSharedReq mshr miss latency
1140 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 62135 # average overall mshr miss latency
1141 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 76426.116838 # average overall mshr miss latency
1142 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 70066.433566 # average overall mshr miss latency
1143 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 62135 # average overall mshr miss latency
1144 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 76426.116838 # average overall mshr miss latency
1145 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.l2cache.prefetcher 2694.383003 # average overall mshr miss latency
1146 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 3027.820907 # average overall mshr miss latency
1147 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
1148 system.cpu.toL2Bus.snoop_filter.tot_requests 10942243 # Total number of requests made to the snoop filter.
1149 system.cpu.toL2Bus.snoop_filter.hit_single_requests 5470651 # Number of requests hitting in the snoop filter with a single holder of the requested data.
1150 system.cpu.toL2Bus.snoop_filter.hit_multi_requests 2916 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
1151 system.cpu.toL2Bus.snoop_filter.tot_snoops 303048 # Total number of snoops made to the snoop filter.
1152 system.cpu.toL2Bus.snoop_filter.hit_single_snoops 302740 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
1153 system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 308 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
1154 system.cpu.toL2Bus.trans_dist::ReadResp 5245086 # Transaction distribution
1155 system.cpu.toL2Bus.trans_dist::WritebackDirty 5453690 # Transaction distribution
1156 system.cpu.toL2Bus.trans_dist::WritebackClean 14185 # Transaction distribution
1157 system.cpu.toL2Bus.trans_dist::CleanEvict 1285 # Transaction distribution
1158 system.cpu.toL2Bus.trans_dist::HardPFReq 318131 # Transaction distribution
1159 system.cpu.toL2Bus.trans_dist::HardPFResp 5 # Transaction distribution
1160 system.cpu.toL2Bus.trans_dist::UpgradeReq 3 # Transaction distribution
1161 system.cpu.toL2Bus.trans_dist::UpgradeResp 3 # Transaction distribution
1162 system.cpu.toL2Bus.trans_dist::ReadExReq 226519 # Transaction distribution
1163 system.cpu.toL2Bus.trans_dist::ReadExResp 226519 # Transaction distribution
1164 system.cpu.toL2Bus.trans_dist::ReadCleanReq 912 # Transaction distribution
1165 system.cpu.toL2Bus.trans_dist::ReadSharedReq 5244175 # Transaction distribution
1166 system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2263 # Packet count per connected master and slave (bytes)
1167 system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 16408677 # Packet count per connected master and slave (bytes)
1168 system.cpu.toL2Bus.pkt_count::total 16410940 # Packet count per connected master and slave (bytes)
1169 system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 86464 # Cumulative packet size per connected master and slave (bytes)
1170 system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 700030528 # Cumulative packet size per connected master and slave (bytes)
1171 system.cpu.toL2Bus.pkt_size::total 700116992 # Cumulative packet size per connected master and slave (bytes)
1172 system.cpu.toL2Bus.snoops 319578 # Total snoops (count)
1173 system.cpu.toL2Bus.snoop_fanout::samples 5791182 # Request fanout histogram
1174 system.cpu.toL2Bus.snoop_fanout::mean 0.052888 # Request fanout histogram
1175 system.cpu.toL2Bus.snoop_fanout::stdev 0.224048 # Request fanout histogram
1176 system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1177 system.cpu.toL2Bus.snoop_fanout::0 5485204 94.72% 94.72% # Request fanout histogram
1178 system.cpu.toL2Bus.snoop_fanout::1 305670 5.28% 99.99% # Request fanout histogram
1179 system.cpu.toL2Bus.snoop_fanout::2 308 0.01% 100.00% # Request fanout histogram
1180 system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1181 system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram
1182 system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram
1183 system.cpu.toL2Bus.snoop_fanout::total 5791182 # Request fanout histogram
1184 system.cpu.toL2Bus.reqLayer0.occupancy 10941755515 # Layer occupancy (ticks)
1185 system.cpu.toL2Bus.reqLayer0.utilization 18.8 # Layer utilization (%)
1186 system.cpu.toL2Bus.snoopLayer0.occupancy 7525 # Layer occupancy (ticks)
1187 system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%)
1188 system.cpu.toL2Bus.respLayer0.occupancy 1367997 # Layer occupancy (ticks)
1189 system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
1190 system.cpu.toL2Bus.respLayer1.occupancy 8206046991 # Layer occupancy (ticks)
1191 system.cpu.toL2Bus.respLayer1.utilization 14.1 # Layer utilization (%)
1192 system.membus.trans_dist::ReadResp 15672 # Transaction distribution
1193 system.membus.trans_dist::WritebackDirty 157 # Transaction distribution
1194 system.membus.trans_dist::CleanEvict 51 # Transaction distribution
1195 system.membus.trans_dist::UpgradeReq 5 # Transaction distribution
1196 system.membus.trans_dist::UpgradeResp 5 # Transaction distribution
1197 system.membus.trans_dist::ReadExReq 340 # Transaction distribution
1198 system.membus.trans_dist::ReadExResp 340 # Transaction distribution
1199 system.membus.trans_dist::ReadSharedReq 15673 # Transaction distribution
1200 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 32243 # Packet count per connected master and slave (bytes)
1201 system.membus.pkt_count::total 32243 # Packet count per connected master and slave (bytes)
1202 system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 1034816 # Cumulative packet size per connected master and slave (bytes)
1203 system.membus.pkt_size::total 1034816 # Cumulative packet size per connected master and slave (bytes)
1204 system.membus.snoops 0 # Total snoops (count)
1205 system.membus.snoop_fanout::samples 16226 # Request fanout histogram
1206 system.membus.snoop_fanout::mean 0 # Request fanout histogram
1207 system.membus.snoop_fanout::stdev 0 # Request fanout histogram
1208 system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
1209 system.membus.snoop_fanout::0 16226 100.00% 100.00% # Request fanout histogram
1210 system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
1211 system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
1212 system.membus.snoop_fanout::min_value 0 # Request fanout histogram
1213 system.membus.snoop_fanout::max_value 0 # Request fanout histogram
1214 system.membus.snoop_fanout::total 16226 # Request fanout histogram
1215 system.membus.reqLayer0.occupancy 26763807 # Layer occupancy (ticks)
1216 system.membus.reqLayer0.utilization 0.0 # Layer utilization (%)
1217 system.membus.respLayer1.occupancy 83802056 # Layer occupancy (ticks)
1218 system.membus.respLayer1.utilization 0.1 # Layer utilization (%)
1219
1220 ---------- End Simulation Statistics ----------