2e6ae088ecaca12f58e2b8a9465870a958c17c26
[gem5.git] / tests / long / se / 20.parser / ref / x86 / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.459106 # Number of seconds simulated
4 sim_ticks 459105675500 # Number of ticks simulated
5 final_tick 459105675500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 97287 # Simulator instruction rate (inst/s)
8 host_op_rate 179895 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 54016738 # Simulator tick rate (ticks/s)
10 host_mem_usage 345252 # Number of bytes of host memory used
11 host_seconds 8499.32 # Real time elapsed on the host
12 sim_insts 826877109 # Number of instructions simulated
13 sim_ops 1528988701 # Number of ops (including micro ops) simulated
14 system.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.physmem.bytes_read::cpu.inst 202240 # Number of bytes read from this memory
17 system.physmem.bytes_read::cpu.data 24471936 # Number of bytes read from this memory
18 system.physmem.bytes_read::total 24674176 # Number of bytes read from this memory
19 system.physmem.bytes_inst_read::cpu.inst 202240 # Number of instructions bytes read from this memory
20 system.physmem.bytes_inst_read::total 202240 # Number of instructions bytes read from this memory
21 system.physmem.bytes_written::writebacks 18788544 # Number of bytes written to this memory
22 system.physmem.bytes_written::total 18788544 # Number of bytes written to this memory
23 system.physmem.num_reads::cpu.inst 3160 # Number of read requests responded to by this memory
24 system.physmem.num_reads::cpu.data 382374 # Number of read requests responded to by this memory
25 system.physmem.num_reads::total 385534 # Number of read requests responded to by this memory
26 system.physmem.num_writes::writebacks 293571 # Number of write requests responded to by this memory
27 system.physmem.num_writes::total 293571 # Number of write requests responded to by this memory
28 system.physmem.bw_read::cpu.inst 440509 # Total read bandwidth from this memory (bytes/s)
29 system.physmem.bw_read::cpu.data 53303493 # Total read bandwidth from this memory (bytes/s)
30 system.physmem.bw_read::total 53744001 # Total read bandwidth from this memory (bytes/s)
31 system.physmem.bw_inst_read::cpu.inst 440509 # Instruction read bandwidth from this memory (bytes/s)
32 system.physmem.bw_inst_read::total 440509 # Instruction read bandwidth from this memory (bytes/s)
33 system.physmem.bw_write::writebacks 40924225 # Write bandwidth from this memory (bytes/s)
34 system.physmem.bw_write::total 40924225 # Write bandwidth from this memory (bytes/s)
35 system.physmem.bw_total::writebacks 40924225 # Total bandwidth to/from this memory (bytes/s)
36 system.physmem.bw_total::cpu.inst 440509 # Total bandwidth to/from this memory (bytes/s)
37 system.physmem.bw_total::cpu.data 53303493 # Total bandwidth to/from this memory (bytes/s)
38 system.physmem.bw_total::total 94668226 # Total bandwidth to/from this memory (bytes/s)
39 system.physmem.readReqs 385534 # Number of read requests accepted
40 system.physmem.writeReqs 293571 # Number of write requests accepted
41 system.physmem.readBursts 385534 # Number of DRAM read bursts, including those serviced by the write queue
42 system.physmem.writeBursts 293571 # Number of DRAM write bursts, including those merged in the write queue
43 system.physmem.bytesReadDRAM 24663936 # Total number of bytes read from DRAM
44 system.physmem.bytesReadWrQ 10240 # Total number of bytes read from write queue
45 system.physmem.bytesWritten 18787328 # Total number of bytes written to DRAM
46 system.physmem.bytesReadSys 24674176 # Total read bytes from the system interface side
47 system.physmem.bytesWrittenSys 18788544 # Total written bytes from the system interface side
48 system.physmem.servicedByWrQ 160 # Number of DRAM read bursts serviced by the write queue
49 system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
50 system.physmem.neitherReadNorWriteReqs 133980 # Number of requests that are neither read nor write
51 system.physmem.perBankRdBursts::0 24056 # Per bank write bursts
52 system.physmem.perBankRdBursts::1 26412 # Per bank write bursts
53 system.physmem.perBankRdBursts::2 24662 # Per bank write bursts
54 system.physmem.perBankRdBursts::3 24490 # Per bank write bursts
55 system.physmem.perBankRdBursts::4 23228 # Per bank write bursts
56 system.physmem.perBankRdBursts::5 23668 # Per bank write bursts
57 system.physmem.perBankRdBursts::6 24406 # Per bank write bursts
58 system.physmem.perBankRdBursts::7 24200 # Per bank write bursts
59 system.physmem.perBankRdBursts::8 23616 # Per bank write bursts
60 system.physmem.perBankRdBursts::9 23822 # Per bank write bursts
61 system.physmem.perBankRdBursts::10 24814 # Per bank write bursts
62 system.physmem.perBankRdBursts::11 24049 # Per bank write bursts
63 system.physmem.perBankRdBursts::12 23223 # Per bank write bursts
64 system.physmem.perBankRdBursts::13 22960 # Per bank write bursts
65 system.physmem.perBankRdBursts::14 23777 # Per bank write bursts
66 system.physmem.perBankRdBursts::15 23991 # Per bank write bursts
67 system.physmem.perBankWrBursts::0 18528 # Per bank write bursts
68 system.physmem.perBankWrBursts::1 19813 # Per bank write bursts
69 system.physmem.perBankWrBursts::2 18933 # Per bank write bursts
70 system.physmem.perBankWrBursts::3 18904 # Per bank write bursts
71 system.physmem.perBankWrBursts::4 18032 # Per bank write bursts
72 system.physmem.perBankWrBursts::5 18409 # Per bank write bursts
73 system.physmem.perBankWrBursts::6 18982 # Per bank write bursts
74 system.physmem.perBankWrBursts::7 18937 # Per bank write bursts
75 system.physmem.perBankWrBursts::8 18536 # Per bank write bursts
76 system.physmem.perBankWrBursts::9 18110 # Per bank write bursts
77 system.physmem.perBankWrBursts::10 18825 # Per bank write bursts
78 system.physmem.perBankWrBursts::11 17714 # Per bank write bursts
79 system.physmem.perBankWrBursts::12 17347 # Per bank write bursts
80 system.physmem.perBankWrBursts::13 16962 # Per bank write bursts
81 system.physmem.perBankWrBursts::14 17712 # Per bank write bursts
82 system.physmem.perBankWrBursts::15 17808 # Per bank write bursts
83 system.physmem.numRdRetry 0 # Number of times read queue was full causing retry
84 system.physmem.numWrRetry 0 # Number of times write queue was full causing retry
85 system.physmem.totGap 459105568000 # Total gap between requests
86 system.physmem.readPktSize::0 0 # Read request sizes (log2)
87 system.physmem.readPktSize::1 0 # Read request sizes (log2)
88 system.physmem.readPktSize::2 0 # Read request sizes (log2)
89 system.physmem.readPktSize::3 0 # Read request sizes (log2)
90 system.physmem.readPktSize::4 0 # Read request sizes (log2)
91 system.physmem.readPktSize::5 0 # Read request sizes (log2)
92 system.physmem.readPktSize::6 385534 # Read request sizes (log2)
93 system.physmem.writePktSize::0 0 # Write request sizes (log2)
94 system.physmem.writePktSize::1 0 # Write request sizes (log2)
95 system.physmem.writePktSize::2 0 # Write request sizes (log2)
96 system.physmem.writePktSize::3 0 # Write request sizes (log2)
97 system.physmem.writePktSize::4 0 # Write request sizes (log2)
98 system.physmem.writePktSize::5 0 # Write request sizes (log2)
99 system.physmem.writePktSize::6 293571 # Write request sizes (log2)
100 system.physmem.rdQLenPdf::0 380726 # What read queue length does an incoming req see
101 system.physmem.rdQLenPdf::1 4314 # What read queue length does an incoming req see
102 system.physmem.rdQLenPdf::2 297 # What read queue length does an incoming req see
103 system.physmem.rdQLenPdf::3 31 # What read queue length does an incoming req see
104 system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
105 system.physmem.rdQLenPdf::5 1 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
132 system.physmem.wrQLenPdf::0 13202 # What write queue length does an incoming req see
133 system.physmem.wrQLenPdf::1 13293 # What write queue length does an incoming req see
134 system.physmem.wrQLenPdf::2 13312 # What write queue length does an incoming req see
135 system.physmem.wrQLenPdf::3 13323 # What write queue length does an incoming req see
136 system.physmem.wrQLenPdf::4 13320 # What write queue length does an incoming req see
137 system.physmem.wrQLenPdf::5 13319 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::6 13374 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::7 13373 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::8 13375 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::9 13406 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::10 13420 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::11 13359 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::12 13363 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::13 13367 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::14 13343 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::15 13321 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::16 13314 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::17 13309 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::18 13330 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::19 13311 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::20 13494 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::21 13282 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::22 18 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::23 11 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::24 5 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::25 3 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::26 6 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::27 3 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::28 8 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::29 4 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::30 3 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
164 system.physmem.bytesPerActivate::samples 147523 # Bytes accessed per row activation
165 system.physmem.bytesPerActivate::mean 294.532839 # Bytes accessed per row activation
166 system.physmem.bytesPerActivate::gmean 155.815987 # Bytes accessed per row activation
167 system.physmem.bytesPerActivate::stdev 442.359788 # Bytes accessed per row activation
168 system.physmem.bytesPerActivate::64 63790 43.24% 43.24% # Bytes accessed per row activation
169 system.physmem.bytesPerActivate::128 27848 18.88% 62.12% # Bytes accessed per row activation
170 system.physmem.bytesPerActivate::192 12415 8.42% 70.53% # Bytes accessed per row activation
171 system.physmem.bytesPerActivate::256 7114 4.82% 75.36% # Bytes accessed per row activation
172 system.physmem.bytesPerActivate::320 4845 3.28% 78.64% # Bytes accessed per row activation
173 system.physmem.bytesPerActivate::384 3608 2.45% 81.09% # Bytes accessed per row activation
174 system.physmem.bytesPerActivate::448 2677 1.81% 82.90% # Bytes accessed per row activation
175 system.physmem.bytesPerActivate::512 2233 1.51% 84.41% # Bytes accessed per row activation
176 system.physmem.bytesPerActivate::576 1891 1.28% 85.70% # Bytes accessed per row activation
177 system.physmem.bytesPerActivate::640 1571 1.06% 86.76% # Bytes accessed per row activation
178 system.physmem.bytesPerActivate::704 1991 1.35% 88.11% # Bytes accessed per row activation
179 system.physmem.bytesPerActivate::768 1204 0.82% 88.93% # Bytes accessed per row activation
180 system.physmem.bytesPerActivate::832 1205 0.82% 89.74% # Bytes accessed per row activation
181 system.physmem.bytesPerActivate::896 1076 0.73% 90.47% # Bytes accessed per row activation
182 system.physmem.bytesPerActivate::960 955 0.65% 91.12% # Bytes accessed per row activation
183 system.physmem.bytesPerActivate::1024 927 0.63% 91.75% # Bytes accessed per row activation
184 system.physmem.bytesPerActivate::1088 1004 0.68% 92.43% # Bytes accessed per row activation
185 system.physmem.bytesPerActivate::1152 1138 0.77% 93.20% # Bytes accessed per row activation
186 system.physmem.bytesPerActivate::1216 1120 0.76% 93.96% # Bytes accessed per row activation
187 system.physmem.bytesPerActivate::1280 845 0.57% 94.53% # Bytes accessed per row activation
188 system.physmem.bytesPerActivate::1344 784 0.53% 95.06% # Bytes accessed per row activation
189 system.physmem.bytesPerActivate::1408 5236 3.55% 98.61% # Bytes accessed per row activation
190 system.physmem.bytesPerActivate::1472 318 0.22% 98.83% # Bytes accessed per row activation
191 system.physmem.bytesPerActivate::1536 229 0.16% 98.98% # Bytes accessed per row activation
192 system.physmem.bytesPerActivate::1600 157 0.11% 99.09% # Bytes accessed per row activation
193 system.physmem.bytesPerActivate::1664 117 0.08% 99.17% # Bytes accessed per row activation
194 system.physmem.bytesPerActivate::1728 103 0.07% 99.24% # Bytes accessed per row activation
195 system.physmem.bytesPerActivate::1792 91 0.06% 99.30% # Bytes accessed per row activation
196 system.physmem.bytesPerActivate::1856 87 0.06% 99.36% # Bytes accessed per row activation
197 system.physmem.bytesPerActivate::1920 53 0.04% 99.40% # Bytes accessed per row activation
198 system.physmem.bytesPerActivate::1984 53 0.04% 99.43% # Bytes accessed per row activation
199 system.physmem.bytesPerActivate::2048 37 0.03% 99.46% # Bytes accessed per row activation
200 system.physmem.bytesPerActivate::2112 48 0.03% 99.49% # Bytes accessed per row activation
201 system.physmem.bytesPerActivate::2176 24 0.02% 99.51% # Bytes accessed per row activation
202 system.physmem.bytesPerActivate::2240 28 0.02% 99.52% # Bytes accessed per row activation
203 system.physmem.bytesPerActivate::2304 24 0.02% 99.54% # Bytes accessed per row activation
204 system.physmem.bytesPerActivate::2368 28 0.02% 99.56% # Bytes accessed per row activation
205 system.physmem.bytesPerActivate::2432 24 0.02% 99.58% # Bytes accessed per row activation
206 system.physmem.bytesPerActivate::2496 15 0.01% 99.59% # Bytes accessed per row activation
207 system.physmem.bytesPerActivate::2560 23 0.02% 99.60% # Bytes accessed per row activation
208 system.physmem.bytesPerActivate::2624 31 0.02% 99.62% # Bytes accessed per row activation
209 system.physmem.bytesPerActivate::2688 20 0.01% 99.64% # Bytes accessed per row activation
210 system.physmem.bytesPerActivate::2752 27 0.02% 99.65% # Bytes accessed per row activation
211 system.physmem.bytesPerActivate::2816 23 0.02% 99.67% # Bytes accessed per row activation
212 system.physmem.bytesPerActivate::2880 23 0.02% 99.69% # Bytes accessed per row activation
213 system.physmem.bytesPerActivate::2944 20 0.01% 99.70% # Bytes accessed per row activation
214 system.physmem.bytesPerActivate::3008 23 0.02% 99.72% # Bytes accessed per row activation
215 system.physmem.bytesPerActivate::3072 23 0.02% 99.73% # Bytes accessed per row activation
216 system.physmem.bytesPerActivate::3136 19 0.01% 99.74% # Bytes accessed per row activation
217 system.physmem.bytesPerActivate::3200 14 0.01% 99.75% # Bytes accessed per row activation
218 system.physmem.bytesPerActivate::3264 18 0.01% 99.77% # Bytes accessed per row activation
219 system.physmem.bytesPerActivate::3328 16 0.01% 99.78% # Bytes accessed per row activation
220 system.physmem.bytesPerActivate::3392 9 0.01% 99.78% # Bytes accessed per row activation
221 system.physmem.bytesPerActivate::3456 13 0.01% 99.79% # Bytes accessed per row activation
222 system.physmem.bytesPerActivate::3520 16 0.01% 99.80% # Bytes accessed per row activation
223 system.physmem.bytesPerActivate::3584 16 0.01% 99.81% # Bytes accessed per row activation
224 system.physmem.bytesPerActivate::3648 15 0.01% 99.82% # Bytes accessed per row activation
225 system.physmem.bytesPerActivate::3712 8 0.01% 99.83% # Bytes accessed per row activation
226 system.physmem.bytesPerActivate::3776 10 0.01% 99.84% # Bytes accessed per row activation
227 system.physmem.bytesPerActivate::3840 5 0.00% 99.84% # Bytes accessed per row activation
228 system.physmem.bytesPerActivate::3904 11 0.01% 99.85% # Bytes accessed per row activation
229 system.physmem.bytesPerActivate::3968 8 0.01% 99.85% # Bytes accessed per row activation
230 system.physmem.bytesPerActivate::4032 10 0.01% 99.86% # Bytes accessed per row activation
231 system.physmem.bytesPerActivate::4096 6 0.00% 99.86% # Bytes accessed per row activation
232 system.physmem.bytesPerActivate::4160 14 0.01% 99.87% # Bytes accessed per row activation
233 system.physmem.bytesPerActivate::4224 17 0.01% 99.88% # Bytes accessed per row activation
234 system.physmem.bytesPerActivate::4288 34 0.02% 99.91% # Bytes accessed per row activation
235 system.physmem.bytesPerActivate::4352 3 0.00% 99.91% # Bytes accessed per row activation
236 system.physmem.bytesPerActivate::4416 7 0.00% 99.91% # Bytes accessed per row activation
237 system.physmem.bytesPerActivate::4480 2 0.00% 99.91% # Bytes accessed per row activation
238 system.physmem.bytesPerActivate::4544 6 0.00% 99.92% # Bytes accessed per row activation
239 system.physmem.bytesPerActivate::4608 2 0.00% 99.92% # Bytes accessed per row activation
240 system.physmem.bytesPerActivate::4672 3 0.00% 99.92% # Bytes accessed per row activation
241 system.physmem.bytesPerActivate::4736 5 0.00% 99.93% # Bytes accessed per row activation
242 system.physmem.bytesPerActivate::4800 6 0.00% 99.93% # Bytes accessed per row activation
243 system.physmem.bytesPerActivate::4864 1 0.00% 99.93% # Bytes accessed per row activation
244 system.physmem.bytesPerActivate::4928 6 0.00% 99.93% # Bytes accessed per row activation
245 system.physmem.bytesPerActivate::4992 5 0.00% 99.94% # Bytes accessed per row activation
246 system.physmem.bytesPerActivate::5056 6 0.00% 99.94% # Bytes accessed per row activation
247 system.physmem.bytesPerActivate::5120 5 0.00% 99.95% # Bytes accessed per row activation
248 system.physmem.bytesPerActivate::5184 2 0.00% 99.95% # Bytes accessed per row activation
249 system.physmem.bytesPerActivate::5248 2 0.00% 99.95% # Bytes accessed per row activation
250 system.physmem.bytesPerActivate::5312 4 0.00% 99.95% # Bytes accessed per row activation
251 system.physmem.bytesPerActivate::5376 3 0.00% 99.95% # Bytes accessed per row activation
252 system.physmem.bytesPerActivate::5440 6 0.00% 99.96% # Bytes accessed per row activation
253 system.physmem.bytesPerActivate::5504 3 0.00% 99.96% # Bytes accessed per row activation
254 system.physmem.bytesPerActivate::5568 1 0.00% 99.96% # Bytes accessed per row activation
255 system.physmem.bytesPerActivate::5632 3 0.00% 99.96% # Bytes accessed per row activation
256 system.physmem.bytesPerActivate::5696 2 0.00% 99.96% # Bytes accessed per row activation
257 system.physmem.bytesPerActivate::5760 4 0.00% 99.97% # Bytes accessed per row activation
258 system.physmem.bytesPerActivate::5824 4 0.00% 99.97% # Bytes accessed per row activation
259 system.physmem.bytesPerActivate::5888 6 0.00% 99.97% # Bytes accessed per row activation
260 system.physmem.bytesPerActivate::5952 4 0.00% 99.97% # Bytes accessed per row activation
261 system.physmem.bytesPerActivate::6016 7 0.00% 99.98% # Bytes accessed per row activation
262 system.physmem.bytesPerActivate::6080 4 0.00% 99.98% # Bytes accessed per row activation
263 system.physmem.bytesPerActivate::6144 1 0.00% 99.98% # Bytes accessed per row activation
264 system.physmem.bytesPerActivate::6208 2 0.00% 99.98% # Bytes accessed per row activation
265 system.physmem.bytesPerActivate::6272 19 0.01% 100.00% # Bytes accessed per row activation
266 system.physmem.bytesPerActivate::6336 2 0.00% 100.00% # Bytes accessed per row activation
267 system.physmem.bytesPerActivate::6528 1 0.00% 100.00% # Bytes accessed per row activation
268 system.physmem.bytesPerActivate::7104 1 0.00% 100.00% # Bytes accessed per row activation
269 system.physmem.bytesPerActivate::total 147523 # Bytes accessed per row activation
270 system.physmem.totQLat 3823508500 # Total ticks spent queuing
271 system.physmem.totMemAccLat 12080026000 # Total ticks spent from burst creation until serviced by the DRAM
272 system.physmem.totBusLat 1926870000 # Total ticks spent in databus transfers
273 system.physmem.totBankLat 6329647500 # Total ticks spent accessing banks
274 system.physmem.avgQLat 9921.55 # Average queueing delay per DRAM burst
275 system.physmem.avgBankLat 16424.69 # Average bank access latency per DRAM burst
276 system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst
277 system.physmem.avgMemAccLat 31346.24 # Average memory access latency per DRAM burst
278 system.physmem.avgRdBW 53.72 # Average DRAM read bandwidth in MiByte/s
279 system.physmem.avgWrBW 40.92 # Average achieved write bandwidth in MiByte/s
280 system.physmem.avgRdBWSys 53.74 # Average system read bandwidth in MiByte/s
281 system.physmem.avgWrBWSys 40.92 # Average system write bandwidth in MiByte/s
282 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
283 system.physmem.busUtil 0.74 # Data bus utilization in percentage
284 system.physmem.busUtilRead 0.42 # Data bus utilization in percentage for reads
285 system.physmem.busUtilWrite 0.32 # Data bus utilization in percentage for writes
286 system.physmem.avgRdQLen 0.03 # Average read queue length when enqueuing
287 system.physmem.avgWrQLen 9.75 # Average write queue length when enqueuing
288 system.physmem.readRowHits 326967 # Number of row buffer hits during reads
289 system.physmem.writeRowHits 204436 # Number of row buffer hits during writes
290 system.physmem.readRowHitRate 84.84 # Row buffer hit rate for reads
291 system.physmem.writeRowHitRate 69.64 # Row buffer hit rate for writes
292 system.physmem.avgGap 676045.04 # Average gap between requests
293 system.physmem.pageHitRate 78.27 # Row buffer hit rate, read and write combined
294 system.physmem.prechargeAllPercent 5.78 # Percentage of time for which DRAM has all the banks in precharge state
295 system.membus.throughput 94668226 # Throughput (bytes/s)
296 system.membus.trans_dist::ReadReq 178706 # Transaction distribution
297 system.membus.trans_dist::ReadResp 178706 # Transaction distribution
298 system.membus.trans_dist::Writeback 293571 # Transaction distribution
299 system.membus.trans_dist::UpgradeReq 133980 # Transaction distribution
300 system.membus.trans_dist::UpgradeResp 133980 # Transaction distribution
301 system.membus.trans_dist::ReadExReq 206828 # Transaction distribution
302 system.membus.trans_dist::ReadExResp 206828 # Transaction distribution
303 system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 1332599 # Packet count per connected master and slave (bytes)
304 system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1332599 # Packet count per connected master and slave (bytes)
305 system.membus.pkt_count::total 1332599 # Packet count per connected master and slave (bytes)
306 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 43462720 # Cumulative packet size per connected master and slave (bytes)
307 system.membus.tot_pkt_size_system.cpu.l2cache.mem_side::total 43462720 # Cumulative packet size per connected master and slave (bytes)
308 system.membus.tot_pkt_size::total 43462720 # Cumulative packet size per connected master and slave (bytes)
309 system.membus.data_through_bus 43462720 # Total data (bytes)
310 system.membus.snoop_data_through_bus 0 # Total snoop data (bytes)
311 system.membus.reqLayer0.occupancy 3389205500 # Layer occupancy (ticks)
312 system.membus.reqLayer0.utilization 0.7 # Layer utilization (%)
313 system.membus.respLayer1.occupancy 3898787780 # Layer occupancy (ticks)
314 system.membus.respLayer1.utilization 0.8 # Layer utilization (%)
315 system.cpu_clk_domain.clock 500 # Clock period in ticks
316 system.cpu.branchPred.lookups 205604659 # Number of BP lookups
317 system.cpu.branchPred.condPredicted 205604659 # Number of conditional branches predicted
318 system.cpu.branchPred.condIncorrect 9906655 # Number of conditional branches incorrect
319 system.cpu.branchPred.BTBLookups 117175952 # Number of BTB lookups
320 system.cpu.branchPred.BTBHits 114700451 # Number of BTB hits
321 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
322 system.cpu.branchPred.BTBHitPct 97.887364 # BTB Hit Percentage
323 system.cpu.branchPred.usedRAS 25061463 # Number of times the RAS was used to get a target.
324 system.cpu.branchPred.RASInCorrect 1805826 # Number of incorrect RAS predictions.
325 system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks
326 system.cpu.workload.num_syscalls 551 # Number of system calls
327 system.cpu.numCycles 918372988 # number of cpu cycles simulated
328 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
329 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
330 system.cpu.fetch.icacheStallCycles 167405307 # Number of cycles fetch is stalled on an Icache miss
331 system.cpu.fetch.Insts 1131731622 # Number of instructions fetch has processed
332 system.cpu.fetch.Branches 205604659 # Number of branches that fetch encountered
333 system.cpu.fetch.predictedBranches 139761914 # Number of branches that fetch has predicted taken
334 system.cpu.fetch.Cycles 352276692 # Number of cycles fetch has run and was not squashing or blocked
335 system.cpu.fetch.SquashCycles 71095438 # Number of cycles fetch has spent squashing
336 system.cpu.fetch.BlockedCycles 305025706 # Number of cycles fetch has spent blocked
337 system.cpu.fetch.MiscStallCycles 47339 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
338 system.cpu.fetch.PendingTrapStallCycles 248116 # Number of stall cycles due to pending traps
339 system.cpu.fetch.IcacheWaitRetryStallCycles 42 # Number of stall cycles due to full MSHR
340 system.cpu.fetch.CacheLines 162029256 # Number of cache lines fetched
341 system.cpu.fetch.IcacheSquashes 2531741 # Number of outstanding Icache misses that were squashed
342 system.cpu.fetch.rateDist::samples 885941657 # Number of instructions fetched each cycle (Total)
343 system.cpu.fetch.rateDist::mean 2.376715 # Number of instructions fetched each cycle (Total)
344 system.cpu.fetch.rateDist::stdev 3.323883 # Number of instructions fetched each cycle (Total)
345 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
346 system.cpu.fetch.rateDist::0 537736172 60.70% 60.70% # Number of instructions fetched each cycle (Total)
347 system.cpu.fetch.rateDist::1 23397075 2.64% 63.34% # Number of instructions fetched each cycle (Total)
348 system.cpu.fetch.rateDist::2 25259789 2.85% 66.19% # Number of instructions fetched each cycle (Total)
349 system.cpu.fetch.rateDist::3 27891024 3.15% 69.34% # Number of instructions fetched each cycle (Total)
350 system.cpu.fetch.rateDist::4 17747651 2.00% 71.34% # Number of instructions fetched each cycle (Total)
351 system.cpu.fetch.rateDist::5 22912562 2.59% 73.93% # Number of instructions fetched each cycle (Total)
352 system.cpu.fetch.rateDist::6 29424314 3.32% 77.25% # Number of instructions fetched each cycle (Total)
353 system.cpu.fetch.rateDist::7 26642726 3.01% 80.25% # Number of instructions fetched each cycle (Total)
354 system.cpu.fetch.rateDist::8 174930344 19.75% 100.00% # Number of instructions fetched each cycle (Total)
355 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
356 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
357 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
358 system.cpu.fetch.rateDist::total 885941657 # Number of instructions fetched each cycle (Total)
359 system.cpu.fetch.branchRate 0.223879 # Number of branch fetches per cycle
360 system.cpu.fetch.rate 1.232322 # Number of inst fetches per cycle
361 system.cpu.decode.IdleCycles 222573687 # Number of cycles decode is idle
362 system.cpu.decode.BlockedCycles 260132185 # Number of cycles decode is blocked
363 system.cpu.decode.RunCycles 295357990 # Number of cycles decode is running
364 system.cpu.decode.UnblockCycles 46939340 # Number of cycles decode is unblocking
365 system.cpu.decode.SquashCycles 60938455 # Number of cycles decode is squashing
366 system.cpu.decode.DecodedInsts 2071381091 # Number of instructions handled by decode
367 system.cpu.decode.SquashedInsts 5 # Number of squashed instructions handled by decode
368 system.cpu.rename.SquashCycles 60938455 # Number of cycles rename is squashing
369 system.cpu.rename.IdleCycles 256079146 # Number of cycles rename is idle
370 system.cpu.rename.BlockCycles 115670707 # Number of cycles rename is blocking
371 system.cpu.rename.serializeStallCycles 18358 # count of cycles rename stalled for serializing inst
372 system.cpu.rename.RunCycles 306659021 # Number of cycles rename is running
373 system.cpu.rename.UnblockCycles 146575970 # Number of cycles rename is unblocking
374 system.cpu.rename.RenamedInsts 2035220367 # Number of instructions processed by rename
375 system.cpu.rename.ROBFullEvents 19921 # Number of times rename has blocked due to ROB full
376 system.cpu.rename.IQFullEvents 24919931 # Number of times rename has blocked due to IQ full
377 system.cpu.rename.LSQFullEvents 106353414 # Number of times rename has blocked due to LSQ full
378 system.cpu.rename.RenamedOperands 2138170371 # Number of destination operands rename has renamed
379 system.cpu.rename.RenameLookups 5150798156 # Number of register rename lookups that rename has made
380 system.cpu.rename.int_rename_lookups 3273538468 # Number of integer rename lookups
381 system.cpu.rename.fp_rename_lookups 41295 # Number of floating rename lookups
382 system.cpu.rename.CommittedMaps 1614040854 # Number of HB maps that are committed
383 system.cpu.rename.UndoneMaps 524129517 # Number of HB maps that are undone due to squashing
384 system.cpu.rename.serializingInsts 1246 # count of serializing insts renamed
385 system.cpu.rename.tempSerializingInsts 1179 # count of temporary serializing insts renamed
386 system.cpu.rename.skidInsts 346542949 # count of insts added to the skid buffer
387 system.cpu.memDep0.insertedLoads 495881862 # Number of loads inserted to the mem dependence unit.
388 system.cpu.memDep0.insertedStores 194416479 # Number of stores inserted to the mem dependence unit.
389 system.cpu.memDep0.conflictingLoads 195473768 # Number of conflicting loads.
390 system.cpu.memDep0.conflictingStores 54732552 # Number of conflicting stores.
391 system.cpu.iq.iqInstsAdded 1975446731 # Number of instructions added to the IQ (excludes non-spec)
392 system.cpu.iq.iqNonSpecInstsAdded 13521 # Number of non-speculative instructions added to the IQ
393 system.cpu.iq.iqInstsIssued 1772053501 # Number of instructions issued
394 system.cpu.iq.iqSquashedInstsIssued 482535 # Number of squashed instructions issued
395 system.cpu.iq.iqSquashedInstsExamined 441556981 # Number of squashed instructions iterated over during squash; mainly for profiling
396 system.cpu.iq.iqSquashedOperandsExamined 735252947 # Number of squashed operands that are examined and possibly removed from graph
397 system.cpu.iq.iqSquashedNonSpecRemoved 12969 # Number of squashed non-spec instructions that were removed
398 system.cpu.iq.issued_per_cycle::samples 885941657 # Number of insts issued each cycle
399 system.cpu.iq.issued_per_cycle::mean 2.000192 # Number of insts issued each cycle
400 system.cpu.iq.issued_per_cycle::stdev 1.883038 # Number of insts issued each cycle
401 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
402 system.cpu.iq.issued_per_cycle::0 269231258 30.39% 30.39% # Number of insts issued each cycle
403 system.cpu.iq.issued_per_cycle::1 151900240 17.15% 47.53% # Number of insts issued each cycle
404 system.cpu.iq.issued_per_cycle::2 137366514 15.51% 63.04% # Number of insts issued each cycle
405 system.cpu.iq.issued_per_cycle::3 131748871 14.87% 77.91% # Number of insts issued each cycle
406 system.cpu.iq.issued_per_cycle::4 91701810 10.35% 88.26% # Number of insts issued each cycle
407 system.cpu.iq.issued_per_cycle::5 55961984 6.32% 94.58% # Number of insts issued each cycle
408 system.cpu.iq.issued_per_cycle::6 34425337 3.89% 98.46% # Number of insts issued each cycle
409 system.cpu.iq.issued_per_cycle::7 11840706 1.34% 99.80% # Number of insts issued each cycle
410 system.cpu.iq.issued_per_cycle::8 1764937 0.20% 100.00% # Number of insts issued each cycle
411 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
412 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
413 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
414 system.cpu.iq.issued_per_cycle::total 885941657 # Number of insts issued each cycle
415 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
416 system.cpu.iq.fu_full::IntAlu 4931859 32.39% 32.39% # attempts to use FU when none available
417 system.cpu.iq.fu_full::IntMult 0 0.00% 32.39% # attempts to use FU when none available
418 system.cpu.iq.fu_full::IntDiv 0 0.00% 32.39% # attempts to use FU when none available
419 system.cpu.iq.fu_full::FloatAdd 0 0.00% 32.39% # attempts to use FU when none available
420 system.cpu.iq.fu_full::FloatCmp 0 0.00% 32.39% # attempts to use FU when none available
421 system.cpu.iq.fu_full::FloatCvt 0 0.00% 32.39% # attempts to use FU when none available
422 system.cpu.iq.fu_full::FloatMult 0 0.00% 32.39% # attempts to use FU when none available
423 system.cpu.iq.fu_full::FloatDiv 0 0.00% 32.39% # attempts to use FU when none available
424 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 32.39% # attempts to use FU when none available
425 system.cpu.iq.fu_full::SimdAdd 0 0.00% 32.39% # attempts to use FU when none available
426 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 32.39% # attempts to use FU when none available
427 system.cpu.iq.fu_full::SimdAlu 0 0.00% 32.39% # attempts to use FU when none available
428 system.cpu.iq.fu_full::SimdCmp 0 0.00% 32.39% # attempts to use FU when none available
429 system.cpu.iq.fu_full::SimdCvt 0 0.00% 32.39% # attempts to use FU when none available
430 system.cpu.iq.fu_full::SimdMisc 0 0.00% 32.39% # attempts to use FU when none available
431 system.cpu.iq.fu_full::SimdMult 0 0.00% 32.39% # attempts to use FU when none available
432 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 32.39% # attempts to use FU when none available
433 system.cpu.iq.fu_full::SimdShift 0 0.00% 32.39% # attempts to use FU when none available
434 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 32.39% # attempts to use FU when none available
435 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 32.39% # attempts to use FU when none available
436 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 32.39% # attempts to use FU when none available
437 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 32.39% # attempts to use FU when none available
438 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 32.39% # attempts to use FU when none available
439 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 32.39% # attempts to use FU when none available
440 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 32.39% # attempts to use FU when none available
441 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 32.39% # attempts to use FU when none available
442 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 32.39% # attempts to use FU when none available
443 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 32.39% # attempts to use FU when none available
444 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 32.39% # attempts to use FU when none available
445 system.cpu.iq.fu_full::MemRead 7680982 50.45% 82.84% # attempts to use FU when none available
446 system.cpu.iq.fu_full::MemWrite 2612006 17.16% 100.00% # attempts to use FU when none available
447 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
448 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
449 system.cpu.iq.FU_type_0::No_OpClass 2622482 0.15% 0.15% # Type of FU issued
450 system.cpu.iq.FU_type_0::IntAlu 1165712605 65.78% 65.93% # Type of FU issued
451 system.cpu.iq.FU_type_0::IntMult 353084 0.02% 65.95% # Type of FU issued
452 system.cpu.iq.FU_type_0::IntDiv 3880807 0.22% 66.17% # Type of FU issued
453 system.cpu.iq.FU_type_0::FloatAdd 5 0.00% 66.17% # Type of FU issued
454 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.17% # Type of FU issued
455 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.17% # Type of FU issued
456 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.17% # Type of FU issued
457 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.17% # Type of FU issued
458 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.17% # Type of FU issued
459 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.17% # Type of FU issued
460 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.17% # Type of FU issued
461 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.17% # Type of FU issued
462 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.17% # Type of FU issued
463 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.17% # Type of FU issued
464 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.17% # Type of FU issued
465 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.17% # Type of FU issued
466 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.17% # Type of FU issued
467 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.17% # Type of FU issued
468 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.17% # Type of FU issued
469 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.17% # Type of FU issued
470 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.17% # Type of FU issued
471 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.17% # Type of FU issued
472 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.17% # Type of FU issued
473 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.17% # Type of FU issued
474 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.17% # Type of FU issued
475 system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.17% # Type of FU issued
476 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.17% # Type of FU issued
477 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.17% # Type of FU issued
478 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.17% # Type of FU issued
479 system.cpu.iq.FU_type_0::MemRead 429261253 24.22% 90.39% # Type of FU issued
480 system.cpu.iq.FU_type_0::MemWrite 170223265 9.61% 100.00% # Type of FU issued
481 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
482 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
483 system.cpu.iq.FU_type_0::total 1772053501 # Type of FU issued
484 system.cpu.iq.rate 1.929558 # Inst issue rate
485 system.cpu.iq.fu_busy_cnt 15224847 # FU busy when requested
486 system.cpu.iq.fu_busy_rate 0.008592 # FU busy rate (busy events/executed inst)
487 system.cpu.iq.int_inst_queue_reads 4445741046 # Number of integer instruction queue reads
488 system.cpu.iq.int_inst_queue_writes 2417220510 # Number of integer instruction queue writes
489 system.cpu.iq.int_inst_queue_wakeup_accesses 1744818779 # Number of integer instruction queue wakeup accesses
490 system.cpu.iq.fp_inst_queue_reads 14995 # Number of floating instruction queue reads
491 system.cpu.iq.fp_inst_queue_writes 52000 # Number of floating instruction queue writes
492 system.cpu.iq.fp_inst_queue_wakeup_accesses 3560 # Number of floating instruction queue wakeup accesses
493 system.cpu.iq.int_alu_accesses 1784648801 # Number of integer alu accesses
494 system.cpu.iq.fp_alu_accesses 7065 # Number of floating point alu accesses
495 system.cpu.iew.lsq.thread0.forwLoads 172668148 # Number of loads that had data forwarded from stores
496 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
497 system.cpu.iew.lsq.thread0.squashedLoads 111780722 # Number of loads squashed
498 system.cpu.iew.lsq.thread0.ignoredResponses 387016 # Number of memory responses ignored because the instruction is squashed
499 system.cpu.iew.lsq.thread0.memOrderViolation 326982 # Number of memory ordering violations
500 system.cpu.iew.lsq.thread0.squashedStores 45256293 # Number of stores squashed
501 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
502 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
503 system.cpu.iew.lsq.thread0.rescheduledLoads 15018 # Number of loads that were rescheduled
504 system.cpu.iew.lsq.thread0.cacheBlocked 570 # Number of times an access to memory failed due to the cache being blocked
505 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
506 system.cpu.iew.iewSquashCycles 60938455 # Number of cycles IEW is squashing
507 system.cpu.iew.iewBlockCycles 67998417 # Number of cycles IEW is blocking
508 system.cpu.iew.iewUnblockCycles 7163340 # Number of cycles IEW is unblocking
509 system.cpu.iew.iewDispatchedInsts 1975460252 # Number of instructions dispatched to IQ
510 system.cpu.iew.iewDispSquashedInsts 795198 # Number of squashed instructions skipped by dispatch
511 system.cpu.iew.iewDispLoadInsts 495882879 # Number of dispatched load instructions
512 system.cpu.iew.iewDispStoreInsts 194416479 # Number of dispatched store instructions
513 system.cpu.iew.iewDispNonSpecInsts 3400 # Number of dispatched non-speculative instructions
514 system.cpu.iew.iewIQFullEvents 4461902 # Number of times the IQ has become full, causing a stall
515 system.cpu.iew.iewLSQFullEvents 83950 # Number of times the LSQ has become full, causing a stall
516 system.cpu.iew.memOrderViolationEvents 326982 # Number of memory order violations
517 system.cpu.iew.predictedTakenIncorrect 5904539 # Number of branches that were predicted taken incorrectly
518 system.cpu.iew.predictedNotTakenIncorrect 4423611 # Number of branches that were predicted not taken incorrectly
519 system.cpu.iew.branchMispredicts 10328150 # Number of branch mispredicts detected at execute
520 system.cpu.iew.iewExecutedInsts 1752928715 # Number of executed instructions
521 system.cpu.iew.iewExecLoadInsts 424128579 # Number of load instructions executed
522 system.cpu.iew.iewExecSquashedInsts 19124786 # Number of squashed instructions skipped in execute
523 system.cpu.iew.exec_swp 0 # number of swp insts executed
524 system.cpu.iew.exec_nop 0 # number of nop insts executed
525 system.cpu.iew.exec_refs 590915769 # number of memory reference insts executed
526 system.cpu.iew.exec_branches 167467646 # Number of branches executed
527 system.cpu.iew.exec_stores 166787190 # Number of stores executed
528 system.cpu.iew.exec_rate 1.908733 # Inst execution rate
529 system.cpu.iew.wb_sent 1749675549 # cumulative count of insts sent to commit
530 system.cpu.iew.wb_count 1744822339 # cumulative count of insts written-back
531 system.cpu.iew.wb_producers 1324948168 # num instructions producing a value
532 system.cpu.iew.wb_consumers 1945614075 # num instructions consuming a value
533 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
534 system.cpu.iew.wb_rate 1.899906 # insts written-back per cycle
535 system.cpu.iew.wb_fanout 0.680992 # average fanout of values written-back
536 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
537 system.cpu.commit.commitSquashedInsts 446501460 # The number of squashed insts skipped by commit
538 system.cpu.commit.commitNonSpecStalls 552 # The number of times commit has been forced to stall to communicate backwards
539 system.cpu.commit.branchMispredicts 9934679 # The number of times a branch was mispredicted
540 system.cpu.commit.committed_per_cycle::samples 825003202 # Number of insts commited each cycle
541 system.cpu.commit.committed_per_cycle::mean 1.853312 # Number of insts commited each cycle
542 system.cpu.commit.committed_per_cycle::stdev 2.435859 # Number of insts commited each cycle
543 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
544 system.cpu.commit.committed_per_cycle::0 333018307 40.37% 40.37% # Number of insts commited each cycle
545 system.cpu.commit.committed_per_cycle::1 193164035 23.41% 63.78% # Number of insts commited each cycle
546 system.cpu.commit.committed_per_cycle::2 63275385 7.67% 71.45% # Number of insts commited each cycle
547 system.cpu.commit.committed_per_cycle::3 92552193 11.22% 82.67% # Number of insts commited each cycle
548 system.cpu.commit.committed_per_cycle::4 24927805 3.02% 85.69% # Number of insts commited each cycle
549 system.cpu.commit.committed_per_cycle::5 27507260 3.33% 89.02% # Number of insts commited each cycle
550 system.cpu.commit.committed_per_cycle::6 9364368 1.14% 90.16% # Number of insts commited each cycle
551 system.cpu.commit.committed_per_cycle::7 11367203 1.38% 91.54% # Number of insts commited each cycle
552 system.cpu.commit.committed_per_cycle::8 69826646 8.46% 100.00% # Number of insts commited each cycle
553 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
554 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
555 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
556 system.cpu.commit.committed_per_cycle::total 825003202 # Number of insts commited each cycle
557 system.cpu.commit.committedInsts 826877109 # Number of instructions committed
558 system.cpu.commit.committedOps 1528988701 # Number of ops (including micro ops) committed
559 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
560 system.cpu.commit.refs 533262343 # Number of memory references committed
561 system.cpu.commit.loads 384102157 # Number of loads committed
562 system.cpu.commit.membars 0 # Number of memory barriers committed
563 system.cpu.commit.branches 149758583 # Number of branches committed
564 system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
565 system.cpu.commit.int_insts 1526605509 # Number of committed integer instructions.
566 system.cpu.commit.function_calls 17673145 # Number of function calls committed.
567 system.cpu.commit.bw_lim_events 69826646 # number cycles where commit BW limit reached
568 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
569 system.cpu.rob.rob_reads 2730666717 # The number of ROB reads
570 system.cpu.rob.rob_writes 4012080782 # The number of ROB writes
571 system.cpu.timesIdled 3354849 # Number of times that the entire CPU went into an idle state and unscheduled itself
572 system.cpu.idleCycles 32431331 # Total number of cycles that the CPU has spent unscheduled due to idling
573 system.cpu.committedInsts 826877109 # Number of Instructions Simulated
574 system.cpu.committedOps 1528988701 # Number of Ops (including micro ops) Simulated
575 system.cpu.committedInsts_total 826877109 # Number of Instructions Simulated
576 system.cpu.cpi 1.110652 # CPI: Cycles Per Instruction
577 system.cpu.cpi_total 1.110652 # CPI: Total CPI of All Threads
578 system.cpu.ipc 0.900372 # IPC: Instructions Per Cycle
579 system.cpu.ipc_total 0.900372 # IPC: Total IPC of All Threads
580 system.cpu.int_regfile_reads 2716202384 # number of integer regfile reads
581 system.cpu.int_regfile_writes 1420402354 # number of integer regfile writes
582 system.cpu.fp_regfile_reads 3547 # number of floating regfile reads
583 system.cpu.fp_regfile_writes 23 # number of floating regfile writes
584 system.cpu.cc_regfile_reads 597198676 # number of cc regfile reads
585 system.cpu.cc_regfile_writes 405403172 # number of cc regfile writes
586 system.cpu.misc_regfile_reads 964659775 # number of misc regfile reads
587 system.cpu.misc_regfile_writes 1 # number of misc regfile writes
588 system.cpu.toL2Bus.throughput 697995780 # Throughput (bytes/s)
589 system.cpu.toL2Bus.trans_dist::ReadReq 1904573 # Transaction distribution
590 system.cpu.toL2Bus.trans_dist::ReadResp 1904572 # Transaction distribution
591 system.cpu.toL2Bus.trans_dist::Writeback 2330749 # Transaction distribution
592 system.cpu.toL2Bus.trans_dist::UpgradeReq 135378 # Transaction distribution
593 system.cpu.toL2Bus.trans_dist::UpgradeResp 135378 # Transaction distribution
594 system.cpu.toL2Bus.trans_dist::ReadExReq 771770 # Transaction distribution
595 system.cpu.toL2Bus.trans_dist::ReadExResp 771770 # Transaction distribution
596 system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 149099 # Packet count per connected master and slave (bytes)
597 system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 7669617 # Packet count per connected master and slave (bytes)
598 system.cpu.toL2Bus.pkt_count::total 7818716 # Packet count per connected master and slave (bytes)
599 system.cpu.toL2Bus.tot_pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 435968 # Cumulative packet size per connected master and slave (bytes)
600 system.cpu.toL2Bus.tot_pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 311347520 # Cumulative packet size per connected master and slave (bytes)
601 system.cpu.toL2Bus.tot_pkt_size::total 311783488 # Cumulative packet size per connected master and slave (bytes)
602 system.cpu.toL2Bus.data_through_bus 311783488 # Total data (bytes)
603 system.cpu.toL2Bus.snoop_data_through_bus 8670336 # Total snoop data (bytes)
604 system.cpu.toL2Bus.reqLayer0.occupancy 4905098758 # Layer occupancy (ticks)
605 system.cpu.toL2Bus.reqLayer0.utilization 1.1 # Layer utilization (%)
606 system.cpu.toL2Bus.respLayer0.occupancy 213898487 # Layer occupancy (ticks)
607 system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%)
608 system.cpu.toL2Bus.respLayer1.occupancy 3952694158 # Layer occupancy (ticks)
609 system.cpu.toL2Bus.respLayer1.utilization 0.9 # Layer utilization (%)
610 system.cpu.icache.tags.replacements 5304 # number of replacements
611 system.cpu.icache.tags.tagsinuse 1036.579952 # Cycle average of tags in use
612 system.cpu.icache.tags.total_refs 161882998 # Total number of references to valid blocks.
613 system.cpu.icache.tags.sampled_refs 6874 # Sample count of references to valid blocks.
614 system.cpu.icache.tags.avg_refs 23550.043352 # Average number of references to valid blocks.
615 system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
616 system.cpu.icache.tags.occ_blocks::cpu.inst 1036.579952 # Average occupied blocks per requestor
617 system.cpu.icache.tags.occ_percent::cpu.inst 0.506143 # Average percentage of cache occupancy
618 system.cpu.icache.tags.occ_percent::total 0.506143 # Average percentage of cache occupancy
619 system.cpu.icache.tags.occ_task_id_blocks::1024 1570 # Occupied blocks per task id
620 system.cpu.icache.tags.age_task_id_blocks_1024::0 62 # Occupied blocks per task id
621 system.cpu.icache.tags.age_task_id_blocks_1024::1 5 # Occupied blocks per task id
622 system.cpu.icache.tags.age_task_id_blocks_1024::2 44 # Occupied blocks per task id
623 system.cpu.icache.tags.age_task_id_blocks_1024::3 248 # Occupied blocks per task id
624 system.cpu.icache.tags.age_task_id_blocks_1024::4 1211 # Occupied blocks per task id
625 system.cpu.icache.tags.occ_task_id_percent::1024 0.766602 # Percentage of cache occupancy per task id
626 system.cpu.icache.tags.tag_accesses 324200798 # Number of tag accesses
627 system.cpu.icache.tags.data_accesses 324200798 # Number of data accesses
628 system.cpu.icache.ReadReq_hits::cpu.inst 161884991 # number of ReadReq hits
629 system.cpu.icache.ReadReq_hits::total 161884991 # number of ReadReq hits
630 system.cpu.icache.demand_hits::cpu.inst 161884991 # number of demand (read+write) hits
631 system.cpu.icache.demand_hits::total 161884991 # number of demand (read+write) hits
632 system.cpu.icache.overall_hits::cpu.inst 161884991 # number of overall hits
633 system.cpu.icache.overall_hits::total 161884991 # number of overall hits
634 system.cpu.icache.ReadReq_misses::cpu.inst 144265 # number of ReadReq misses
635 system.cpu.icache.ReadReq_misses::total 144265 # number of ReadReq misses
636 system.cpu.icache.demand_misses::cpu.inst 144265 # number of demand (read+write) misses
637 system.cpu.icache.demand_misses::total 144265 # number of demand (read+write) misses
638 system.cpu.icache.overall_misses::cpu.inst 144265 # number of overall misses
639 system.cpu.icache.overall_misses::total 144265 # number of overall misses
640 system.cpu.icache.ReadReq_miss_latency::cpu.inst 939571727 # number of ReadReq miss cycles
641 system.cpu.icache.ReadReq_miss_latency::total 939571727 # number of ReadReq miss cycles
642 system.cpu.icache.demand_miss_latency::cpu.inst 939571727 # number of demand (read+write) miss cycles
643 system.cpu.icache.demand_miss_latency::total 939571727 # number of demand (read+write) miss cycles
644 system.cpu.icache.overall_miss_latency::cpu.inst 939571727 # number of overall miss cycles
645 system.cpu.icache.overall_miss_latency::total 939571727 # number of overall miss cycles
646 system.cpu.icache.ReadReq_accesses::cpu.inst 162029256 # number of ReadReq accesses(hits+misses)
647 system.cpu.icache.ReadReq_accesses::total 162029256 # number of ReadReq accesses(hits+misses)
648 system.cpu.icache.demand_accesses::cpu.inst 162029256 # number of demand (read+write) accesses
649 system.cpu.icache.demand_accesses::total 162029256 # number of demand (read+write) accesses
650 system.cpu.icache.overall_accesses::cpu.inst 162029256 # number of overall (read+write) accesses
651 system.cpu.icache.overall_accesses::total 162029256 # number of overall (read+write) accesses
652 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000890 # miss rate for ReadReq accesses
653 system.cpu.icache.ReadReq_miss_rate::total 0.000890 # miss rate for ReadReq accesses
654 system.cpu.icache.demand_miss_rate::cpu.inst 0.000890 # miss rate for demand accesses
655 system.cpu.icache.demand_miss_rate::total 0.000890 # miss rate for demand accesses
656 system.cpu.icache.overall_miss_rate::cpu.inst 0.000890 # miss rate for overall accesses
657 system.cpu.icache.overall_miss_rate::total 0.000890 # miss rate for overall accesses
658 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 6512.818265 # average ReadReq miss latency
659 system.cpu.icache.ReadReq_avg_miss_latency::total 6512.818265 # average ReadReq miss latency
660 system.cpu.icache.demand_avg_miss_latency::cpu.inst 6512.818265 # average overall miss latency
661 system.cpu.icache.demand_avg_miss_latency::total 6512.818265 # average overall miss latency
662 system.cpu.icache.overall_avg_miss_latency::cpu.inst 6512.818265 # average overall miss latency
663 system.cpu.icache.overall_avg_miss_latency::total 6512.818265 # average overall miss latency
664 system.cpu.icache.blocked_cycles::no_mshrs 329 # number of cycles access was blocked
665 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
666 system.cpu.icache.blocked::no_mshrs 8 # number of cycles access was blocked
667 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
668 system.cpu.icache.avg_blocked_cycles::no_mshrs 41.125000 # average number of cycles each access was blocked
669 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
670 system.cpu.icache.fast_writes 0 # number of fast writes performed
671 system.cpu.icache.cache_copies 0 # number of cache copies performed
672 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1978 # number of ReadReq MSHR hits
673 system.cpu.icache.ReadReq_mshr_hits::total 1978 # number of ReadReq MSHR hits
674 system.cpu.icache.demand_mshr_hits::cpu.inst 1978 # number of demand (read+write) MSHR hits
675 system.cpu.icache.demand_mshr_hits::total 1978 # number of demand (read+write) MSHR hits
676 system.cpu.icache.overall_mshr_hits::cpu.inst 1978 # number of overall MSHR hits
677 system.cpu.icache.overall_mshr_hits::total 1978 # number of overall MSHR hits
678 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 142287 # number of ReadReq MSHR misses
679 system.cpu.icache.ReadReq_mshr_misses::total 142287 # number of ReadReq MSHR misses
680 system.cpu.icache.demand_mshr_misses::cpu.inst 142287 # number of demand (read+write) MSHR misses
681 system.cpu.icache.demand_mshr_misses::total 142287 # number of demand (read+write) MSHR misses
682 system.cpu.icache.overall_mshr_misses::cpu.inst 142287 # number of overall MSHR misses
683 system.cpu.icache.overall_mshr_misses::total 142287 # number of overall MSHR misses
684 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 558890013 # number of ReadReq MSHR miss cycles
685 system.cpu.icache.ReadReq_mshr_miss_latency::total 558890013 # number of ReadReq MSHR miss cycles
686 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 558890013 # number of demand (read+write) MSHR miss cycles
687 system.cpu.icache.demand_mshr_miss_latency::total 558890013 # number of demand (read+write) MSHR miss cycles
688 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 558890013 # number of overall MSHR miss cycles
689 system.cpu.icache.overall_mshr_miss_latency::total 558890013 # number of overall MSHR miss cycles
690 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000878 # mshr miss rate for ReadReq accesses
691 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000878 # mshr miss rate for ReadReq accesses
692 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000878 # mshr miss rate for demand accesses
693 system.cpu.icache.demand_mshr_miss_rate::total 0.000878 # mshr miss rate for demand accesses
694 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000878 # mshr miss rate for overall accesses
695 system.cpu.icache.overall_mshr_miss_rate::total 0.000878 # mshr miss rate for overall accesses
696 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 3927.906365 # average ReadReq mshr miss latency
697 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 3927.906365 # average ReadReq mshr miss latency
698 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 3927.906365 # average overall mshr miss latency
699 system.cpu.icache.demand_avg_mshr_miss_latency::total 3927.906365 # average overall mshr miss latency
700 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 3927.906365 # average overall mshr miss latency
701 system.cpu.icache.overall_avg_mshr_miss_latency::total 3927.906365 # average overall mshr miss latency
702 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
703 system.cpu.l2cache.tags.replacements 352852 # number of replacements
704 system.cpu.l2cache.tags.tagsinuse 29667.815296 # Cycle average of tags in use
705 system.cpu.l2cache.tags.total_refs 3696724 # Total number of references to valid blocks.
706 system.cpu.l2cache.tags.sampled_refs 385211 # Sample count of references to valid blocks.
707 system.cpu.l2cache.tags.avg_refs 9.596621 # Average number of references to valid blocks.
708 system.cpu.l2cache.tags.warmup_cycle 199249645000 # Cycle when the warmup percentage was hit.
709 system.cpu.l2cache.tags.occ_blocks::writebacks 21119.878039 # Average occupied blocks per requestor
710 system.cpu.l2cache.tags.occ_blocks::cpu.inst 223.140988 # Average occupied blocks per requestor
711 system.cpu.l2cache.tags.occ_blocks::cpu.data 8324.796269 # Average occupied blocks per requestor
712 system.cpu.l2cache.tags.occ_percent::writebacks 0.644528 # Average percentage of cache occupancy
713 system.cpu.l2cache.tags.occ_percent::cpu.inst 0.006810 # Average percentage of cache occupancy
714 system.cpu.l2cache.tags.occ_percent::cpu.data 0.254053 # Average percentage of cache occupancy
715 system.cpu.l2cache.tags.occ_percent::total 0.905390 # Average percentage of cache occupancy
716 system.cpu.l2cache.tags.occ_task_id_blocks::1024 32359 # Occupied blocks per task id
717 system.cpu.l2cache.tags.age_task_id_blocks_1024::0 83 # Occupied blocks per task id
718 system.cpu.l2cache.tags.age_task_id_blocks_1024::2 241 # Occupied blocks per task id
719 system.cpu.l2cache.tags.age_task_id_blocks_1024::3 11704 # Occupied blocks per task id
720 system.cpu.l2cache.tags.age_task_id_blocks_1024::4 20331 # Occupied blocks per task id
721 system.cpu.l2cache.tags.occ_task_id_percent::1024 0.987518 # Percentage of cache occupancy per task id
722 system.cpu.l2cache.tags.tag_accesses 41214649 # Number of tag accesses
723 system.cpu.l2cache.tags.data_accesses 41214649 # Number of data accesses
724 system.cpu.l2cache.ReadReq_hits::cpu.inst 3652 # number of ReadReq hits
725 system.cpu.l2cache.ReadReq_hits::cpu.data 1586740 # number of ReadReq hits
726 system.cpu.l2cache.ReadReq_hits::total 1590392 # number of ReadReq hits
727 system.cpu.l2cache.Writeback_hits::writebacks 2330749 # number of Writeback hits
728 system.cpu.l2cache.Writeback_hits::total 2330749 # number of Writeback hits
729 system.cpu.l2cache.UpgradeReq_hits::cpu.data 1423 # number of UpgradeReq hits
730 system.cpu.l2cache.UpgradeReq_hits::total 1423 # number of UpgradeReq hits
731 system.cpu.l2cache.ReadExReq_hits::cpu.data 564917 # number of ReadExReq hits
732 system.cpu.l2cache.ReadExReq_hits::total 564917 # number of ReadExReq hits
733 system.cpu.l2cache.demand_hits::cpu.inst 3652 # number of demand (read+write) hits
734 system.cpu.l2cache.demand_hits::cpu.data 2151657 # number of demand (read+write) hits
735 system.cpu.l2cache.demand_hits::total 2155309 # number of demand (read+write) hits
736 system.cpu.l2cache.overall_hits::cpu.inst 3652 # number of overall hits
737 system.cpu.l2cache.overall_hits::cpu.data 2151657 # number of overall hits
738 system.cpu.l2cache.overall_hits::total 2155309 # number of overall hits
739 system.cpu.l2cache.ReadReq_misses::cpu.inst 3161 # number of ReadReq misses
740 system.cpu.l2cache.ReadReq_misses::cpu.data 175546 # number of ReadReq misses
741 system.cpu.l2cache.ReadReq_misses::total 178707 # number of ReadReq misses
742 system.cpu.l2cache.UpgradeReq_misses::cpu.data 133955 # number of UpgradeReq misses
743 system.cpu.l2cache.UpgradeReq_misses::total 133955 # number of UpgradeReq misses
744 system.cpu.l2cache.ReadExReq_misses::cpu.data 206853 # number of ReadExReq misses
745 system.cpu.l2cache.ReadExReq_misses::total 206853 # number of ReadExReq misses
746 system.cpu.l2cache.demand_misses::cpu.inst 3161 # number of demand (read+write) misses
747 system.cpu.l2cache.demand_misses::cpu.data 382399 # number of demand (read+write) misses
748 system.cpu.l2cache.demand_misses::total 385560 # number of demand (read+write) misses
749 system.cpu.l2cache.overall_misses::cpu.inst 3161 # number of overall misses
750 system.cpu.l2cache.overall_misses::cpu.data 382399 # number of overall misses
751 system.cpu.l2cache.overall_misses::total 385560 # number of overall misses
752 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 241484750 # number of ReadReq miss cycles
753 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 13186181960 # number of ReadReq miss cycles
754 system.cpu.l2cache.ReadReq_miss_latency::total 13427666710 # number of ReadReq miss cycles
755 system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 6452723 # number of UpgradeReq miss cycles
756 system.cpu.l2cache.UpgradeReq_miss_latency::total 6452723 # number of UpgradeReq miss cycles
757 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 15146167475 # number of ReadExReq miss cycles
758 system.cpu.l2cache.ReadExReq_miss_latency::total 15146167475 # number of ReadExReq miss cycles
759 system.cpu.l2cache.demand_miss_latency::cpu.inst 241484750 # number of demand (read+write) miss cycles
760 system.cpu.l2cache.demand_miss_latency::cpu.data 28332349435 # number of demand (read+write) miss cycles
761 system.cpu.l2cache.demand_miss_latency::total 28573834185 # number of demand (read+write) miss cycles
762 system.cpu.l2cache.overall_miss_latency::cpu.inst 241484750 # number of overall miss cycles
763 system.cpu.l2cache.overall_miss_latency::cpu.data 28332349435 # number of overall miss cycles
764 system.cpu.l2cache.overall_miss_latency::total 28573834185 # number of overall miss cycles
765 system.cpu.l2cache.ReadReq_accesses::cpu.inst 6813 # number of ReadReq accesses(hits+misses)
766 system.cpu.l2cache.ReadReq_accesses::cpu.data 1762286 # number of ReadReq accesses(hits+misses)
767 system.cpu.l2cache.ReadReq_accesses::total 1769099 # number of ReadReq accesses(hits+misses)
768 system.cpu.l2cache.Writeback_accesses::writebacks 2330749 # number of Writeback accesses(hits+misses)
769 system.cpu.l2cache.Writeback_accesses::total 2330749 # number of Writeback accesses(hits+misses)
770 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 135378 # number of UpgradeReq accesses(hits+misses)
771 system.cpu.l2cache.UpgradeReq_accesses::total 135378 # number of UpgradeReq accesses(hits+misses)
772 system.cpu.l2cache.ReadExReq_accesses::cpu.data 771770 # number of ReadExReq accesses(hits+misses)
773 system.cpu.l2cache.ReadExReq_accesses::total 771770 # number of ReadExReq accesses(hits+misses)
774 system.cpu.l2cache.demand_accesses::cpu.inst 6813 # number of demand (read+write) accesses
775 system.cpu.l2cache.demand_accesses::cpu.data 2534056 # number of demand (read+write) accesses
776 system.cpu.l2cache.demand_accesses::total 2540869 # number of demand (read+write) accesses
777 system.cpu.l2cache.overall_accesses::cpu.inst 6813 # number of overall (read+write) accesses
778 system.cpu.l2cache.overall_accesses::cpu.data 2534056 # number of overall (read+write) accesses
779 system.cpu.l2cache.overall_accesses::total 2540869 # number of overall (read+write) accesses
780 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.463966 # miss rate for ReadReq accesses
781 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.099613 # miss rate for ReadReq accesses
782 system.cpu.l2cache.ReadReq_miss_rate::total 0.101016 # miss rate for ReadReq accesses
783 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.989489 # miss rate for UpgradeReq accesses
784 system.cpu.l2cache.UpgradeReq_miss_rate::total 0.989489 # miss rate for UpgradeReq accesses
785 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.268024 # miss rate for ReadExReq accesses
786 system.cpu.l2cache.ReadExReq_miss_rate::total 0.268024 # miss rate for ReadExReq accesses
787 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.463966 # miss rate for demand accesses
788 system.cpu.l2cache.demand_miss_rate::cpu.data 0.150904 # miss rate for demand accesses
789 system.cpu.l2cache.demand_miss_rate::total 0.151743 # miss rate for demand accesses
790 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.463966 # miss rate for overall accesses
791 system.cpu.l2cache.overall_miss_rate::cpu.data 0.150904 # miss rate for overall accesses
792 system.cpu.l2cache.overall_miss_rate::total 0.151743 # miss rate for overall accesses
793 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76395.049035 # average ReadReq miss latency
794 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 75115.251615 # average ReadReq miss latency
795 system.cpu.l2cache.ReadReq_avg_miss_latency::total 75137.888891 # average ReadReq miss latency
796 system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 48.170826 # average UpgradeReq miss latency
797 system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 48.170826 # average UpgradeReq miss latency
798 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 73221.889337 # average ReadExReq miss latency
799 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 73221.889337 # average ReadExReq miss latency
800 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76395.049035 # average overall miss latency
801 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 74091.065706 # average overall miss latency
802 system.cpu.l2cache.demand_avg_miss_latency::total 74109.954832 # average overall miss latency
803 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76395.049035 # average overall miss latency
804 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 74091.065706 # average overall miss latency
805 system.cpu.l2cache.overall_avg_miss_latency::total 74109.954832 # average overall miss latency
806 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
807 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
808 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
809 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
810 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
811 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
812 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
813 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
814 system.cpu.l2cache.writebacks::writebacks 293571 # number of writebacks
815 system.cpu.l2cache.writebacks::total 293571 # number of writebacks
816 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3161 # number of ReadReq MSHR misses
817 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 175546 # number of ReadReq MSHR misses
818 system.cpu.l2cache.ReadReq_mshr_misses::total 178707 # number of ReadReq MSHR misses
819 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 133955 # number of UpgradeReq MSHR misses
820 system.cpu.l2cache.UpgradeReq_mshr_misses::total 133955 # number of UpgradeReq MSHR misses
821 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 206853 # number of ReadExReq MSHR misses
822 system.cpu.l2cache.ReadExReq_mshr_misses::total 206853 # number of ReadExReq MSHR misses
823 system.cpu.l2cache.demand_mshr_misses::cpu.inst 3161 # number of demand (read+write) MSHR misses
824 system.cpu.l2cache.demand_mshr_misses::cpu.data 382399 # number of demand (read+write) MSHR misses
825 system.cpu.l2cache.demand_mshr_misses::total 385560 # number of demand (read+write) MSHR misses
826 system.cpu.l2cache.overall_mshr_misses::cpu.inst 3161 # number of overall MSHR misses
827 system.cpu.l2cache.overall_mshr_misses::cpu.data 382399 # number of overall MSHR misses
828 system.cpu.l2cache.overall_mshr_misses::total 385560 # number of overall MSHR misses
829 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 201970750 # number of ReadReq MSHR miss cycles
830 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 10947076960 # number of ReadReq MSHR miss cycles
831 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 11149047710 # number of ReadReq MSHR miss cycles
832 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1342825429 # number of UpgradeReq MSHR miss cycles
833 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1342825429 # number of UpgradeReq MSHR miss cycles
834 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 12520595025 # number of ReadExReq MSHR miss cycles
835 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 12520595025 # number of ReadExReq MSHR miss cycles
836 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 201970750 # number of demand (read+write) MSHR miss cycles
837 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 23467671985 # number of demand (read+write) MSHR miss cycles
838 system.cpu.l2cache.demand_mshr_miss_latency::total 23669642735 # number of demand (read+write) MSHR miss cycles
839 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 201970750 # number of overall MSHR miss cycles
840 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 23467671985 # number of overall MSHR miss cycles
841 system.cpu.l2cache.overall_mshr_miss_latency::total 23669642735 # number of overall MSHR miss cycles
842 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.463966 # mshr miss rate for ReadReq accesses
843 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.099613 # mshr miss rate for ReadReq accesses
844 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.101016 # mshr miss rate for ReadReq accesses
845 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.989489 # mshr miss rate for UpgradeReq accesses
846 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.989489 # mshr miss rate for UpgradeReq accesses
847 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.268024 # mshr miss rate for ReadExReq accesses
848 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.268024 # mshr miss rate for ReadExReq accesses
849 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.463966 # mshr miss rate for demand accesses
850 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.150904 # mshr miss rate for demand accesses
851 system.cpu.l2cache.demand_mshr_miss_rate::total 0.151743 # mshr miss rate for demand accesses
852 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.463966 # mshr miss rate for overall accesses
853 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.150904 # mshr miss rate for overall accesses
854 system.cpu.l2cache.overall_mshr_miss_rate::total 0.151743 # mshr miss rate for overall accesses
855 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63894.574502 # average ReadReq mshr miss latency
856 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 62360.161781 # average ReadReq mshr miss latency
857 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 62387.302736 # average ReadReq mshr miss latency
858 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10024.451711 # average UpgradeReq mshr miss latency
859 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10024.451711 # average UpgradeReq mshr miss latency
860 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 60528.950632 # average ReadExReq mshr miss latency
861 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 60528.950632 # average ReadExReq mshr miss latency
862 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63894.574502 # average overall mshr miss latency
863 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 61369.595593 # average overall mshr miss latency
864 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 61390.296543 # average overall mshr miss latency
865 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63894.574502 # average overall mshr miss latency
866 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 61369.595593 # average overall mshr miss latency
867 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 61390.296543 # average overall mshr miss latency
868 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
869 system.cpu.dcache.tags.replacements 2529960 # number of replacements
870 system.cpu.dcache.tags.tagsinuse 4088.243311 # Cycle average of tags in use
871 system.cpu.dcache.tags.total_refs 395939715 # Total number of references to valid blocks.
872 system.cpu.dcache.tags.sampled_refs 2534056 # Sample count of references to valid blocks.
873 system.cpu.dcache.tags.avg_refs 156.247421 # Average number of references to valid blocks.
874 system.cpu.dcache.tags.warmup_cycle 1794365000 # Cycle when the warmup percentage was hit.
875 system.cpu.dcache.tags.occ_blocks::cpu.data 4088.243311 # Average occupied blocks per requestor
876 system.cpu.dcache.tags.occ_percent::cpu.data 0.998106 # Average percentage of cache occupancy
877 system.cpu.dcache.tags.occ_percent::total 0.998106 # Average percentage of cache occupancy
878 system.cpu.dcache.tags.occ_task_id_blocks::1024 4096 # Occupied blocks per task id
879 system.cpu.dcache.tags.age_task_id_blocks_1024::0 24 # Occupied blocks per task id
880 system.cpu.dcache.tags.age_task_id_blocks_1024::1 17 # Occupied blocks per task id
881 system.cpu.dcache.tags.age_task_id_blocks_1024::2 739 # Occupied blocks per task id
882 system.cpu.dcache.tags.age_task_id_blocks_1024::3 3316 # Occupied blocks per task id
883 system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id
884 system.cpu.dcache.tags.tag_accesses 801001196 # Number of tag accesses
885 system.cpu.dcache.tags.data_accesses 801001196 # Number of data accesses
886 system.cpu.dcache.ReadReq_hits::cpu.data 247190433 # number of ReadReq hits
887 system.cpu.dcache.ReadReq_hits::total 247190433 # number of ReadReq hits
888 system.cpu.dcache.WriteReq_hits::cpu.data 148236290 # number of WriteReq hits
889 system.cpu.dcache.WriteReq_hits::total 148236290 # number of WriteReq hits
890 system.cpu.dcache.demand_hits::cpu.data 395426723 # number of demand (read+write) hits
891 system.cpu.dcache.demand_hits::total 395426723 # number of demand (read+write) hits
892 system.cpu.dcache.overall_hits::cpu.data 395426723 # number of overall hits
893 system.cpu.dcache.overall_hits::total 395426723 # number of overall hits
894 system.cpu.dcache.ReadReq_misses::cpu.data 2882935 # number of ReadReq misses
895 system.cpu.dcache.ReadReq_misses::total 2882935 # number of ReadReq misses
896 system.cpu.dcache.WriteReq_misses::cpu.data 923912 # number of WriteReq misses
897 system.cpu.dcache.WriteReq_misses::total 923912 # number of WriteReq misses
898 system.cpu.dcache.demand_misses::cpu.data 3806847 # number of demand (read+write) misses
899 system.cpu.dcache.demand_misses::total 3806847 # number of demand (read+write) misses
900 system.cpu.dcache.overall_misses::cpu.data 3806847 # number of overall misses
901 system.cpu.dcache.overall_misses::total 3806847 # number of overall misses
902 system.cpu.dcache.ReadReq_miss_latency::cpu.data 58045368359 # number of ReadReq miss cycles
903 system.cpu.dcache.ReadReq_miss_latency::total 58045368359 # number of ReadReq miss cycles
904 system.cpu.dcache.WriteReq_miss_latency::cpu.data 26823619163 # number of WriteReq miss cycles
905 system.cpu.dcache.WriteReq_miss_latency::total 26823619163 # number of WriteReq miss cycles
906 system.cpu.dcache.demand_miss_latency::cpu.data 84868987522 # number of demand (read+write) miss cycles
907 system.cpu.dcache.demand_miss_latency::total 84868987522 # number of demand (read+write) miss cycles
908 system.cpu.dcache.overall_miss_latency::cpu.data 84868987522 # number of overall miss cycles
909 system.cpu.dcache.overall_miss_latency::total 84868987522 # number of overall miss cycles
910 system.cpu.dcache.ReadReq_accesses::cpu.data 250073368 # number of ReadReq accesses(hits+misses)
911 system.cpu.dcache.ReadReq_accesses::total 250073368 # number of ReadReq accesses(hits+misses)
912 system.cpu.dcache.WriteReq_accesses::cpu.data 149160202 # number of WriteReq accesses(hits+misses)
913 system.cpu.dcache.WriteReq_accesses::total 149160202 # number of WriteReq accesses(hits+misses)
914 system.cpu.dcache.demand_accesses::cpu.data 399233570 # number of demand (read+write) accesses
915 system.cpu.dcache.demand_accesses::total 399233570 # number of demand (read+write) accesses
916 system.cpu.dcache.overall_accesses::cpu.data 399233570 # number of overall (read+write) accesses
917 system.cpu.dcache.overall_accesses::total 399233570 # number of overall (read+write) accesses
918 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.011528 # miss rate for ReadReq accesses
919 system.cpu.dcache.ReadReq_miss_rate::total 0.011528 # miss rate for ReadReq accesses
920 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.006194 # miss rate for WriteReq accesses
921 system.cpu.dcache.WriteReq_miss_rate::total 0.006194 # miss rate for WriteReq accesses
922 system.cpu.dcache.demand_miss_rate::cpu.data 0.009535 # miss rate for demand accesses
923 system.cpu.dcache.demand_miss_rate::total 0.009535 # miss rate for demand accesses
924 system.cpu.dcache.overall_miss_rate::cpu.data 0.009535 # miss rate for overall accesses
925 system.cpu.dcache.overall_miss_rate::total 0.009535 # miss rate for overall accesses
926 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 20134.123162 # average ReadReq miss latency
927 system.cpu.dcache.ReadReq_avg_miss_latency::total 20134.123162 # average ReadReq miss latency
928 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29032.655884 # average WriteReq miss latency
929 system.cpu.dcache.WriteReq_avg_miss_latency::total 29032.655884 # average WriteReq miss latency
930 system.cpu.dcache.demand_avg_miss_latency::cpu.data 22293.774224 # average overall miss latency
931 system.cpu.dcache.demand_avg_miss_latency::total 22293.774224 # average overall miss latency
932 system.cpu.dcache.overall_avg_miss_latency::cpu.data 22293.774224 # average overall miss latency
933 system.cpu.dcache.overall_avg_miss_latency::total 22293.774224 # average overall miss latency
934 system.cpu.dcache.blocked_cycles::no_mshrs 6982 # number of cycles access was blocked
935 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
936 system.cpu.dcache.blocked::no_mshrs 660 # number of cycles access was blocked
937 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
938 system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.578788 # average number of cycles each access was blocked
939 system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
940 system.cpu.dcache.fast_writes 0 # number of fast writes performed
941 system.cpu.dcache.cache_copies 0 # number of cache copies performed
942 system.cpu.dcache.writebacks::writebacks 2330749 # number of writebacks
943 system.cpu.dcache.writebacks::total 2330749 # number of writebacks
944 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 1120394 # number of ReadReq MSHR hits
945 system.cpu.dcache.ReadReq_mshr_hits::total 1120394 # number of ReadReq MSHR hits
946 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 17019 # number of WriteReq MSHR hits
947 system.cpu.dcache.WriteReq_mshr_hits::total 17019 # number of WriteReq MSHR hits
948 system.cpu.dcache.demand_mshr_hits::cpu.data 1137413 # number of demand (read+write) MSHR hits
949 system.cpu.dcache.demand_mshr_hits::total 1137413 # number of demand (read+write) MSHR hits
950 system.cpu.dcache.overall_mshr_hits::cpu.data 1137413 # number of overall MSHR hits
951 system.cpu.dcache.overall_mshr_hits::total 1137413 # number of overall MSHR hits
952 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1762541 # number of ReadReq MSHR misses
953 system.cpu.dcache.ReadReq_mshr_misses::total 1762541 # number of ReadReq MSHR misses
954 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 906893 # number of WriteReq MSHR misses
955 system.cpu.dcache.WriteReq_mshr_misses::total 906893 # number of WriteReq MSHR misses
956 system.cpu.dcache.demand_mshr_misses::cpu.data 2669434 # number of demand (read+write) MSHR misses
957 system.cpu.dcache.demand_mshr_misses::total 2669434 # number of demand (read+write) MSHR misses
958 system.cpu.dcache.overall_mshr_misses::cpu.data 2669434 # number of overall MSHR misses
959 system.cpu.dcache.overall_mshr_misses::total 2669434 # number of overall MSHR misses
960 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 30851541255 # number of ReadReq MSHR miss cycles
961 system.cpu.dcache.ReadReq_mshr_miss_latency::total 30851541255 # number of ReadReq MSHR miss cycles
962 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 24700633087 # number of WriteReq MSHR miss cycles
963 system.cpu.dcache.WriteReq_mshr_miss_latency::total 24700633087 # number of WriteReq MSHR miss cycles
964 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 55552174342 # number of demand (read+write) MSHR miss cycles
965 system.cpu.dcache.demand_mshr_miss_latency::total 55552174342 # number of demand (read+write) MSHR miss cycles
966 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 55552174342 # number of overall MSHR miss cycles
967 system.cpu.dcache.overall_mshr_miss_latency::total 55552174342 # number of overall MSHR miss cycles
968 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.007048 # mshr miss rate for ReadReq accesses
969 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.007048 # mshr miss rate for ReadReq accesses
970 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.006080 # mshr miss rate for WriteReq accesses
971 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.006080 # mshr miss rate for WriteReq accesses
972 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.006686 # mshr miss rate for demand accesses
973 system.cpu.dcache.demand_mshr_miss_rate::total 0.006686 # mshr miss rate for demand accesses
974 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.006686 # mshr miss rate for overall accesses
975 system.cpu.dcache.overall_mshr_miss_rate::total 0.006686 # mshr miss rate for overall accesses
976 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 17504.013385 # average ReadReq mshr miss latency
977 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 17504.013385 # average ReadReq mshr miss latency
978 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 27236.546193 # average WriteReq mshr miss latency
979 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 27236.546193 # average WriteReq mshr miss latency
980 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 20810.469314 # average overall mshr miss latency
981 system.cpu.dcache.demand_avg_mshr_miss_latency::total 20810.469314 # average overall mshr miss latency
982 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 20810.469314 # average overall mshr miss latency
983 system.cpu.dcache.overall_avg_mshr_miss_latency::total 20810.469314 # average overall mshr miss latency
984 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
985
986 ---------- End Simulation Statistics ----------