f99849c121efd9e09b02479de59269ce51b240d7
[gem5.git] / tests / long / se / 20.parser / ref / x86 / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.488998 # Number of seconds simulated
4 sim_ticks 488997764000 # Number of ticks simulated
5 final_tick 488997764000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 107684 # Simulator instruction rate (inst/s)
8 host_tick_rate 34439407 # Simulator tick rate (ticks/s)
9 host_mem_usage 280760 # Number of bytes of host memory used
10 host_seconds 14198.79 # Real time elapsed on the host
11 sim_insts 1528988756 # Number of instructions simulated
12 system.physmem.bytes_read 37533312 # Number of bytes read from this memory
13 system.physmem.bytes_inst_read 347328 # Number of instructions bytes read from this memory
14 system.physmem.bytes_written 26337408 # Number of bytes written to this memory
15 system.physmem.num_reads 586458 # Number of read requests responded to by this memory
16 system.physmem.num_writes 411522 # Number of write requests responded to by this memory
17 system.physmem.num_other 0 # Number of other requests responded to by this memory
18 system.physmem.bw_read 76755590 # Total read bandwidth from this memory (bytes/s)
19 system.physmem.bw_inst_read 710285 # Instruction read bandwidth from this memory (bytes/s)
20 system.physmem.bw_write 53859976 # Write bandwidth from this memory (bytes/s)
21 system.physmem.bw_total 130615567 # Total bandwidth to/from this memory (bytes/s)
22 system.cpu.workload.num_syscalls 551 # Number of system calls
23 system.cpu.numCycles 977995529 # number of cpu cycles simulated
24 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
25 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
26 system.cpu.BPredUnit.lookups 244993586 # Number of BP lookups
27 system.cpu.BPredUnit.condPredicted 244993586 # Number of conditional branches predicted
28 system.cpu.BPredUnit.condIncorrect 16602389 # Number of conditional branches incorrect
29 system.cpu.BPredUnit.BTBLookups 235528185 # Number of BTB lookups
30 system.cpu.BPredUnit.BTBHits 217667296 # Number of BTB hits
31 system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
32 system.cpu.BPredUnit.usedRAS 0 # Number of times the RAS was used to get a target.
33 system.cpu.BPredUnit.RASInCorrect 0 # Number of incorrect RAS predictions.
34 system.cpu.fetch.icacheStallCycles 204934624 # Number of cycles fetch is stalled on an Icache miss
35 system.cpu.fetch.Insts 1339258211 # Number of instructions fetch has processed
36 system.cpu.fetch.Branches 244993586 # Number of branches that fetch encountered
37 system.cpu.fetch.predictedBranches 217667296 # Number of branches that fetch has predicted taken
38 system.cpu.fetch.Cycles 435322465 # Number of cycles fetch has run and was not squashing or blocked
39 system.cpu.fetch.SquashCycles 118846275 # Number of cycles fetch has spent squashing
40 system.cpu.fetch.BlockedCycles 217468055 # Number of cycles fetch has spent blocked
41 system.cpu.fetch.MiscStallCycles 30116 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
42 system.cpu.fetch.PendingTrapStallCycles 232804 # Number of stall cycles due to pending traps
43 system.cpu.fetch.CacheLines 194158401 # Number of cache lines fetched
44 system.cpu.fetch.IcacheSquashes 4161421 # Number of outstanding Icache misses that were squashed
45 system.cpu.fetch.rateDist::samples 959969834 # Number of instructions fetched each cycle (Total)
46 system.cpu.fetch.rateDist::mean 2.603022 # Number of instructions fetched each cycle (Total)
47 system.cpu.fetch.rateDist::stdev 3.318234 # Number of instructions fetched each cycle (Total)
48 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
49 system.cpu.fetch.rateDist::0 528643490 55.07% 55.07% # Number of instructions fetched each cycle (Total)
50 system.cpu.fetch.rateDist::1 32333608 3.37% 58.44% # Number of instructions fetched each cycle (Total)
51 system.cpu.fetch.rateDist::2 38757249 4.04% 62.47% # Number of instructions fetched each cycle (Total)
52 system.cpu.fetch.rateDist::3 32421466 3.38% 65.85% # Number of instructions fetched each cycle (Total)
53 system.cpu.fetch.rateDist::4 21788164 2.27% 68.12% # Number of instructions fetched each cycle (Total)
54 system.cpu.fetch.rateDist::5 36314533 3.78% 71.90% # Number of instructions fetched each cycle (Total)
55 system.cpu.fetch.rateDist::6 48923013 5.10% 77.00% # Number of instructions fetched each cycle (Total)
56 system.cpu.fetch.rateDist::7 36860126 3.84% 80.84% # Number of instructions fetched each cycle (Total)
57 system.cpu.fetch.rateDist::8 183928185 19.16% 100.00% # Number of instructions fetched each cycle (Total)
58 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
59 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
60 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
61 system.cpu.fetch.rateDist::total 959969834 # Number of instructions fetched each cycle (Total)
62 system.cpu.fetch.branchRate 0.250506 # Number of branch fetches per cycle
63 system.cpu.fetch.rate 1.369391 # Number of inst fetches per cycle
64 system.cpu.decode.IdleCycles 264672814 # Number of cycles decode is idle
65 system.cpu.decode.BlockedCycles 172740484 # Number of cycles decode is blocked
66 system.cpu.decode.RunCycles 371802947 # Number of cycles decode is running
67 system.cpu.decode.UnblockCycles 48771819 # Number of cycles decode is unblocking
68 system.cpu.decode.SquashCycles 101981770 # Number of cycles decode is squashing
69 system.cpu.decode.DecodedInsts 2436948242 # Number of instructions handled by decode
70 system.cpu.rename.SquashCycles 101981770 # Number of cycles rename is squashing
71 system.cpu.rename.IdleCycles 302199214 # Number of cycles rename is idle
72 system.cpu.rename.BlockCycles 38454889 # Number of cycles rename is blocking
73 system.cpu.rename.serializeStallCycles 15108 # count of cycles rename stalled for serializing inst
74 system.cpu.rename.RunCycles 381795429 # Number of cycles rename is running
75 system.cpu.rename.UnblockCycles 135523424 # Number of cycles rename is unblocking
76 system.cpu.rename.RenamedInsts 2384665027 # Number of instructions processed by rename
77 system.cpu.rename.ROBFullEvents 2593 # Number of times rename has blocked due to ROB full
78 system.cpu.rename.IQFullEvents 22692453 # Number of times rename has blocked due to IQ full
79 system.cpu.rename.LSQFullEvents 94335239 # Number of times rename has blocked due to LSQ full
80 system.cpu.rename.FullRegisterEvents 23 # Number of times there has been no free registers
81 system.cpu.rename.RenamedOperands 2218279276 # Number of destination operands rename has renamed
82 system.cpu.rename.RenameLookups 5608704737 # Number of register rename lookups that rename has made
83 system.cpu.rename.int_rename_lookups 5608168752 # Number of integer rename lookups
84 system.cpu.rename.fp_rename_lookups 535985 # Number of floating rename lookups
85 system.cpu.rename.CommittedMaps 1427299027 # Number of HB maps that are committed
86 system.cpu.rename.UndoneMaps 790980249 # Number of HB maps that are undone due to squashing
87 system.cpu.rename.serializingInsts 1421 # count of serializing insts renamed
88 system.cpu.rename.tempSerializingInsts 1399 # count of temporary serializing insts renamed
89 system.cpu.rename.skidInsts 314817660 # count of insts added to the skid buffer
90 system.cpu.memDep0.insertedLoads 575520947 # Number of loads inserted to the mem dependence unit.
91 system.cpu.memDep0.insertedStores 225733737 # Number of stores inserted to the mem dependence unit.
92 system.cpu.memDep0.conflictingLoads 224565693 # Number of conflicting loads.
93 system.cpu.memDep0.conflictingStores 66120103 # Number of conflicting stores.
94 system.cpu.iq.iqInstsAdded 2277627469 # Number of instructions added to the IQ (excludes non-spec)
95 system.cpu.iq.iqNonSpecInstsAdded 14301 # Number of non-speculative instructions added to the IQ
96 system.cpu.iq.iqInstsIssued 1920324328 # Number of instructions issued
97 system.cpu.iq.iqSquashedInstsIssued 1300872 # Number of squashed instructions issued
98 system.cpu.iq.iqSquashedInstsExamined 746152360 # Number of squashed instructions iterated over during squash; mainly for profiling
99 system.cpu.iq.iqSquashedOperandsExamined 1169098860 # Number of squashed operands that are examined and possibly removed from graph
100 system.cpu.iq.iqSquashedNonSpecRemoved 13748 # Number of squashed non-spec instructions that were removed
101 system.cpu.iq.issued_per_cycle::samples 959969834 # Number of insts issued each cycle
102 system.cpu.iq.issued_per_cycle::mean 2.000401 # Number of insts issued each cycle
103 system.cpu.iq.issued_per_cycle::stdev 1.810923 # Number of insts issued each cycle
104 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
105 system.cpu.iq.issued_per_cycle::0 279838383 29.15% 29.15% # Number of insts issued each cycle
106 system.cpu.iq.issued_per_cycle::1 159390008 16.60% 45.75% # Number of insts issued each cycle
107 system.cpu.iq.issued_per_cycle::2 161109543 16.78% 62.54% # Number of insts issued each cycle
108 system.cpu.iq.issued_per_cycle::3 151059392 15.74% 78.27% # Number of insts issued each cycle
109 system.cpu.iq.issued_per_cycle::4 108561364 11.31% 89.58% # Number of insts issued each cycle
110 system.cpu.iq.issued_per_cycle::5 60361287 6.29% 95.87% # Number of insts issued each cycle
111 system.cpu.iq.issued_per_cycle::6 29161241 3.04% 98.91% # Number of insts issued each cycle
112 system.cpu.iq.issued_per_cycle::7 9391207 0.98% 99.89% # Number of insts issued each cycle
113 system.cpu.iq.issued_per_cycle::8 1097409 0.11% 100.00% # Number of insts issued each cycle
114 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
115 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
116 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
117 system.cpu.iq.issued_per_cycle::total 959969834 # Number of insts issued each cycle
118 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
119 system.cpu.iq.fu_full::IntAlu 2254063 14.63% 14.63% # attempts to use FU when none available
120 system.cpu.iq.fu_full::IntMult 0 0.00% 14.63% # attempts to use FU when none available
121 system.cpu.iq.fu_full::IntDiv 0 0.00% 14.63% # attempts to use FU when none available
122 system.cpu.iq.fu_full::FloatAdd 0 0.00% 14.63% # attempts to use FU when none available
123 system.cpu.iq.fu_full::FloatCmp 0 0.00% 14.63% # attempts to use FU when none available
124 system.cpu.iq.fu_full::FloatCvt 0 0.00% 14.63% # attempts to use FU when none available
125 system.cpu.iq.fu_full::FloatMult 0 0.00% 14.63% # attempts to use FU when none available
126 system.cpu.iq.fu_full::FloatDiv 0 0.00% 14.63% # attempts to use FU when none available
127 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 14.63% # attempts to use FU when none available
128 system.cpu.iq.fu_full::SimdAdd 0 0.00% 14.63% # attempts to use FU when none available
129 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 14.63% # attempts to use FU when none available
130 system.cpu.iq.fu_full::SimdAlu 0 0.00% 14.63% # attempts to use FU when none available
131 system.cpu.iq.fu_full::SimdCmp 0 0.00% 14.63% # attempts to use FU when none available
132 system.cpu.iq.fu_full::SimdCvt 0 0.00% 14.63% # attempts to use FU when none available
133 system.cpu.iq.fu_full::SimdMisc 0 0.00% 14.63% # attempts to use FU when none available
134 system.cpu.iq.fu_full::SimdMult 0 0.00% 14.63% # attempts to use FU when none available
135 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 14.63% # attempts to use FU when none available
136 system.cpu.iq.fu_full::SimdShift 0 0.00% 14.63% # attempts to use FU when none available
137 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 14.63% # attempts to use FU when none available
138 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 14.63% # attempts to use FU when none available
139 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 14.63% # attempts to use FU when none available
140 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 14.63% # attempts to use FU when none available
141 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 14.63% # attempts to use FU when none available
142 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 14.63% # attempts to use FU when none available
143 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 14.63% # attempts to use FU when none available
144 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 14.63% # attempts to use FU when none available
145 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 14.63% # attempts to use FU when none available
146 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 14.63% # attempts to use FU when none available
147 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 14.63% # attempts to use FU when none available
148 system.cpu.iq.fu_full::MemRead 10153281 65.89% 80.52% # attempts to use FU when none available
149 system.cpu.iq.fu_full::MemWrite 3001149 19.48% 100.00% # attempts to use FU when none available
150 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
151 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
152 system.cpu.iq.FU_type_0::No_OpClass 2493580 0.13% 0.13% # Type of FU issued
153 system.cpu.iq.FU_type_0::IntAlu 1273165358 66.30% 66.43% # Type of FU issued
154 system.cpu.iq.FU_type_0::IntMult 0 0.00% 66.43% # Type of FU issued
155 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 66.43% # Type of FU issued
156 system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 66.43% # Type of FU issued
157 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.43% # Type of FU issued
158 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.43% # Type of FU issued
159 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.43% # Type of FU issued
160 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.43% # Type of FU issued
161 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.43% # Type of FU issued
162 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.43% # Type of FU issued
163 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.43% # Type of FU issued
164 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.43% # Type of FU issued
165 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.43% # Type of FU issued
166 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.43% # Type of FU issued
167 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.43% # Type of FU issued
168 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.43% # Type of FU issued
169 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.43% # Type of FU issued
170 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.43% # Type of FU issued
171 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.43% # Type of FU issued
172 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.43% # Type of FU issued
173 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.43% # Type of FU issued
174 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.43% # Type of FU issued
175 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.43% # Type of FU issued
176 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.43% # Type of FU issued
177 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.43% # Type of FU issued
178 system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.43% # Type of FU issued
179 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.43% # Type of FU issued
180 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.43% # Type of FU issued
181 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.43% # Type of FU issued
182 system.cpu.iq.FU_type_0::MemRead 463198530 24.12% 90.55% # Type of FU issued
183 system.cpu.iq.FU_type_0::MemWrite 181466860 9.45% 100.00% # Type of FU issued
184 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
185 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
186 system.cpu.iq.FU_type_0::total 1920324328 # Type of FU issued
187 system.cpu.iq.rate 1.963531 # Inst issue rate
188 system.cpu.iq.fu_busy_cnt 15408493 # FU busy when requested
189 system.cpu.iq.fu_busy_rate 0.008024 # FU busy rate (busy events/executed inst)
190 system.cpu.iq.int_inst_queue_reads 4817321768 # Number of integer instruction queue reads
191 system.cpu.iq.int_inst_queue_writes 3023912415 # Number of integer instruction queue writes
192 system.cpu.iq.int_inst_queue_wakeup_accesses 1872800388 # Number of integer instruction queue wakeup accesses
193 system.cpu.iq.fp_inst_queue_reads 6087 # Number of floating instruction queue reads
194 system.cpu.iq.fp_inst_queue_writes 152738 # Number of floating instruction queue writes
195 system.cpu.iq.fp_inst_queue_wakeup_accesses 154 # Number of floating instruction queue wakeup accesses
196 system.cpu.iq.int_alu_accesses 1933237228 # Number of integer alu accesses
197 system.cpu.iq.fp_alu_accesses 2013 # Number of floating point alu accesses
198 system.cpu.iew.lsq.thread0.forwLoads 171308750 # Number of loads that had data forwarded from stores
199 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
200 system.cpu.iew.lsq.thread0.squashedLoads 191418787 # Number of loads squashed
201 system.cpu.iew.lsq.thread0.ignoredResponses 428547 # Number of memory responses ignored because the instruction is squashed
202 system.cpu.iew.lsq.thread0.memOrderViolation 281164 # Number of memory ordering violations
203 system.cpu.iew.lsq.thread0.squashedStores 76573878 # Number of stores squashed
204 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
205 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
206 system.cpu.iew.lsq.thread0.rescheduledLoads 6486 # Number of loads that were rescheduled
207 system.cpu.iew.lsq.thread0.cacheBlocked 8 # Number of times an access to memory failed due to the cache being blocked
208 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
209 system.cpu.iew.iewSquashCycles 101981770 # Number of cycles IEW is squashing
210 system.cpu.iew.iewBlockCycles 7663639 # Number of cycles IEW is blocking
211 system.cpu.iew.iewUnblockCycles 1191899 # Number of cycles IEW is unblocking
212 system.cpu.iew.iewDispatchedInsts 2277641770 # Number of instructions dispatched to IQ
213 system.cpu.iew.iewDispSquashedInsts 1232812 # Number of squashed instructions skipped by dispatch
214 system.cpu.iew.iewDispLoadInsts 575520947 # Number of dispatched load instructions
215 system.cpu.iew.iewDispStoreInsts 225734063 # Number of dispatched store instructions
216 system.cpu.iew.iewDispNonSpecInsts 6109 # Number of dispatched non-speculative instructions
217 system.cpu.iew.iewIQFullEvents 836752 # Number of times the IQ has become full, causing a stall
218 system.cpu.iew.iewLSQFullEvents 17253 # Number of times the LSQ has become full, causing a stall
219 system.cpu.iew.memOrderViolationEvents 281164 # Number of memory order violations
220 system.cpu.iew.predictedTakenIncorrect 15662112 # Number of branches that were predicted taken incorrectly
221 system.cpu.iew.predictedNotTakenIncorrect 2402353 # Number of branches that were predicted not taken incorrectly
222 system.cpu.iew.branchMispredicts 18064465 # Number of branch mispredicts detected at execute
223 system.cpu.iew.iewExecutedInsts 1886684972 # Number of executed instructions
224 system.cpu.iew.iewExecLoadInsts 454230068 # Number of load instructions executed
225 system.cpu.iew.iewExecSquashedInsts 33639356 # Number of squashed instructions skipped in execute
226 system.cpu.iew.exec_swp 0 # number of swp insts executed
227 system.cpu.iew.exec_nop 0 # number of nop insts executed
228 system.cpu.iew.exec_refs 628354292 # number of memory reference insts executed
229 system.cpu.iew.exec_branches 176563619 # Number of branches executed
230 system.cpu.iew.exec_stores 174124224 # Number of stores executed
231 system.cpu.iew.exec_rate 1.929135 # Inst execution rate
232 system.cpu.iew.wb_sent 1880378728 # cumulative count of insts sent to commit
233 system.cpu.iew.wb_count 1872800542 # cumulative count of insts written-back
234 system.cpu.iew.wb_producers 1438142804 # num instructions producing a value
235 system.cpu.iew.wb_consumers 2128029574 # num instructions consuming a value
236 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
237 system.cpu.iew.wb_rate 1.914938 # insts written-back per cycle
238 system.cpu.iew.wb_fanout 0.675810 # average fanout of values written-back
239 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
240 system.cpu.commit.commitCommittedInsts 1528988756 # The number of committed instructions
241 system.cpu.commit.commitSquashedInsts 748676946 # The number of squashed insts skipped by commit
242 system.cpu.commit.commitNonSpecStalls 553 # The number of times commit has been forced to stall to communicate backwards
243 system.cpu.commit.branchMispredicts 16628282 # The number of times a branch was mispredicted
244 system.cpu.commit.committed_per_cycle::samples 857988064 # Number of insts commited each cycle
245 system.cpu.commit.committed_per_cycle::mean 1.782063 # Number of insts commited each cycle
246 system.cpu.commit.committed_per_cycle::stdev 2.285478 # Number of insts commited each cycle
247 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
248 system.cpu.commit.committed_per_cycle::0 333514129 38.87% 38.87% # Number of insts commited each cycle
249 system.cpu.commit.committed_per_cycle::1 211603589 24.66% 63.53% # Number of insts commited each cycle
250 system.cpu.commit.committed_per_cycle::2 76333139 8.90% 72.43% # Number of insts commited each cycle
251 system.cpu.commit.committed_per_cycle::3 92892872 10.83% 83.26% # Number of insts commited each cycle
252 system.cpu.commit.committed_per_cycle::4 33741100 3.93% 87.19% # Number of insts commited each cycle
253 system.cpu.commit.committed_per_cycle::5 28402540 3.31% 90.50% # Number of insts commited each cycle
254 system.cpu.commit.committed_per_cycle::6 15787299 1.84% 92.34% # Number of insts commited each cycle
255 system.cpu.commit.committed_per_cycle::7 11367789 1.32% 93.67% # Number of insts commited each cycle
256 system.cpu.commit.committed_per_cycle::8 54345607 6.33% 100.00% # Number of insts commited each cycle
257 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
258 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
259 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
260 system.cpu.commit.committed_per_cycle::total 857988064 # Number of insts commited each cycle
261 system.cpu.commit.count 1528988756 # Number of instructions committed
262 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
263 system.cpu.commit.refs 533262345 # Number of memory references committed
264 system.cpu.commit.loads 384102160 # Number of loads committed
265 system.cpu.commit.membars 0 # Number of memory barriers committed
266 system.cpu.commit.branches 149758588 # Number of branches committed
267 system.cpu.commit.fp_insts 0 # Number of committed floating point instructions.
268 system.cpu.commit.int_insts 1528317614 # Number of committed integer instructions.
269 system.cpu.commit.function_calls 0 # Number of function calls committed.
270 system.cpu.commit.bw_lim_events 54345607 # number cycles where commit BW limit reached
271 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
272 system.cpu.rob.rob_reads 3081308159 # The number of ROB reads
273 system.cpu.rob.rob_writes 4657476889 # The number of ROB writes
274 system.cpu.timesIdled 418960 # Number of times that the entire CPU went into an idle state and unscheduled itself
275 system.cpu.idleCycles 18025695 # Total number of cycles that the CPU has spent unscheduled due to idling
276 system.cpu.committedInsts 1528988756 # Number of Instructions Simulated
277 system.cpu.committedInsts_total 1528988756 # Number of Instructions Simulated
278 system.cpu.cpi 0.639636 # CPI: Cycles Per Instruction
279 system.cpu.cpi_total 0.639636 # CPI: Total CPI of All Threads
280 system.cpu.ipc 1.563390 # IPC: Instructions Per Cycle
281 system.cpu.ipc_total 1.563390 # IPC: Total IPC of All Threads
282 system.cpu.int_regfile_reads 3178059548 # number of integer regfile reads
283 system.cpu.int_regfile_writes 1743141344 # number of integer regfile writes
284 system.cpu.fp_regfile_reads 155 # number of floating regfile reads
285 system.cpu.misc_regfile_reads 1037170422 # number of misc regfile reads
286 system.cpu.icache.replacements 10067 # number of replacements
287 system.cpu.icache.tagsinuse 971.911936 # Cycle average of tags in use
288 system.cpu.icache.total_refs 193916703 # Total number of references to valid blocks.
289 system.cpu.icache.sampled_refs 11565 # Sample count of references to valid blocks.
290 system.cpu.icache.avg_refs 16767.548898 # Average number of references to valid blocks.
291 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
292 system.cpu.icache.occ_blocks::0 971.911936 # Average occupied blocks per context
293 system.cpu.icache.occ_percent::0 0.474566 # Average percentage of cache occupancy
294 system.cpu.icache.ReadReq_hits 193923334 # number of ReadReq hits
295 system.cpu.icache.demand_hits 193923334 # number of demand (read+write) hits
296 system.cpu.icache.overall_hits 193923334 # number of overall hits
297 system.cpu.icache.ReadReq_misses 235067 # number of ReadReq misses
298 system.cpu.icache.demand_misses 235067 # number of demand (read+write) misses
299 system.cpu.icache.overall_misses 235067 # number of overall misses
300 system.cpu.icache.ReadReq_miss_latency 1701123000 # number of ReadReq miss cycles
301 system.cpu.icache.demand_miss_latency 1701123000 # number of demand (read+write) miss cycles
302 system.cpu.icache.overall_miss_latency 1701123000 # number of overall miss cycles
303 system.cpu.icache.ReadReq_accesses 194158401 # number of ReadReq accesses(hits+misses)
304 system.cpu.icache.demand_accesses 194158401 # number of demand (read+write) accesses
305 system.cpu.icache.overall_accesses 194158401 # number of overall (read+write) accesses
306 system.cpu.icache.ReadReq_miss_rate 0.001211 # miss rate for ReadReq accesses
307 system.cpu.icache.demand_miss_rate 0.001211 # miss rate for demand accesses
308 system.cpu.icache.overall_miss_rate 0.001211 # miss rate for overall accesses
309 system.cpu.icache.ReadReq_avg_miss_latency 7236.758031 # average ReadReq miss latency
310 system.cpu.icache.demand_avg_miss_latency 7236.758031 # average overall miss latency
311 system.cpu.icache.overall_avg_miss_latency 7236.758031 # average overall miss latency
312 system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
313 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
314 system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
315 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
316 system.cpu.icache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
317 system.cpu.icache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
318 system.cpu.icache.fast_writes 0 # number of fast writes performed
319 system.cpu.icache.cache_copies 0 # number of cache copies performed
320 system.cpu.icache.writebacks 8 # number of writebacks
321 system.cpu.icache.ReadReq_mshr_hits 2036 # number of ReadReq MSHR hits
322 system.cpu.icache.demand_mshr_hits 2036 # number of demand (read+write) MSHR hits
323 system.cpu.icache.overall_mshr_hits 2036 # number of overall MSHR hits
324 system.cpu.icache.ReadReq_mshr_misses 233031 # number of ReadReq MSHR misses
325 system.cpu.icache.demand_mshr_misses 233031 # number of demand (read+write) MSHR misses
326 system.cpu.icache.overall_mshr_misses 233031 # number of overall MSHR misses
327 system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
328 system.cpu.icache.ReadReq_mshr_miss_latency 952412000 # number of ReadReq MSHR miss cycles
329 system.cpu.icache.demand_mshr_miss_latency 952412000 # number of demand (read+write) MSHR miss cycles
330 system.cpu.icache.overall_mshr_miss_latency 952412000 # number of overall MSHR miss cycles
331 system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
332 system.cpu.icache.ReadReq_mshr_miss_rate 0.001200 # mshr miss rate for ReadReq accesses
333 system.cpu.icache.demand_mshr_miss_rate 0.001200 # mshr miss rate for demand accesses
334 system.cpu.icache.overall_mshr_miss_rate 0.001200 # mshr miss rate for overall accesses
335 system.cpu.icache.ReadReq_avg_mshr_miss_latency 4087.061378 # average ReadReq mshr miss latency
336 system.cpu.icache.demand_avg_mshr_miss_latency 4087.061378 # average overall mshr miss latency
337 system.cpu.icache.overall_avg_mshr_miss_latency 4087.061378 # average overall mshr miss latency
338 system.cpu.icache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
339 system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
340 system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
341 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
342 system.cpu.dcache.replacements 2529213 # number of replacements
343 system.cpu.dcache.tagsinuse 4087.436678 # Cycle average of tags in use
344 system.cpu.dcache.total_refs 427576950 # Total number of references to valid blocks.
345 system.cpu.dcache.sampled_refs 2533309 # Sample count of references to valid blocks.
346 system.cpu.dcache.avg_refs 168.781996 # Average number of references to valid blocks.
347 system.cpu.dcache.warmup_cycle 2167021000 # Cycle when the warmup percentage was hit.
348 system.cpu.dcache.occ_blocks::0 4087.436678 # Average occupied blocks per context
349 system.cpu.dcache.occ_percent::0 0.997909 # Average percentage of cache occupancy
350 system.cpu.dcache.ReadReq_hits 278854362 # number of ReadReq hits
351 system.cpu.dcache.WriteReq_hits 148163093 # number of WriteReq hits
352 system.cpu.dcache.demand_hits 427017455 # number of demand (read+write) hits
353 system.cpu.dcache.overall_hits 427017455 # number of overall hits
354 system.cpu.dcache.ReadReq_misses 2666620 # number of ReadReq misses
355 system.cpu.dcache.WriteReq_misses 997108 # number of WriteReq misses
356 system.cpu.dcache.demand_misses 3663728 # number of demand (read+write) misses
357 system.cpu.dcache.overall_misses 3663728 # number of overall misses
358 system.cpu.dcache.ReadReq_miss_latency 39487606500 # number of ReadReq miss cycles
359 system.cpu.dcache.WriteReq_miss_latency 20600704500 # number of WriteReq miss cycles
360 system.cpu.dcache.demand_miss_latency 60088311000 # number of demand (read+write) miss cycles
361 system.cpu.dcache.overall_miss_latency 60088311000 # number of overall miss cycles
362 system.cpu.dcache.ReadReq_accesses 281520982 # number of ReadReq accesses(hits+misses)
363 system.cpu.dcache.WriteReq_accesses 149160201 # number of WriteReq accesses(hits+misses)
364 system.cpu.dcache.demand_accesses 430681183 # number of demand (read+write) accesses
365 system.cpu.dcache.overall_accesses 430681183 # number of overall (read+write) accesses
366 system.cpu.dcache.ReadReq_miss_rate 0.009472 # miss rate for ReadReq accesses
367 system.cpu.dcache.WriteReq_miss_rate 0.006685 # miss rate for WriteReq accesses
368 system.cpu.dcache.demand_miss_rate 0.008507 # miss rate for demand accesses
369 system.cpu.dcache.overall_miss_rate 0.008507 # miss rate for overall accesses
370 system.cpu.dcache.ReadReq_avg_miss_latency 14808.111579 # average ReadReq miss latency
371 system.cpu.dcache.WriteReq_avg_miss_latency 20660.454535 # average WriteReq miss latency
372 system.cpu.dcache.demand_avg_miss_latency 16400.865730 # average overall miss latency
373 system.cpu.dcache.overall_avg_miss_latency 16400.865730 # average overall miss latency
374 system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
375 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
376 system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
377 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
378 system.cpu.dcache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
379 system.cpu.dcache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
380 system.cpu.dcache.fast_writes 0 # number of fast writes performed
381 system.cpu.dcache.cache_copies 0 # number of cache copies performed
382 system.cpu.dcache.writebacks 2229973 # number of writebacks
383 system.cpu.dcache.ReadReq_mshr_hits 903774 # number of ReadReq MSHR hits
384 system.cpu.dcache.WriteReq_mshr_hits 5204 # number of WriteReq MSHR hits
385 system.cpu.dcache.demand_mshr_hits 908978 # number of demand (read+write) MSHR hits
386 system.cpu.dcache.overall_mshr_hits 908978 # number of overall MSHR hits
387 system.cpu.dcache.ReadReq_mshr_misses 1762846 # number of ReadReq MSHR misses
388 system.cpu.dcache.WriteReq_mshr_misses 991904 # number of WriteReq MSHR misses
389 system.cpu.dcache.demand_mshr_misses 2754750 # number of demand (read+write) MSHR misses
390 system.cpu.dcache.overall_mshr_misses 2754750 # number of overall MSHR misses
391 system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
392 system.cpu.dcache.ReadReq_mshr_miss_latency 14963544500 # number of ReadReq MSHR miss cycles
393 system.cpu.dcache.WriteReq_mshr_miss_latency 17553990000 # number of WriteReq MSHR miss cycles
394 system.cpu.dcache.demand_mshr_miss_latency 32517534500 # number of demand (read+write) MSHR miss cycles
395 system.cpu.dcache.overall_mshr_miss_latency 32517534500 # number of overall MSHR miss cycles
396 system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
397 system.cpu.dcache.ReadReq_mshr_miss_rate 0.006262 # mshr miss rate for ReadReq accesses
398 system.cpu.dcache.WriteReq_mshr_miss_rate 0.006650 # mshr miss rate for WriteReq accesses
399 system.cpu.dcache.demand_mshr_miss_rate 0.006396 # mshr miss rate for demand accesses
400 system.cpu.dcache.overall_mshr_miss_rate 0.006396 # mshr miss rate for overall accesses
401 system.cpu.dcache.ReadReq_avg_mshr_miss_latency 8488.287973 # average ReadReq mshr miss latency
402 system.cpu.dcache.WriteReq_avg_mshr_miss_latency 17697.267074 # average WriteReq mshr miss latency
403 system.cpu.dcache.demand_avg_mshr_miss_latency 11804.168981 # average overall mshr miss latency
404 system.cpu.dcache.overall_avg_mshr_miss_latency 11804.168981 # average overall mshr miss latency
405 system.cpu.dcache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
406 system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
407 system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
408 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
409 system.cpu.l2cache.replacements 575697 # number of replacements
410 system.cpu.l2cache.tagsinuse 21610.714484 # Cycle average of tags in use
411 system.cpu.l2cache.total_refs 3195541 # Total number of references to valid blocks.
412 system.cpu.l2cache.sampled_refs 594856 # Sample count of references to valid blocks.
413 system.cpu.l2cache.avg_refs 5.371957 # Average number of references to valid blocks.
414 system.cpu.l2cache.warmup_cycle 269628029000 # Cycle when the warmup percentage was hit.
415 system.cpu.l2cache.occ_blocks::0 7828.943593 # Average occupied blocks per context
416 system.cpu.l2cache.occ_blocks::1 13781.770891 # Average occupied blocks per context
417 system.cpu.l2cache.occ_percent::0 0.238920 # Average percentage of cache occupancy
418 system.cpu.l2cache.occ_percent::1 0.420586 # Average percentage of cache occupancy
419 system.cpu.l2cache.ReadReq_hits 1434292 # number of ReadReq hits
420 system.cpu.l2cache.Writeback_hits 2229981 # number of Writeback hits
421 system.cpu.l2cache.UpgradeReq_hits 1300 # number of UpgradeReq hits
422 system.cpu.l2cache.ReadExReq_hits 523974 # number of ReadExReq hits
423 system.cpu.l2cache.demand_hits 1958266 # number of demand (read+write) hits
424 system.cpu.l2cache.overall_hits 1958266 # number of overall hits
425 system.cpu.l2cache.ReadReq_misses 339366 # number of ReadReq misses
426 system.cpu.l2cache.UpgradeReq_misses 220134 # number of UpgradeReq misses
427 system.cpu.l2cache.ReadExReq_misses 247116 # number of ReadExReq misses
428 system.cpu.l2cache.demand_misses 586482 # number of demand (read+write) misses
429 system.cpu.l2cache.overall_misses 586482 # number of overall misses
430 system.cpu.l2cache.ReadReq_miss_latency 11591670000 # number of ReadReq miss cycles
431 system.cpu.l2cache.UpgradeReq_miss_latency 9750500 # number of UpgradeReq miss cycles
432 system.cpu.l2cache.ReadExReq_miss_latency 8467686500 # number of ReadExReq miss cycles
433 system.cpu.l2cache.demand_miss_latency 20059356500 # number of demand (read+write) miss cycles
434 system.cpu.l2cache.overall_miss_latency 20059356500 # number of overall miss cycles
435 system.cpu.l2cache.ReadReq_accesses 1773658 # number of ReadReq accesses(hits+misses)
436 system.cpu.l2cache.Writeback_accesses 2229981 # number of Writeback accesses(hits+misses)
437 system.cpu.l2cache.UpgradeReq_accesses 221434 # number of UpgradeReq accesses(hits+misses)
438 system.cpu.l2cache.ReadExReq_accesses 771090 # number of ReadExReq accesses(hits+misses)
439 system.cpu.l2cache.demand_accesses 2544748 # number of demand (read+write) accesses
440 system.cpu.l2cache.overall_accesses 2544748 # number of overall (read+write) accesses
441 system.cpu.l2cache.ReadReq_miss_rate 0.191337 # miss rate for ReadReq accesses
442 system.cpu.l2cache.UpgradeReq_miss_rate 0.994129 # miss rate for UpgradeReq accesses
443 system.cpu.l2cache.ReadExReq_miss_rate 0.320476 # miss rate for ReadExReq accesses
444 system.cpu.l2cache.demand_miss_rate 0.230468 # miss rate for demand accesses
445 system.cpu.l2cache.overall_miss_rate 0.230468 # miss rate for overall accesses
446 system.cpu.l2cache.ReadReq_avg_miss_latency 34156.839518 # average ReadReq miss latency
447 system.cpu.l2cache.UpgradeReq_avg_miss_latency 44.293476 # average UpgradeReq miss latency
448 system.cpu.l2cache.ReadExReq_avg_miss_latency 34266.039026 # average ReadExReq miss latency
449 system.cpu.l2cache.demand_avg_miss_latency 34202.851068 # average overall miss latency
450 system.cpu.l2cache.overall_avg_miss_latency 34202.851068 # average overall miss latency
451 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
452 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
453 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
454 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
455 system.cpu.l2cache.avg_blocked_cycles::no_mshrs no_value # average number of cycles each access was blocked
456 system.cpu.l2cache.avg_blocked_cycles::no_targets no_value # average number of cycles each access was blocked
457 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
458 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
459 system.cpu.l2cache.writebacks 411522 # number of writebacks
460 system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
461 system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
462 system.cpu.l2cache.ReadReq_mshr_misses 339366 # number of ReadReq MSHR misses
463 system.cpu.l2cache.UpgradeReq_mshr_misses 220134 # number of UpgradeReq MSHR misses
464 system.cpu.l2cache.ReadExReq_mshr_misses 247116 # number of ReadExReq MSHR misses
465 system.cpu.l2cache.demand_mshr_misses 586482 # number of demand (read+write) MSHR misses
466 system.cpu.l2cache.overall_mshr_misses 586482 # number of overall MSHR misses
467 system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
468 system.cpu.l2cache.ReadReq_mshr_miss_latency 10527298500 # number of ReadReq MSHR miss cycles
469 system.cpu.l2cache.UpgradeReq_mshr_miss_latency 6824577500 # number of UpgradeReq MSHR miss cycles
470 system.cpu.l2cache.ReadExReq_mshr_miss_latency 7661565500 # number of ReadExReq MSHR miss cycles
471 system.cpu.l2cache.demand_mshr_miss_latency 18188864000 # number of demand (read+write) MSHR miss cycles
472 system.cpu.l2cache.overall_mshr_miss_latency 18188864000 # number of overall MSHR miss cycles
473 system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
474 system.cpu.l2cache.ReadReq_mshr_miss_rate 0.191337 # mshr miss rate for ReadReq accesses
475 system.cpu.l2cache.UpgradeReq_mshr_miss_rate 0.994129 # mshr miss rate for UpgradeReq accesses
476 system.cpu.l2cache.ReadExReq_mshr_miss_rate 0.320476 # mshr miss rate for ReadExReq accesses
477 system.cpu.l2cache.demand_mshr_miss_rate 0.230468 # mshr miss rate for demand accesses
478 system.cpu.l2cache.overall_mshr_miss_rate 0.230468 # mshr miss rate for overall accesses
479 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 31020.486731 # average ReadReq mshr miss latency
480 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency 31001.923828 # average UpgradeReq mshr miss latency
481 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency 31003.923259 # average ReadExReq mshr miss latency
482 system.cpu.l2cache.demand_avg_mshr_miss_latency 31013.507661 # average overall mshr miss latency
483 system.cpu.l2cache.overall_avg_mshr_miss_latency 31013.507661 # average overall mshr miss latency
484 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no_value # average overall mshr uncacheable latency
485 system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
486 system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
487 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
488
489 ---------- End Simulation Statistics ----------