stats: Update stats to reflect use of SimpleDRAM
[gem5.git] / tests / long / se / 60.bzip2 / ref / arm / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.473434 # Number of seconds simulated
4 sim_ticks 473433799500 # Number of ticks simulated
5 final_tick 473433799500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 169995 # Simulator instruction rate (inst/s)
8 host_op_rate 189642 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 52106394 # Simulator tick rate (ticks/s)
10 host_mem_usage 499160 # Number of bytes of host memory used
11 host_seconds 9085.91 # Real time elapsed on the host
12 sim_insts 1544563083 # Number of instructions simulated
13 sim_ops 1723073895 # Number of ops (including micro ops) simulated
14 system.physmem.bytes_read::cpu.inst 48384 # Number of bytes read from this memory
15 system.physmem.bytes_read::cpu.data 156296704 # Number of bytes read from this memory
16 system.physmem.bytes_read::total 156345088 # Number of bytes read from this memory
17 system.physmem.bytes_inst_read::cpu.inst 48384 # Number of instructions bytes read from this memory
18 system.physmem.bytes_inst_read::total 48384 # Number of instructions bytes read from this memory
19 system.physmem.bytes_written::writebacks 71931712 # Number of bytes written to this memory
20 system.physmem.bytes_written::total 71931712 # Number of bytes written to this memory
21 system.physmem.num_reads::cpu.inst 756 # Number of read requests responded to by this memory
22 system.physmem.num_reads::cpu.data 2442136 # Number of read requests responded to by this memory
23 system.physmem.num_reads::total 2442892 # Number of read requests responded to by this memory
24 system.physmem.num_writes::writebacks 1123933 # Number of write requests responded to by this memory
25 system.physmem.num_writes::total 1123933 # Number of write requests responded to by this memory
26 system.physmem.bw_read::cpu.inst 102198 # Total read bandwidth from this memory (bytes/s)
27 system.physmem.bw_read::cpu.data 330134232 # Total read bandwidth from this memory (bytes/s)
28 system.physmem.bw_read::total 330236430 # Total read bandwidth from this memory (bytes/s)
29 system.physmem.bw_inst_read::cpu.inst 102198 # Instruction read bandwidth from this memory (bytes/s)
30 system.physmem.bw_inst_read::total 102198 # Instruction read bandwidth from this memory (bytes/s)
31 system.physmem.bw_write::writebacks 151936157 # Write bandwidth from this memory (bytes/s)
32 system.physmem.bw_write::total 151936157 # Write bandwidth from this memory (bytes/s)
33 system.physmem.bw_total::writebacks 151936157 # Total bandwidth to/from this memory (bytes/s)
34 system.physmem.bw_total::cpu.inst 102198 # Total bandwidth to/from this memory (bytes/s)
35 system.physmem.bw_total::cpu.data 330134232 # Total bandwidth to/from this memory (bytes/s)
36 system.physmem.bw_total::total 482172587 # Total bandwidth to/from this memory (bytes/s)
37 system.physmem.readReqs 2442892 # Total number of read requests seen
38 system.physmem.writeReqs 1123933 # Total number of write requests seen
39 system.physmem.cpureqs 3566825 # Reqs generatd by CPU via cache - shady
40 system.physmem.bytesRead 156345088 # Total number of bytes read from memory
41 system.physmem.bytesWritten 71931712 # Total number of bytes written to memory
42 system.physmem.bytesConsumedRd 156345088 # bytesRead derated as per pkt->getSize()
43 system.physmem.bytesConsumedWr 71931712 # bytesWritten derated as per pkt->getSize()
44 system.physmem.servicedByWrQ 1286 # Number of read reqs serviced by write Q
45 system.physmem.neitherReadNorWrite 0 # Reqs where no action is needed
46 system.physmem.perBankRdReqs::0 151934 # Track reads on a per bank basis
47 system.physmem.perBankRdReqs::1 156031 # Track reads on a per bank basis
48 system.physmem.perBankRdReqs::2 154856 # Track reads on a per bank basis
49 system.physmem.perBankRdReqs::3 153024 # Track reads on a per bank basis
50 system.physmem.perBankRdReqs::4 150249 # Track reads on a per bank basis
51 system.physmem.perBankRdReqs::5 152372 # Track reads on a per bank basis
52 system.physmem.perBankRdReqs::6 153472 # Track reads on a per bank basis
53 system.physmem.perBankRdReqs::7 154746 # Track reads on a per bank basis
54 system.physmem.perBankRdReqs::8 153379 # Track reads on a per bank basis
55 system.physmem.perBankRdReqs::9 151879 # Track reads on a per bank basis
56 system.physmem.perBankRdReqs::10 152199 # Track reads on a per bank basis
57 system.physmem.perBankRdReqs::11 152305 # Track reads on a per bank basis
58 system.physmem.perBankRdReqs::12 150118 # Track reads on a per bank basis
59 system.physmem.perBankRdReqs::13 153271 # Track reads on a per bank basis
60 system.physmem.perBankRdReqs::14 150713 # Track reads on a per bank basis
61 system.physmem.perBankRdReqs::15 151058 # Track reads on a per bank basis
62 system.physmem.perBankWrReqs::0 70393 # Track writes on a per bank basis
63 system.physmem.perBankWrReqs::1 72288 # Track writes on a per bank basis
64 system.physmem.perBankWrReqs::2 71658 # Track writes on a per bank basis
65 system.physmem.perBankWrReqs::3 69978 # Track writes on a per bank basis
66 system.physmem.perBankWrReqs::4 69490 # Track writes on a per bank basis
67 system.physmem.perBankWrReqs::5 69799 # Track writes on a per bank basis
68 system.physmem.perBankWrReqs::6 70024 # Track writes on a per bank basis
69 system.physmem.perBankWrReqs::7 70449 # Track writes on a per bank basis
70 system.physmem.perBankWrReqs::8 69754 # Track writes on a per bank basis
71 system.physmem.perBankWrReqs::9 69615 # Track writes on a per bank basis
72 system.physmem.perBankWrReqs::10 69971 # Track writes on a per bank basis
73 system.physmem.perBankWrReqs::11 69698 # Track writes on a per bank basis
74 system.physmem.perBankWrReqs::12 68976 # Track writes on a per bank basis
75 system.physmem.perBankWrReqs::13 71736 # Track writes on a per bank basis
76 system.physmem.perBankWrReqs::14 70217 # Track writes on a per bank basis
77 system.physmem.perBankWrReqs::15 69887 # Track writes on a per bank basis
78 system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
79 system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
80 system.physmem.totGap 473433771000 # Total gap between requests
81 system.physmem.readPktSize::0 0 # Categorize read packet sizes
82 system.physmem.readPktSize::1 0 # Categorize read packet sizes
83 system.physmem.readPktSize::2 0 # Categorize read packet sizes
84 system.physmem.readPktSize::3 0 # Categorize read packet sizes
85 system.physmem.readPktSize::4 0 # Categorize read packet sizes
86 system.physmem.readPktSize::5 0 # Categorize read packet sizes
87 system.physmem.readPktSize::6 2442892 # Categorize read packet sizes
88 system.physmem.readPktSize::7 0 # Categorize read packet sizes
89 system.physmem.readPktSize::8 0 # Categorize read packet sizes
90 system.physmem.writePktSize::0 0 # categorize write packet sizes
91 system.physmem.writePktSize::1 0 # categorize write packet sizes
92 system.physmem.writePktSize::2 0 # categorize write packet sizes
93 system.physmem.writePktSize::3 0 # categorize write packet sizes
94 system.physmem.writePktSize::4 0 # categorize write packet sizes
95 system.physmem.writePktSize::5 0 # categorize write packet sizes
96 system.physmem.writePktSize::6 1123933 # categorize write packet sizes
97 system.physmem.writePktSize::7 0 # categorize write packet sizes
98 system.physmem.writePktSize::8 0 # categorize write packet sizes
99 system.physmem.neitherpktsize::0 0 # categorize neither packet sizes
100 system.physmem.neitherpktsize::1 0 # categorize neither packet sizes
101 system.physmem.neitherpktsize::2 0 # categorize neither packet sizes
102 system.physmem.neitherpktsize::3 0 # categorize neither packet sizes
103 system.physmem.neitherpktsize::4 0 # categorize neither packet sizes
104 system.physmem.neitherpktsize::5 0 # categorize neither packet sizes
105 system.physmem.neitherpktsize::6 0 # categorize neither packet sizes
106 system.physmem.neitherpktsize::7 0 # categorize neither packet sizes
107 system.physmem.neitherpktsize::8 0 # categorize neither packet sizes
108 system.physmem.rdQLenPdf::0 1613567 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::1 411043 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::2 122672 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::3 76227 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::4 63723 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::5 50754 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::6 36534 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::7 28949 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::8 23035 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::9 15102 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
120 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
121 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
122 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
123 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
124 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
125 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
126 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
127 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
128 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
129 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
130 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
131 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
132 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
133 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
134 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
135 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
136 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
137 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
138 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
139 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
140 system.physmem.rdQLenPdf::32 0 # What read queue length does an incoming req see
141 system.physmem.wrQLenPdf::0 43358 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::1 46512 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::2 47775 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::3 48422 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::4 48759 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::5 48833 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::6 48858 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::7 48865 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::8 48866 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::9 48867 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::10 48867 # What write queue length does an incoming req see
152 system.physmem.wrQLenPdf::11 48867 # What write queue length does an incoming req see
153 system.physmem.wrQLenPdf::12 48867 # What write queue length does an incoming req see
154 system.physmem.wrQLenPdf::13 48867 # What write queue length does an incoming req see
155 system.physmem.wrQLenPdf::14 48867 # What write queue length does an incoming req see
156 system.physmem.wrQLenPdf::15 48866 # What write queue length does an incoming req see
157 system.physmem.wrQLenPdf::16 48866 # What write queue length does an incoming req see
158 system.physmem.wrQLenPdf::17 48866 # What write queue length does an incoming req see
159 system.physmem.wrQLenPdf::18 48866 # What write queue length does an incoming req see
160 system.physmem.wrQLenPdf::19 48866 # What write queue length does an incoming req see
161 system.physmem.wrQLenPdf::20 48866 # What write queue length does an incoming req see
162 system.physmem.wrQLenPdf::21 48866 # What write queue length does an incoming req see
163 system.physmem.wrQLenPdf::22 48866 # What write queue length does an incoming req see
164 system.physmem.wrQLenPdf::23 5509 # What write queue length does an incoming req see
165 system.physmem.wrQLenPdf::24 2355 # What write queue length does an incoming req see
166 system.physmem.wrQLenPdf::25 1092 # What write queue length does an incoming req see
167 system.physmem.wrQLenPdf::26 445 # What write queue length does an incoming req see
168 system.physmem.wrQLenPdf::27 108 # What write queue length does an incoming req see
169 system.physmem.wrQLenPdf::28 34 # What write queue length does an incoming req see
170 system.physmem.wrQLenPdf::29 9 # What write queue length does an incoming req see
171 system.physmem.wrQLenPdf::30 2 # What write queue length does an incoming req see
172 system.physmem.wrQLenPdf::31 1 # What write queue length does an incoming req see
173 system.physmem.wrQLenPdf::32 0 # What write queue length does an incoming req see
174 system.physmem.totQLat 39045821973 # Total cycles spent in queuing delays
175 system.physmem.totMemAccLat 121584903973 # Sum of mem lat for all requests
176 system.physmem.totBusLat 9766424000 # Total cycles spent in databus access
177 system.physmem.totBankLat 72772658000 # Total cycles spent in bank access
178 system.physmem.avgQLat 15991.86 # Average queueing delay per request
179 system.physmem.avgBankLat 29805.24 # Average bank access latency per request
180 system.physmem.avgBusLat 4000.00 # Average bus latency per request
181 system.physmem.avgMemAccLat 49797.10 # Average memory access latency
182 system.physmem.avgRdBW 330.24 # Average achieved read bandwidth in MB/s
183 system.physmem.avgWrBW 151.94 # Average achieved write bandwidth in MB/s
184 system.physmem.avgConsumedRdBW 330.24 # Average consumed read bandwidth in MB/s
185 system.physmem.avgConsumedWrBW 151.94 # Average consumed write bandwidth in MB/s
186 system.physmem.peakBW 16000.00 # Theoretical peak bandwidth in MB/s
187 system.physmem.busUtil 3.01 # Data bus utilization in percentage
188 system.physmem.avgRdQLen 0.26 # Average read queue length over time
189 system.physmem.avgWrQLen 10.90 # Average write queue length over time
190 system.physmem.readRowHits 966664 # Number of row buffer hits during reads
191 system.physmem.writeRowHits 336338 # Number of row buffer hits during writes
192 system.physmem.readRowHitRate 39.59 # Row buffer hit rate for reads
193 system.physmem.writeRowHitRate 29.93 # Row buffer hit rate for writes
194 system.physmem.avgGap 132732.55 # Average gap between requests
195 system.cpu.dtb.inst_hits 0 # ITB inst hits
196 system.cpu.dtb.inst_misses 0 # ITB inst misses
197 system.cpu.dtb.read_hits 0 # DTB read hits
198 system.cpu.dtb.read_misses 0 # DTB read misses
199 system.cpu.dtb.write_hits 0 # DTB write hits
200 system.cpu.dtb.write_misses 0 # DTB write misses
201 system.cpu.dtb.flush_tlb 0 # Number of times complete TLB was flushed
202 system.cpu.dtb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
203 system.cpu.dtb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
204 system.cpu.dtb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
205 system.cpu.dtb.flush_entries 0 # Number of entries that have been flushed from TLB
206 system.cpu.dtb.align_faults 0 # Number of TLB faults due to alignment restrictions
207 system.cpu.dtb.prefetch_faults 0 # Number of TLB faults due to prefetch
208 system.cpu.dtb.domain_faults 0 # Number of TLB faults due to domain restrictions
209 system.cpu.dtb.perms_faults 0 # Number of TLB faults due to permissions restrictions
210 system.cpu.dtb.read_accesses 0 # DTB read accesses
211 system.cpu.dtb.write_accesses 0 # DTB write accesses
212 system.cpu.dtb.inst_accesses 0 # ITB inst accesses
213 system.cpu.dtb.hits 0 # DTB hits
214 system.cpu.dtb.misses 0 # DTB misses
215 system.cpu.dtb.accesses 0 # DTB accesses
216 system.cpu.itb.inst_hits 0 # ITB inst hits
217 system.cpu.itb.inst_misses 0 # ITB inst misses
218 system.cpu.itb.read_hits 0 # DTB read hits
219 system.cpu.itb.read_misses 0 # DTB read misses
220 system.cpu.itb.write_hits 0 # DTB write hits
221 system.cpu.itb.write_misses 0 # DTB write misses
222 system.cpu.itb.flush_tlb 0 # Number of times complete TLB was flushed
223 system.cpu.itb.flush_tlb_mva 0 # Number of times TLB was flushed by MVA
224 system.cpu.itb.flush_tlb_mva_asid 0 # Number of times TLB was flushed by MVA & ASID
225 system.cpu.itb.flush_tlb_asid 0 # Number of times TLB was flushed by ASID
226 system.cpu.itb.flush_entries 0 # Number of entries that have been flushed from TLB
227 system.cpu.itb.align_faults 0 # Number of TLB faults due to alignment restrictions
228 system.cpu.itb.prefetch_faults 0 # Number of TLB faults due to prefetch
229 system.cpu.itb.domain_faults 0 # Number of TLB faults due to domain restrictions
230 system.cpu.itb.perms_faults 0 # Number of TLB faults due to permissions restrictions
231 system.cpu.itb.read_accesses 0 # DTB read accesses
232 system.cpu.itb.write_accesses 0 # DTB write accesses
233 system.cpu.itb.inst_accesses 0 # ITB inst accesses
234 system.cpu.itb.hits 0 # DTB hits
235 system.cpu.itb.misses 0 # DTB misses
236 system.cpu.itb.accesses 0 # DTB accesses
237 system.cpu.workload.num_syscalls 46 # Number of system calls
238 system.cpu.numCycles 946867600 # number of cpu cycles simulated
239 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
240 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
241 system.cpu.BPredUnit.lookups 299593765 # Number of BP lookups
242 system.cpu.BPredUnit.condPredicted 245452602 # Number of conditional branches predicted
243 system.cpu.BPredUnit.condIncorrect 16045022 # Number of conditional branches incorrect
244 system.cpu.BPredUnit.BTBLookups 170764551 # Number of BTB lookups
245 system.cpu.BPredUnit.BTBHits 155662191 # Number of BTB hits
246 system.cpu.BPredUnit.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
247 system.cpu.BPredUnit.usedRAS 18346296 # Number of times the RAS was used to get a target.
248 system.cpu.BPredUnit.RASInCorrect 201 # Number of incorrect RAS predictions.
249 system.cpu.fetch.icacheStallCycles 291830558 # Number of cycles fetch is stalled on an Icache miss
250 system.cpu.fetch.Insts 2150759454 # Number of instructions fetch has processed
251 system.cpu.fetch.Branches 299593765 # Number of branches that fetch encountered
252 system.cpu.fetch.predictedBranches 174008487 # Number of branches that fetch has predicted taken
253 system.cpu.fetch.Cycles 427702866 # Number of cycles fetch has run and was not squashing or blocked
254 system.cpu.fetch.SquashCycles 82463506 # Number of cycles fetch has spent squashing
255 system.cpu.fetch.BlockedCycles 122599229 # Number of cycles fetch has spent blocked
256 system.cpu.fetch.MiscStallCycles 2 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
257 system.cpu.fetch.PendingTrapStallCycles 88 # Number of stall cycles due to pending traps
258 system.cpu.fetch.CacheLines 282801731 # Number of cache lines fetched
259 system.cpu.fetch.IcacheSquashes 5377782 # Number of outstanding Icache misses that were squashed
260 system.cpu.fetch.rateDist::samples 908156186 # Number of instructions fetched each cycle (Total)
261 system.cpu.fetch.rateDist::mean 2.634401 # Number of instructions fetched each cycle (Total)
262 system.cpu.fetch.rateDist::stdev 3.243337 # Number of instructions fetched each cycle (Total)
263 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
264 system.cpu.fetch.rateDist::0 480453401 52.90% 52.90% # Number of instructions fetched each cycle (Total)
265 system.cpu.fetch.rateDist::1 22859151 2.52% 55.42% # Number of instructions fetched each cycle (Total)
266 system.cpu.fetch.rateDist::2 38736937 4.27% 59.69% # Number of instructions fetched each cycle (Total)
267 system.cpu.fetch.rateDist::3 47688218 5.25% 64.94% # Number of instructions fetched each cycle (Total)
268 system.cpu.fetch.rateDist::4 40498646 4.46% 69.40% # Number of instructions fetched each cycle (Total)
269 system.cpu.fetch.rateDist::5 46746329 5.15% 74.54% # Number of instructions fetched each cycle (Total)
270 system.cpu.fetch.rateDist::6 38999717 4.29% 78.84% # Number of instructions fetched each cycle (Total)
271 system.cpu.fetch.rateDist::7 18064778 1.99% 80.83% # Number of instructions fetched each cycle (Total)
272 system.cpu.fetch.rateDist::8 174109009 19.17% 100.00% # Number of instructions fetched each cycle (Total)
273 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
274 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
275 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
276 system.cpu.fetch.rateDist::total 908156186 # Number of instructions fetched each cycle (Total)
277 system.cpu.fetch.branchRate 0.316405 # Number of branch fetches per cycle
278 system.cpu.fetch.rate 2.271447 # Number of inst fetches per cycle
279 system.cpu.decode.IdleCycles 320351849 # Number of cycles decode is idle
280 system.cpu.decode.BlockedCycles 103310609 # Number of cycles decode is blocked
281 system.cpu.decode.RunCycles 403372314 # Number of cycles decode is running
282 system.cpu.decode.UnblockCycles 15098642 # Number of cycles decode is unblocking
283 system.cpu.decode.SquashCycles 66022772 # Number of cycles decode is squashing
284 system.cpu.decode.BranchResolved 46034722 # Number of times decode resolved a branch
285 system.cpu.decode.BranchMispred 704 # Number of times decode detected a branch misprediction
286 system.cpu.decode.DecodedInsts 2339352792 # Number of instructions handled by decode
287 system.cpu.decode.SquashedInsts 2529 # Number of squashed instructions handled by decode
288 system.cpu.rename.SquashCycles 66022772 # Number of cycles rename is squashing
289 system.cpu.rename.IdleCycles 341796573 # Number of cycles rename is idle
290 system.cpu.rename.BlockCycles 48717971 # Number of cycles rename is blocking
291 system.cpu.rename.serializeStallCycles 14906 # count of cycles rename stalled for serializing inst
292 system.cpu.rename.RunCycles 395855837 # Number of cycles rename is running
293 system.cpu.rename.UnblockCycles 55748127 # Number of cycles rename is unblocking
294 system.cpu.rename.RenamedInsts 2282794185 # Number of instructions processed by rename
295 system.cpu.rename.ROBFullEvents 39847 # Number of times rename has blocked due to ROB full
296 system.cpu.rename.IQFullEvents 4611517 # Number of times rename has blocked due to IQ full
297 system.cpu.rename.LSQFullEvents 42695661 # Number of times rename has blocked due to LSQ full
298 system.cpu.rename.RenamedOperands 2257537981 # Number of destination operands rename has renamed
299 system.cpu.rename.RenameLookups 10537280026 # Number of register rename lookups that rename has made
300 system.cpu.rename.int_rename_lookups 10537275559 # Number of integer rename lookups
301 system.cpu.rename.fp_rename_lookups 4467 # Number of floating rename lookups
302 system.cpu.rename.CommittedMaps 1706320026 # Number of HB maps that are committed
303 system.cpu.rename.UndoneMaps 551217955 # Number of HB maps that are undone due to squashing
304 system.cpu.rename.serializingInsts 838 # count of serializing insts renamed
305 system.cpu.rename.tempSerializingInsts 835 # count of temporary serializing insts renamed
306 system.cpu.rename.skidInsts 129599333 # count of insts added to the skid buffer
307 system.cpu.memDep0.insertedLoads 622569059 # Number of loads inserted to the mem dependence unit.
308 system.cpu.memDep0.insertedStores 218142237 # Number of stores inserted to the mem dependence unit.
309 system.cpu.memDep0.conflictingLoads 84983278 # Number of conflicting loads.
310 system.cpu.memDep0.conflictingStores 64739003 # Number of conflicting stores.
311 system.cpu.iq.iqInstsAdded 2182778805 # Number of instructions added to the IQ (excludes non-spec)
312 system.cpu.iq.iqNonSpecInstsAdded 865 # Number of non-speculative instructions added to the IQ
313 system.cpu.iq.iqInstsIssued 2010794421 # Number of instructions issued
314 system.cpu.iq.iqSquashedInstsIssued 4810108 # Number of squashed instructions issued
315 system.cpu.iq.iqSquashedInstsExamined 455220170 # Number of squashed instructions iterated over during squash; mainly for profiling
316 system.cpu.iq.iqSquashedOperandsExamined 1060725588 # Number of squashed operands that are examined and possibly removed from graph
317 system.cpu.iq.iqSquashedNonSpecRemoved 683 # Number of squashed non-spec instructions that were removed
318 system.cpu.iq.issued_per_cycle::samples 908156186 # Number of insts issued each cycle
319 system.cpu.iq.issued_per_cycle::mean 2.214150 # Number of insts issued each cycle
320 system.cpu.iq.issued_per_cycle::stdev 1.929063 # Number of insts issued each cycle
321 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
322 system.cpu.iq.issued_per_cycle::0 247277493 27.23% 27.23% # Number of insts issued each cycle
323 system.cpu.iq.issued_per_cycle::1 133932127 14.75% 41.98% # Number of insts issued each cycle
324 system.cpu.iq.issued_per_cycle::2 156228000 17.20% 59.18% # Number of insts issued each cycle
325 system.cpu.iq.issued_per_cycle::3 116195915 12.79% 71.97% # Number of insts issued each cycle
326 system.cpu.iq.issued_per_cycle::4 125706835 13.84% 85.82% # Number of insts issued each cycle
327 system.cpu.iq.issued_per_cycle::5 75923793 8.36% 94.18% # Number of insts issued each cycle
328 system.cpu.iq.issued_per_cycle::6 39533015 4.35% 98.53% # Number of insts issued each cycle
329 system.cpu.iq.issued_per_cycle::7 10697910 1.18% 99.71% # Number of insts issued each cycle
330 system.cpu.iq.issued_per_cycle::8 2661098 0.29% 100.00% # Number of insts issued each cycle
331 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
332 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
333 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
334 system.cpu.iq.issued_per_cycle::total 908156186 # Number of insts issued each cycle
335 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
336 system.cpu.iq.fu_full::IntAlu 703286 2.81% 2.81% # attempts to use FU when none available
337 system.cpu.iq.fu_full::IntMult 4771 0.02% 2.83% # attempts to use FU when none available
338 system.cpu.iq.fu_full::IntDiv 0 0.00% 2.83% # attempts to use FU when none available
339 system.cpu.iq.fu_full::FloatAdd 0 0.00% 2.83% # attempts to use FU when none available
340 system.cpu.iq.fu_full::FloatCmp 0 0.00% 2.83% # attempts to use FU when none available
341 system.cpu.iq.fu_full::FloatCvt 0 0.00% 2.83% # attempts to use FU when none available
342 system.cpu.iq.fu_full::FloatMult 0 0.00% 2.83% # attempts to use FU when none available
343 system.cpu.iq.fu_full::FloatDiv 0 0.00% 2.83% # attempts to use FU when none available
344 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 2.83% # attempts to use FU when none available
345 system.cpu.iq.fu_full::SimdAdd 0 0.00% 2.83% # attempts to use FU when none available
346 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 2.83% # attempts to use FU when none available
347 system.cpu.iq.fu_full::SimdAlu 0 0.00% 2.83% # attempts to use FU when none available
348 system.cpu.iq.fu_full::SimdCmp 0 0.00% 2.83% # attempts to use FU when none available
349 system.cpu.iq.fu_full::SimdCvt 0 0.00% 2.83% # attempts to use FU when none available
350 system.cpu.iq.fu_full::SimdMisc 0 0.00% 2.83% # attempts to use FU when none available
351 system.cpu.iq.fu_full::SimdMult 0 0.00% 2.83% # attempts to use FU when none available
352 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 2.83% # attempts to use FU when none available
353 system.cpu.iq.fu_full::SimdShift 0 0.00% 2.83% # attempts to use FU when none available
354 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 2.83% # attempts to use FU when none available
355 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 2.83% # attempts to use FU when none available
356 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 2.83% # attempts to use FU when none available
357 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 2.83% # attempts to use FU when none available
358 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 2.83% # attempts to use FU when none available
359 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 2.83% # attempts to use FU when none available
360 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 2.83% # attempts to use FU when none available
361 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 2.83% # attempts to use FU when none available
362 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 2.83% # attempts to use FU when none available
363 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 2.83% # attempts to use FU when none available
364 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 2.83% # attempts to use FU when none available
365 system.cpu.iq.fu_full::MemRead 19012865 76.06% 78.90% # attempts to use FU when none available
366 system.cpu.iq.fu_full::MemWrite 5274676 21.10% 100.00% # attempts to use FU when none available
367 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
368 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
369 system.cpu.iq.FU_type_0::No_OpClass 0 0.00% 0.00% # Type of FU issued
370 system.cpu.iq.FU_type_0::IntAlu 1230823853 61.21% 61.21% # Type of FU issued
371 system.cpu.iq.FU_type_0::IntMult 930532 0.05% 61.26% # Type of FU issued
372 system.cpu.iq.FU_type_0::IntDiv 0 0.00% 61.26% # Type of FU issued
373 system.cpu.iq.FU_type_0::FloatAdd 2 0.00% 61.26% # Type of FU issued
374 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 61.26% # Type of FU issued
375 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 61.26% # Type of FU issued
376 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 61.26% # Type of FU issued
377 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 61.26% # Type of FU issued
378 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 61.26% # Type of FU issued
379 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 61.26% # Type of FU issued
380 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 61.26% # Type of FU issued
381 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 61.26% # Type of FU issued
382 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 61.26% # Type of FU issued
383 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 61.26% # Type of FU issued
384 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 61.26% # Type of FU issued
385 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 61.26% # Type of FU issued
386 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 61.26% # Type of FU issued
387 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 61.26% # Type of FU issued
388 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 61.26% # Type of FU issued
389 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 61.26% # Type of FU issued
390 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 61.26% # Type of FU issued
391 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 61.26% # Type of FU issued
392 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 61.26% # Type of FU issued
393 system.cpu.iq.FU_type_0::SimdFloatCvt 72 0.00% 61.26% # Type of FU issued
394 system.cpu.iq.FU_type_0::SimdFloatDiv 1 0.00% 61.26% # Type of FU issued
395 system.cpu.iq.FU_type_0::SimdFloatMisc 30 0.00% 61.26% # Type of FU issued
396 system.cpu.iq.FU_type_0::SimdFloatMult 15 0.00% 61.26% # Type of FU issued
397 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 61.26% # Type of FU issued
398 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 61.26% # Type of FU issued
399 system.cpu.iq.FU_type_0::MemRead 585374477 29.11% 90.37% # Type of FU issued
400 system.cpu.iq.FU_type_0::MemWrite 193665439 9.63% 100.00% # Type of FU issued
401 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
402 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
403 system.cpu.iq.FU_type_0::total 2010794421 # Type of FU issued
404 system.cpu.iq.rate 2.123628 # Inst issue rate
405 system.cpu.iq.fu_busy_cnt 24995598 # FU busy when requested
406 system.cpu.iq.fu_busy_rate 0.012431 # FU busy rate (busy events/executed inst)
407 system.cpu.iq.int_inst_queue_reads 4959550302 # Number of integer instruction queue reads
408 system.cpu.iq.int_inst_queue_writes 2638184259 # Number of integer instruction queue writes
409 system.cpu.iq.int_inst_queue_wakeup_accesses 1953078988 # Number of integer instruction queue wakeup accesses
410 system.cpu.iq.fp_inst_queue_reads 432 # Number of floating instruction queue reads
411 system.cpu.iq.fp_inst_queue_writes 858 # Number of floating instruction queue writes
412 system.cpu.iq.fp_inst_queue_wakeup_accesses 164 # Number of floating instruction queue wakeup accesses
413 system.cpu.iq.int_alu_accesses 2035789802 # Number of integer alu accesses
414 system.cpu.iq.fp_alu_accesses 217 # Number of floating point alu accesses
415 system.cpu.iew.lsq.thread0.forwLoads 63764603 # Number of loads that had data forwarded from stores
416 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
417 system.cpu.iew.lsq.thread0.squashedLoads 136642278 # Number of loads squashed
418 system.cpu.iew.lsq.thread0.ignoredResponses 284566 # Number of memory responses ignored because the instruction is squashed
419 system.cpu.iew.lsq.thread0.memOrderViolation 187935 # Number of memory ordering violations
420 system.cpu.iew.lsq.thread0.squashedStores 43295180 # Number of stores squashed
421 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
422 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
423 system.cpu.iew.lsq.thread0.rescheduledLoads 1 # Number of loads that were rescheduled
424 system.cpu.iew.lsq.thread0.cacheBlocked 386993 # Number of times an access to memory failed due to the cache being blocked
425 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
426 system.cpu.iew.iewSquashCycles 66022772 # Number of cycles IEW is squashing
427 system.cpu.iew.iewBlockCycles 23145640 # Number of cycles IEW is blocking
428 system.cpu.iew.iewUnblockCycles 1044628 # Number of cycles IEW is unblocking
429 system.cpu.iew.iewDispatchedInsts 2182779773 # Number of instructions dispatched to IQ
430 system.cpu.iew.iewDispSquashedInsts 5713944 # Number of squashed instructions skipped by dispatch
431 system.cpu.iew.iewDispLoadInsts 622569059 # Number of dispatched load instructions
432 system.cpu.iew.iewDispStoreInsts 218142237 # Number of dispatched store instructions
433 system.cpu.iew.iewDispNonSpecInsts 798 # Number of dispatched non-speculative instructions
434 system.cpu.iew.iewIQFullEvents 173655 # Number of times the IQ has become full, causing a stall
435 system.cpu.iew.iewLSQFullEvents 44651 # Number of times the LSQ has become full, causing a stall
436 system.cpu.iew.memOrderViolationEvents 187935 # Number of memory order violations
437 system.cpu.iew.predictedTakenIncorrect 8601247 # Number of branches that were predicted taken incorrectly
438 system.cpu.iew.predictedNotTakenIncorrect 10177350 # Number of branches that were predicted not taken incorrectly
439 system.cpu.iew.branchMispredicts 18778597 # Number of branch mispredicts detected at execute
440 system.cpu.iew.iewExecutedInsts 1981378382 # Number of executed instructions
441 system.cpu.iew.iewExecLoadInsts 570935022 # Number of load instructions executed
442 system.cpu.iew.iewExecSquashedInsts 29416039 # Number of squashed instructions skipped in execute
443 system.cpu.iew.exec_swp 0 # number of swp insts executed
444 system.cpu.iew.exec_nop 103 # number of nop insts executed
445 system.cpu.iew.exec_refs 761630934 # number of memory reference insts executed
446 system.cpu.iew.exec_branches 237544754 # Number of branches executed
447 system.cpu.iew.exec_stores 190695912 # Number of stores executed
448 system.cpu.iew.exec_rate 2.092561 # Inst execution rate
449 system.cpu.iew.wb_sent 1962075581 # cumulative count of insts sent to commit
450 system.cpu.iew.wb_count 1953079152 # cumulative count of insts written-back
451 system.cpu.iew.wb_producers 1293757962 # num instructions producing a value
452 system.cpu.iew.wb_consumers 2065123050 # num instructions consuming a value
453 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
454 system.cpu.iew.wb_rate 2.062674 # insts written-back per cycle
455 system.cpu.iew.wb_fanout 0.626480 # average fanout of values written-back
456 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
457 system.cpu.commit.commitSquashedInsts 459769347 # The number of squashed insts skipped by commit
458 system.cpu.commit.commitNonSpecStalls 182 # The number of times commit has been forced to stall to communicate backwards
459 system.cpu.commit.branchMispredicts 16044351 # The number of times a branch was mispredicted
460 system.cpu.commit.committed_per_cycle::samples 842133415 # Number of insts commited each cycle
461 system.cpu.commit.committed_per_cycle::mean 2.046082 # Number of insts commited each cycle
462 system.cpu.commit.committed_per_cycle::stdev 2.757625 # Number of insts commited each cycle
463 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
464 system.cpu.commit.committed_per_cycle::0 351966566 41.79% 41.79% # Number of insts commited each cycle
465 system.cpu.commit.committed_per_cycle::1 194208080 23.06% 64.86% # Number of insts commited each cycle
466 system.cpu.commit.committed_per_cycle::2 73932281 8.78% 73.64% # Number of insts commited each cycle
467 system.cpu.commit.committed_per_cycle::3 35396184 4.20% 77.84% # Number of insts commited each cycle
468 system.cpu.commit.committed_per_cycle::4 18675547 2.22% 80.06% # Number of insts commited each cycle
469 system.cpu.commit.committed_per_cycle::5 31087553 3.69% 83.75% # Number of insts commited each cycle
470 system.cpu.commit.committed_per_cycle::6 19760319 2.35% 86.09% # Number of insts commited each cycle
471 system.cpu.commit.committed_per_cycle::7 10744228 1.28% 87.37% # Number of insts commited each cycle
472 system.cpu.commit.committed_per_cycle::8 106362657 12.63% 100.00% # Number of insts commited each cycle
473 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
474 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
475 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
476 system.cpu.commit.committed_per_cycle::total 842133415 # Number of insts commited each cycle
477 system.cpu.commit.committedInsts 1544563101 # Number of instructions committed
478 system.cpu.commit.committedOps 1723073913 # Number of ops (including micro ops) committed
479 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
480 system.cpu.commit.refs 660773838 # Number of memory references committed
481 system.cpu.commit.loads 485926781 # Number of loads committed
482 system.cpu.commit.membars 62 # Number of memory barriers committed
483 system.cpu.commit.branches 213462438 # Number of branches committed
484 system.cpu.commit.fp_insts 36 # Number of committed floating point instructions.
485 system.cpu.commit.int_insts 1536941889 # Number of committed integer instructions.
486 system.cpu.commit.function_calls 13665177 # Number of function calls committed.
487 system.cpu.commit.bw_lim_events 106362657 # number cycles where commit BW limit reached
488 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
489 system.cpu.rob.rob_reads 2918613419 # The number of ROB reads
490 system.cpu.rob.rob_writes 4431868415 # The number of ROB writes
491 system.cpu.timesIdled 795856 # Number of times that the entire CPU went into an idle state and unscheduled itself
492 system.cpu.idleCycles 38711414 # Total number of cycles that the CPU has spent unscheduled due to idling
493 system.cpu.committedInsts 1544563083 # Number of Instructions Simulated
494 system.cpu.committedOps 1723073895 # Number of Ops (including micro ops) Simulated
495 system.cpu.committedInsts_total 1544563083 # Number of Instructions Simulated
496 system.cpu.cpi 0.613033 # CPI: Cycles Per Instruction
497 system.cpu.cpi_total 0.613033 # CPI: Total CPI of All Threads
498 system.cpu.ipc 1.631234 # IPC: Instructions Per Cycle
499 system.cpu.ipc_total 1.631234 # IPC: Total IPC of All Threads
500 system.cpu.int_regfile_reads 9926647662 # number of integer regfile reads
501 system.cpu.int_regfile_writes 1933066427 # number of integer regfile writes
502 system.cpu.fp_regfile_reads 168 # number of floating regfile reads
503 system.cpu.fp_regfile_writes 190 # number of floating regfile writes
504 system.cpu.misc_regfile_reads 2888912367 # number of misc regfile reads
505 system.cpu.misc_regfile_writes 148 # number of misc regfile writes
506 system.cpu.icache.replacements 20 # number of replacements
507 system.cpu.icache.tagsinuse 632.636403 # Cycle average of tags in use
508 system.cpu.icache.total_refs 282800594 # Total number of references to valid blocks.
509 system.cpu.icache.sampled_refs 786 # Sample count of references to valid blocks.
510 system.cpu.icache.avg_refs 359797.193384 # Average number of references to valid blocks.
511 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
512 system.cpu.icache.occ_blocks::cpu.inst 632.636403 # Average occupied blocks per requestor
513 system.cpu.icache.occ_percent::cpu.inst 0.308904 # Average percentage of cache occupancy
514 system.cpu.icache.occ_percent::total 0.308904 # Average percentage of cache occupancy
515 system.cpu.icache.ReadReq_hits::cpu.inst 282800594 # number of ReadReq hits
516 system.cpu.icache.ReadReq_hits::total 282800594 # number of ReadReq hits
517 system.cpu.icache.demand_hits::cpu.inst 282800594 # number of demand (read+write) hits
518 system.cpu.icache.demand_hits::total 282800594 # number of demand (read+write) hits
519 system.cpu.icache.overall_hits::cpu.inst 282800594 # number of overall hits
520 system.cpu.icache.overall_hits::total 282800594 # number of overall hits
521 system.cpu.icache.ReadReq_misses::cpu.inst 1137 # number of ReadReq misses
522 system.cpu.icache.ReadReq_misses::total 1137 # number of ReadReq misses
523 system.cpu.icache.demand_misses::cpu.inst 1137 # number of demand (read+write) misses
524 system.cpu.icache.demand_misses::total 1137 # number of demand (read+write) misses
525 system.cpu.icache.overall_misses::cpu.inst 1137 # number of overall misses
526 system.cpu.icache.overall_misses::total 1137 # number of overall misses
527 system.cpu.icache.ReadReq_miss_latency::cpu.inst 39598000 # number of ReadReq miss cycles
528 system.cpu.icache.ReadReq_miss_latency::total 39598000 # number of ReadReq miss cycles
529 system.cpu.icache.demand_miss_latency::cpu.inst 39598000 # number of demand (read+write) miss cycles
530 system.cpu.icache.demand_miss_latency::total 39598000 # number of demand (read+write) miss cycles
531 system.cpu.icache.overall_miss_latency::cpu.inst 39598000 # number of overall miss cycles
532 system.cpu.icache.overall_miss_latency::total 39598000 # number of overall miss cycles
533 system.cpu.icache.ReadReq_accesses::cpu.inst 282801731 # number of ReadReq accesses(hits+misses)
534 system.cpu.icache.ReadReq_accesses::total 282801731 # number of ReadReq accesses(hits+misses)
535 system.cpu.icache.demand_accesses::cpu.inst 282801731 # number of demand (read+write) accesses
536 system.cpu.icache.demand_accesses::total 282801731 # number of demand (read+write) accesses
537 system.cpu.icache.overall_accesses::cpu.inst 282801731 # number of overall (read+write) accesses
538 system.cpu.icache.overall_accesses::total 282801731 # number of overall (read+write) accesses
539 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000004 # miss rate for ReadReq accesses
540 system.cpu.icache.ReadReq_miss_rate::total 0.000004 # miss rate for ReadReq accesses
541 system.cpu.icache.demand_miss_rate::cpu.inst 0.000004 # miss rate for demand accesses
542 system.cpu.icache.demand_miss_rate::total 0.000004 # miss rate for demand accesses
543 system.cpu.icache.overall_miss_rate::cpu.inst 0.000004 # miss rate for overall accesses
544 system.cpu.icache.overall_miss_rate::total 0.000004 # miss rate for overall accesses
545 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 34826.737027 # average ReadReq miss latency
546 system.cpu.icache.ReadReq_avg_miss_latency::total 34826.737027 # average ReadReq miss latency
547 system.cpu.icache.demand_avg_miss_latency::cpu.inst 34826.737027 # average overall miss latency
548 system.cpu.icache.demand_avg_miss_latency::total 34826.737027 # average overall miss latency
549 system.cpu.icache.overall_avg_miss_latency::cpu.inst 34826.737027 # average overall miss latency
550 system.cpu.icache.overall_avg_miss_latency::total 34826.737027 # average overall miss latency
551 system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
552 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
553 system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
554 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
555 system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
556 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
557 system.cpu.icache.fast_writes 0 # number of fast writes performed
558 system.cpu.icache.cache_copies 0 # number of cache copies performed
559 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 351 # number of ReadReq MSHR hits
560 system.cpu.icache.ReadReq_mshr_hits::total 351 # number of ReadReq MSHR hits
561 system.cpu.icache.demand_mshr_hits::cpu.inst 351 # number of demand (read+write) MSHR hits
562 system.cpu.icache.demand_mshr_hits::total 351 # number of demand (read+write) MSHR hits
563 system.cpu.icache.overall_mshr_hits::cpu.inst 351 # number of overall MSHR hits
564 system.cpu.icache.overall_mshr_hits::total 351 # number of overall MSHR hits
565 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 786 # number of ReadReq MSHR misses
566 system.cpu.icache.ReadReq_mshr_misses::total 786 # number of ReadReq MSHR misses
567 system.cpu.icache.demand_mshr_misses::cpu.inst 786 # number of demand (read+write) MSHR misses
568 system.cpu.icache.demand_mshr_misses::total 786 # number of demand (read+write) MSHR misses
569 system.cpu.icache.overall_mshr_misses::cpu.inst 786 # number of overall MSHR misses
570 system.cpu.icache.overall_mshr_misses::total 786 # number of overall MSHR misses
571 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 28796000 # number of ReadReq MSHR miss cycles
572 system.cpu.icache.ReadReq_mshr_miss_latency::total 28796000 # number of ReadReq MSHR miss cycles
573 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 28796000 # number of demand (read+write) MSHR miss cycles
574 system.cpu.icache.demand_mshr_miss_latency::total 28796000 # number of demand (read+write) MSHR miss cycles
575 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 28796000 # number of overall MSHR miss cycles
576 system.cpu.icache.overall_mshr_miss_latency::total 28796000 # number of overall MSHR miss cycles
577 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for ReadReq accesses
578 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000003 # mshr miss rate for ReadReq accesses
579 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for demand accesses
580 system.cpu.icache.demand_mshr_miss_rate::total 0.000003 # mshr miss rate for demand accesses
581 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000003 # mshr miss rate for overall accesses
582 system.cpu.icache.overall_mshr_miss_rate::total 0.000003 # mshr miss rate for overall accesses
583 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 36636.132316 # average ReadReq mshr miss latency
584 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 36636.132316 # average ReadReq mshr miss latency
585 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 36636.132316 # average overall mshr miss latency
586 system.cpu.icache.demand_avg_mshr_miss_latency::total 36636.132316 # average overall mshr miss latency
587 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 36636.132316 # average overall mshr miss latency
588 system.cpu.icache.overall_avg_mshr_miss_latency::total 36636.132316 # average overall mshr miss latency
589 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
590 system.cpu.dcache.replacements 9616903 # number of replacements
591 system.cpu.dcache.tagsinuse 4087.861296 # Cycle average of tags in use
592 system.cpu.dcache.total_refs 660505517 # Total number of references to valid blocks.
593 system.cpu.dcache.sampled_refs 9620999 # Sample count of references to valid blocks.
594 system.cpu.dcache.avg_refs 68.652488 # Average number of references to valid blocks.
595 system.cpu.dcache.warmup_cycle 3324501000 # Cycle when the warmup percentage was hit.
596 system.cpu.dcache.occ_blocks::cpu.data 4087.861296 # Average occupied blocks per requestor
597 system.cpu.dcache.occ_percent::cpu.data 0.998013 # Average percentage of cache occupancy
598 system.cpu.dcache.occ_percent::total 0.998013 # Average percentage of cache occupancy
599 system.cpu.dcache.ReadReq_hits::cpu.data 492433938 # number of ReadReq hits
600 system.cpu.dcache.ReadReq_hits::total 492433938 # number of ReadReq hits
601 system.cpu.dcache.WriteReq_hits::cpu.data 168071407 # number of WriteReq hits
602 system.cpu.dcache.WriteReq_hits::total 168071407 # number of WriteReq hits
603 system.cpu.dcache.LoadLockedReq_hits::cpu.data 99 # number of LoadLockedReq hits
604 system.cpu.dcache.LoadLockedReq_hits::total 99 # number of LoadLockedReq hits
605 system.cpu.dcache.StoreCondReq_hits::cpu.data 73 # number of StoreCondReq hits
606 system.cpu.dcache.StoreCondReq_hits::total 73 # number of StoreCondReq hits
607 system.cpu.dcache.demand_hits::cpu.data 660505345 # number of demand (read+write) hits
608 system.cpu.dcache.demand_hits::total 660505345 # number of demand (read+write) hits
609 system.cpu.dcache.overall_hits::cpu.data 660505345 # number of overall hits
610 system.cpu.dcache.overall_hits::total 660505345 # number of overall hits
611 system.cpu.dcache.ReadReq_misses::cpu.data 10054191 # number of ReadReq misses
612 system.cpu.dcache.ReadReq_misses::total 10054191 # number of ReadReq misses
613 system.cpu.dcache.WriteReq_misses::cpu.data 4514640 # number of WriteReq misses
614 system.cpu.dcache.WriteReq_misses::total 4514640 # number of WriteReq misses
615 system.cpu.dcache.LoadLockedReq_misses::cpu.data 3 # number of LoadLockedReq misses
616 system.cpu.dcache.LoadLockedReq_misses::total 3 # number of LoadLockedReq misses
617 system.cpu.dcache.demand_misses::cpu.data 14568831 # number of demand (read+write) misses
618 system.cpu.dcache.demand_misses::total 14568831 # number of demand (read+write) misses
619 system.cpu.dcache.overall_misses::cpu.data 14568831 # number of overall misses
620 system.cpu.dcache.overall_misses::total 14568831 # number of overall misses
621 system.cpu.dcache.ReadReq_miss_latency::cpu.data 192605585000 # number of ReadReq miss cycles
622 system.cpu.dcache.ReadReq_miss_latency::total 192605585000 # number of ReadReq miss cycles
623 system.cpu.dcache.WriteReq_miss_latency::cpu.data 133759941491 # number of WriteReq miss cycles
624 system.cpu.dcache.WriteReq_miss_latency::total 133759941491 # number of WriteReq miss cycles
625 system.cpu.dcache.LoadLockedReq_miss_latency::cpu.data 146500 # number of LoadLockedReq miss cycles
626 system.cpu.dcache.LoadLockedReq_miss_latency::total 146500 # number of LoadLockedReq miss cycles
627 system.cpu.dcache.demand_miss_latency::cpu.data 326365526491 # number of demand (read+write) miss cycles
628 system.cpu.dcache.demand_miss_latency::total 326365526491 # number of demand (read+write) miss cycles
629 system.cpu.dcache.overall_miss_latency::cpu.data 326365526491 # number of overall miss cycles
630 system.cpu.dcache.overall_miss_latency::total 326365526491 # number of overall miss cycles
631 system.cpu.dcache.ReadReq_accesses::cpu.data 502488129 # number of ReadReq accesses(hits+misses)
632 system.cpu.dcache.ReadReq_accesses::total 502488129 # number of ReadReq accesses(hits+misses)
633 system.cpu.dcache.WriteReq_accesses::cpu.data 172586047 # number of WriteReq accesses(hits+misses)
634 system.cpu.dcache.WriteReq_accesses::total 172586047 # number of WriteReq accesses(hits+misses)
635 system.cpu.dcache.LoadLockedReq_accesses::cpu.data 102 # number of LoadLockedReq accesses(hits+misses)
636 system.cpu.dcache.LoadLockedReq_accesses::total 102 # number of LoadLockedReq accesses(hits+misses)
637 system.cpu.dcache.StoreCondReq_accesses::cpu.data 73 # number of StoreCondReq accesses(hits+misses)
638 system.cpu.dcache.StoreCondReq_accesses::total 73 # number of StoreCondReq accesses(hits+misses)
639 system.cpu.dcache.demand_accesses::cpu.data 675074176 # number of demand (read+write) accesses
640 system.cpu.dcache.demand_accesses::total 675074176 # number of demand (read+write) accesses
641 system.cpu.dcache.overall_accesses::cpu.data 675074176 # number of overall (read+write) accesses
642 system.cpu.dcache.overall_accesses::total 675074176 # number of overall (read+write) accesses
643 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.020009 # miss rate for ReadReq accesses
644 system.cpu.dcache.ReadReq_miss_rate::total 0.020009 # miss rate for ReadReq accesses
645 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.026159 # miss rate for WriteReq accesses
646 system.cpu.dcache.WriteReq_miss_rate::total 0.026159 # miss rate for WriteReq accesses
647 system.cpu.dcache.LoadLockedReq_miss_rate::cpu.data 0.029412 # miss rate for LoadLockedReq accesses
648 system.cpu.dcache.LoadLockedReq_miss_rate::total 0.029412 # miss rate for LoadLockedReq accesses
649 system.cpu.dcache.demand_miss_rate::cpu.data 0.021581 # miss rate for demand accesses
650 system.cpu.dcache.demand_miss_rate::total 0.021581 # miss rate for demand accesses
651 system.cpu.dcache.overall_miss_rate::cpu.data 0.021581 # miss rate for overall accesses
652 system.cpu.dcache.overall_miss_rate::total 0.021581 # miss rate for overall accesses
653 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 19156.746177 # average ReadReq miss latency
654 system.cpu.dcache.ReadReq_avg_miss_latency::total 19156.746177 # average ReadReq miss latency
655 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 29628.041547 # average WriteReq miss latency
656 system.cpu.dcache.WriteReq_avg_miss_latency::total 29628.041547 # average WriteReq miss latency
657 system.cpu.dcache.LoadLockedReq_avg_miss_latency::cpu.data 48833.333333 # average LoadLockedReq miss latency
658 system.cpu.dcache.LoadLockedReq_avg_miss_latency::total 48833.333333 # average LoadLockedReq miss latency
659 system.cpu.dcache.demand_avg_miss_latency::cpu.data 22401.627591 # average overall miss latency
660 system.cpu.dcache.demand_avg_miss_latency::total 22401.627591 # average overall miss latency
661 system.cpu.dcache.overall_avg_miss_latency::cpu.data 22401.627591 # average overall miss latency
662 system.cpu.dcache.overall_avg_miss_latency::total 22401.627591 # average overall miss latency
663 system.cpu.dcache.blocked_cycles::no_mshrs 1880438 # number of cycles access was blocked
664 system.cpu.dcache.blocked_cycles::no_targets 248831 # number of cycles access was blocked
665 system.cpu.dcache.blocked::no_mshrs 88187 # number of cycles access was blocked
666 system.cpu.dcache.blocked::no_targets 1969 # number of cycles access was blocked
667 system.cpu.dcache.avg_blocked_cycles::no_mshrs 21.323302 # average number of cycles each access was blocked
668 system.cpu.dcache.avg_blocked_cycles::no_targets 126.374302 # average number of cycles each access was blocked
669 system.cpu.dcache.fast_writes 0 # number of fast writes performed
670 system.cpu.dcache.cache_copies 0 # number of cache copies performed
671 system.cpu.dcache.writebacks::writebacks 3473899 # number of writebacks
672 system.cpu.dcache.writebacks::total 3473899 # number of writebacks
673 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 2327206 # number of ReadReq MSHR hits
674 system.cpu.dcache.ReadReq_mshr_hits::total 2327206 # number of ReadReq MSHR hits
675 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 2620625 # number of WriteReq MSHR hits
676 system.cpu.dcache.WriteReq_mshr_hits::total 2620625 # number of WriteReq MSHR hits
677 system.cpu.dcache.LoadLockedReq_mshr_hits::cpu.data 3 # number of LoadLockedReq MSHR hits
678 system.cpu.dcache.LoadLockedReq_mshr_hits::total 3 # number of LoadLockedReq MSHR hits
679 system.cpu.dcache.demand_mshr_hits::cpu.data 4947831 # number of demand (read+write) MSHR hits
680 system.cpu.dcache.demand_mshr_hits::total 4947831 # number of demand (read+write) MSHR hits
681 system.cpu.dcache.overall_mshr_hits::cpu.data 4947831 # number of overall MSHR hits
682 system.cpu.dcache.overall_mshr_hits::total 4947831 # number of overall MSHR hits
683 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 7726985 # number of ReadReq MSHR misses
684 system.cpu.dcache.ReadReq_mshr_misses::total 7726985 # number of ReadReq MSHR misses
685 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1894015 # number of WriteReq MSHR misses
686 system.cpu.dcache.WriteReq_mshr_misses::total 1894015 # number of WriteReq MSHR misses
687 system.cpu.dcache.demand_mshr_misses::cpu.data 9621000 # number of demand (read+write) MSHR misses
688 system.cpu.dcache.demand_mshr_misses::total 9621000 # number of demand (read+write) MSHR misses
689 system.cpu.dcache.overall_mshr_misses::cpu.data 9621000 # number of overall MSHR misses
690 system.cpu.dcache.overall_mshr_misses::total 9621000 # number of overall MSHR misses
691 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 100672222000 # number of ReadReq MSHR miss cycles
692 system.cpu.dcache.ReadReq_mshr_miss_latency::total 100672222000 # number of ReadReq MSHR miss cycles
693 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 58875647012 # number of WriteReq MSHR miss cycles
694 system.cpu.dcache.WriteReq_mshr_miss_latency::total 58875647012 # number of WriteReq MSHR miss cycles
695 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 159547869012 # number of demand (read+write) MSHR miss cycles
696 system.cpu.dcache.demand_mshr_miss_latency::total 159547869012 # number of demand (read+write) MSHR miss cycles
697 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 159547869012 # number of overall MSHR miss cycles
698 system.cpu.dcache.overall_mshr_miss_latency::total 159547869012 # number of overall MSHR miss cycles
699 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.015377 # mshr miss rate for ReadReq accesses
700 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.015377 # mshr miss rate for ReadReq accesses
701 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.010974 # mshr miss rate for WriteReq accesses
702 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.010974 # mshr miss rate for WriteReq accesses
703 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.014252 # mshr miss rate for demand accesses
704 system.cpu.dcache.demand_mshr_miss_rate::total 0.014252 # mshr miss rate for demand accesses
705 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.014252 # mshr miss rate for overall accesses
706 system.cpu.dcache.overall_mshr_miss_rate::total 0.014252 # mshr miss rate for overall accesses
707 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 13028.655032 # average ReadReq mshr miss latency
708 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 13028.655032 # average ReadReq mshr miss latency
709 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 31085.100705 # average WriteReq mshr miss latency
710 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 31085.100705 # average WriteReq mshr miss latency
711 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 16583.293734 # average overall mshr miss latency
712 system.cpu.dcache.demand_avg_mshr_miss_latency::total 16583.293734 # average overall mshr miss latency
713 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 16583.293734 # average overall mshr miss latency
714 system.cpu.dcache.overall_avg_mshr_miss_latency::total 16583.293734 # average overall mshr miss latency
715 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
716 system.cpu.l2cache.replacements 2427272 # number of replacements
717 system.cpu.l2cache.tagsinuse 31171.716737 # Cycle average of tags in use
718 system.cpu.l2cache.total_refs 8744168 # Total number of references to valid blocks.
719 system.cpu.l2cache.sampled_refs 2456984 # Sample count of references to valid blocks.
720 system.cpu.l2cache.avg_refs 3.558903 # Average number of references to valid blocks.
721 system.cpu.l2cache.warmup_cycle 80002919000 # Cycle when the warmup percentage was hit.
722 system.cpu.l2cache.occ_blocks::writebacks 14002.042506 # Average occupied blocks per requestor
723 system.cpu.l2cache.occ_blocks::cpu.inst 15.065518 # Average occupied blocks per requestor
724 system.cpu.l2cache.occ_blocks::cpu.data 17154.608713 # Average occupied blocks per requestor
725 system.cpu.l2cache.occ_percent::writebacks 0.427308 # Average percentage of cache occupancy
726 system.cpu.l2cache.occ_percent::cpu.inst 0.000460 # Average percentage of cache occupancy
727 system.cpu.l2cache.occ_percent::cpu.data 0.523517 # Average percentage of cache occupancy
728 system.cpu.l2cache.occ_percent::total 0.951285 # Average percentage of cache occupancy
729 system.cpu.l2cache.ReadReq_hits::cpu.inst 29 # number of ReadReq hits
730 system.cpu.l2cache.ReadReq_hits::cpu.data 6115863 # number of ReadReq hits
731 system.cpu.l2cache.ReadReq_hits::total 6115892 # number of ReadReq hits
732 system.cpu.l2cache.Writeback_hits::writebacks 3473899 # number of Writeback hits
733 system.cpu.l2cache.Writeback_hits::total 3473899 # number of Writeback hits
734 system.cpu.l2cache.ReadExReq_hits::cpu.data 1062992 # number of ReadExReq hits
735 system.cpu.l2cache.ReadExReq_hits::total 1062992 # number of ReadExReq hits
736 system.cpu.l2cache.demand_hits::cpu.inst 29 # number of demand (read+write) hits
737 system.cpu.l2cache.demand_hits::cpu.data 7178855 # number of demand (read+write) hits
738 system.cpu.l2cache.demand_hits::total 7178884 # number of demand (read+write) hits
739 system.cpu.l2cache.overall_hits::cpu.inst 29 # number of overall hits
740 system.cpu.l2cache.overall_hits::cpu.data 7178855 # number of overall hits
741 system.cpu.l2cache.overall_hits::total 7178884 # number of overall hits
742 system.cpu.l2cache.ReadReq_misses::cpu.inst 757 # number of ReadReq misses
743 system.cpu.l2cache.ReadReq_misses::cpu.data 1611122 # number of ReadReq misses
744 system.cpu.l2cache.ReadReq_misses::total 1611879 # number of ReadReq misses
745 system.cpu.l2cache.ReadExReq_misses::cpu.data 831023 # number of ReadExReq misses
746 system.cpu.l2cache.ReadExReq_misses::total 831023 # number of ReadExReq misses
747 system.cpu.l2cache.demand_misses::cpu.inst 757 # number of demand (read+write) misses
748 system.cpu.l2cache.demand_misses::cpu.data 2442145 # number of demand (read+write) misses
749 system.cpu.l2cache.demand_misses::total 2442902 # number of demand (read+write) misses
750 system.cpu.l2cache.overall_misses::cpu.inst 757 # number of overall misses
751 system.cpu.l2cache.overall_misses::cpu.data 2442145 # number of overall misses
752 system.cpu.l2cache.overall_misses::total 2442902 # number of overall misses
753 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 27934500 # number of ReadReq miss cycles
754 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 84953945000 # number of ReadReq miss cycles
755 system.cpu.l2cache.ReadReq_miss_latency::total 84981879500 # number of ReadReq miss cycles
756 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 55209394500 # number of ReadExReq miss cycles
757 system.cpu.l2cache.ReadExReq_miss_latency::total 55209394500 # number of ReadExReq miss cycles
758 system.cpu.l2cache.demand_miss_latency::cpu.inst 27934500 # number of demand (read+write) miss cycles
759 system.cpu.l2cache.demand_miss_latency::cpu.data 140163339500 # number of demand (read+write) miss cycles
760 system.cpu.l2cache.demand_miss_latency::total 140191274000 # number of demand (read+write) miss cycles
761 system.cpu.l2cache.overall_miss_latency::cpu.inst 27934500 # number of overall miss cycles
762 system.cpu.l2cache.overall_miss_latency::cpu.data 140163339500 # number of overall miss cycles
763 system.cpu.l2cache.overall_miss_latency::total 140191274000 # number of overall miss cycles
764 system.cpu.l2cache.ReadReq_accesses::cpu.inst 786 # number of ReadReq accesses(hits+misses)
765 system.cpu.l2cache.ReadReq_accesses::cpu.data 7726985 # number of ReadReq accesses(hits+misses)
766 system.cpu.l2cache.ReadReq_accesses::total 7727771 # number of ReadReq accesses(hits+misses)
767 system.cpu.l2cache.Writeback_accesses::writebacks 3473899 # number of Writeback accesses(hits+misses)
768 system.cpu.l2cache.Writeback_accesses::total 3473899 # number of Writeback accesses(hits+misses)
769 system.cpu.l2cache.ReadExReq_accesses::cpu.data 1894015 # number of ReadExReq accesses(hits+misses)
770 system.cpu.l2cache.ReadExReq_accesses::total 1894015 # number of ReadExReq accesses(hits+misses)
771 system.cpu.l2cache.demand_accesses::cpu.inst 786 # number of demand (read+write) accesses
772 system.cpu.l2cache.demand_accesses::cpu.data 9621000 # number of demand (read+write) accesses
773 system.cpu.l2cache.demand_accesses::total 9621786 # number of demand (read+write) accesses
774 system.cpu.l2cache.overall_accesses::cpu.inst 786 # number of overall (read+write) accesses
775 system.cpu.l2cache.overall_accesses::cpu.data 9621000 # number of overall (read+write) accesses
776 system.cpu.l2cache.overall_accesses::total 9621786 # number of overall (read+write) accesses
777 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.963104 # miss rate for ReadReq accesses
778 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.208506 # miss rate for ReadReq accesses
779 system.cpu.l2cache.ReadReq_miss_rate::total 0.208583 # miss rate for ReadReq accesses
780 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.438763 # miss rate for ReadExReq accesses
781 system.cpu.l2cache.ReadExReq_miss_rate::total 0.438763 # miss rate for ReadExReq accesses
782 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.963104 # miss rate for demand accesses
783 system.cpu.l2cache.demand_miss_rate::cpu.data 0.253835 # miss rate for demand accesses
784 system.cpu.l2cache.demand_miss_rate::total 0.253893 # miss rate for demand accesses
785 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.963104 # miss rate for overall accesses
786 system.cpu.l2cache.overall_miss_rate::cpu.data 0.253835 # miss rate for overall accesses
787 system.cpu.l2cache.overall_miss_rate::total 0.253893 # miss rate for overall accesses
788 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 36901.585205 # average ReadReq miss latency
789 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 52729.678448 # average ReadReq miss latency
790 system.cpu.l2cache.ReadReq_avg_miss_latency::total 52722.244970 # average ReadReq miss latency
791 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 66435.459067 # average ReadExReq miss latency
792 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 66435.459067 # average ReadExReq miss latency
793 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 36901.585205 # average overall miss latency
794 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 57393.537034 # average overall miss latency
795 system.cpu.l2cache.demand_avg_miss_latency::total 57387.187042 # average overall miss latency
796 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 36901.585205 # average overall miss latency
797 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 57393.537034 # average overall miss latency
798 system.cpu.l2cache.overall_avg_miss_latency::total 57387.187042 # average overall miss latency
799 system.cpu.l2cache.blocked_cycles::no_mshrs 1390172 # number of cycles access was blocked
800 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
801 system.cpu.l2cache.blocked::no_mshrs 31316 # number of cycles access was blocked
802 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
803 system.cpu.l2cache.avg_blocked_cycles::no_mshrs 44.391749 # average number of cycles each access was blocked
804 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
805 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
806 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
807 system.cpu.l2cache.writebacks::writebacks 1123933 # number of writebacks
808 system.cpu.l2cache.writebacks::total 1123933 # number of writebacks
809 system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits
810 system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 9 # number of ReadReq MSHR hits
811 system.cpu.l2cache.ReadReq_mshr_hits::total 10 # number of ReadReq MSHR hits
812 system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits
813 system.cpu.l2cache.demand_mshr_hits::cpu.data 9 # number of demand (read+write) MSHR hits
814 system.cpu.l2cache.demand_mshr_hits::total 10 # number of demand (read+write) MSHR hits
815 system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits
816 system.cpu.l2cache.overall_mshr_hits::cpu.data 9 # number of overall MSHR hits
817 system.cpu.l2cache.overall_mshr_hits::total 10 # number of overall MSHR hits
818 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 756 # number of ReadReq MSHR misses
819 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 1611113 # number of ReadReq MSHR misses
820 system.cpu.l2cache.ReadReq_mshr_misses::total 1611869 # number of ReadReq MSHR misses
821 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 831023 # number of ReadExReq MSHR misses
822 system.cpu.l2cache.ReadExReq_mshr_misses::total 831023 # number of ReadExReq MSHR misses
823 system.cpu.l2cache.demand_mshr_misses::cpu.inst 756 # number of demand (read+write) MSHR misses
824 system.cpu.l2cache.demand_mshr_misses::cpu.data 2442136 # number of demand (read+write) MSHR misses
825 system.cpu.l2cache.demand_mshr_misses::total 2442892 # number of demand (read+write) MSHR misses
826 system.cpu.l2cache.overall_mshr_misses::cpu.inst 756 # number of overall MSHR misses
827 system.cpu.l2cache.overall_mshr_misses::cpu.data 2442136 # number of overall MSHR misses
828 system.cpu.l2cache.overall_mshr_misses::total 2442892 # number of overall MSHR misses
829 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 25190143 # number of ReadReq MSHR miss cycles
830 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 79130491462 # number of ReadReq MSHR miss cycles
831 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 79155681605 # number of ReadReq MSHR miss cycles
832 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 52276530586 # number of ReadExReq MSHR miss cycles
833 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 52276530586 # number of ReadExReq MSHR miss cycles
834 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 25190143 # number of demand (read+write) MSHR miss cycles
835 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 131407022048 # number of demand (read+write) MSHR miss cycles
836 system.cpu.l2cache.demand_mshr_miss_latency::total 131432212191 # number of demand (read+write) MSHR miss cycles
837 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 25190143 # number of overall MSHR miss cycles
838 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 131407022048 # number of overall MSHR miss cycles
839 system.cpu.l2cache.overall_mshr_miss_latency::total 131432212191 # number of overall MSHR miss cycles
840 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.961832 # mshr miss rate for ReadReq accesses
841 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.208505 # mshr miss rate for ReadReq accesses
842 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.208581 # mshr miss rate for ReadReq accesses
843 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.438763 # mshr miss rate for ReadExReq accesses
844 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.438763 # mshr miss rate for ReadExReq accesses
845 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.961832 # mshr miss rate for demand accesses
846 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.253834 # mshr miss rate for demand accesses
847 system.cpu.l2cache.demand_mshr_miss_rate::total 0.253892 # mshr miss rate for demand accesses
848 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.961832 # mshr miss rate for overall accesses
849 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.253834 # mshr miss rate for overall accesses
850 system.cpu.l2cache.overall_mshr_miss_rate::total 0.253892 # mshr miss rate for overall accesses
851 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 33320.294974 # average ReadReq mshr miss latency
852 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 49115.419876 # average ReadReq mshr miss latency
853 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 49108.011634 # average ReadReq mshr miss latency
854 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 62906.237957 # average ReadExReq mshr miss latency
855 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 62906.237957 # average ReadExReq mshr miss latency
856 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 33320.294974 # average overall mshr miss latency
857 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 53808.232649 # average overall mshr miss latency
858 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 53801.892262 # average overall mshr miss latency
859 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 33320.294974 # average overall mshr miss latency
860 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 53808.232649 # average overall mshr miss latency
861 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 53801.892262 # average overall mshr miss latency
862 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
863
864 ---------- End Simulation Statistics ----------