x86, regressions: updates stats
[gem5.git] / tests / long / se / 70.twolf / ref / x86 / linux / o3-timing / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.144599 # Number of seconds simulated
4 sim_ticks 144599413000 # Number of ticks simulated
5 final_tick 144599413000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 53694 # Simulator instruction rate (inst/s)
8 host_op_rate 89995 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 58787129 # Simulator tick rate (ticks/s)
10 host_mem_usage 325332 # Number of bytes of host memory used
11 host_seconds 2459.71 # Real time elapsed on the host
12 sim_insts 132071192 # Number of instructions simulated
13 sim_ops 221362962 # Number of ops (including micro ops) simulated
14 system.physmem.bytes_read::cpu.inst 217792 # Number of bytes read from this memory
15 system.physmem.bytes_read::cpu.data 125312 # Number of bytes read from this memory
16 system.physmem.bytes_read::total 343104 # Number of bytes read from this memory
17 system.physmem.bytes_inst_read::cpu.inst 217792 # Number of instructions bytes read from this memory
18 system.physmem.bytes_inst_read::total 217792 # Number of instructions bytes read from this memory
19 system.physmem.num_reads::cpu.inst 3403 # Number of read requests responded to by this memory
20 system.physmem.num_reads::cpu.data 1958 # Number of read requests responded to by this memory
21 system.physmem.num_reads::total 5361 # Number of read requests responded to by this memory
22 system.physmem.bw_read::cpu.inst 1506175 # Total read bandwidth from this memory (bytes/s)
23 system.physmem.bw_read::cpu.data 866615 # Total read bandwidth from this memory (bytes/s)
24 system.physmem.bw_read::total 2372790 # Total read bandwidth from this memory (bytes/s)
25 system.physmem.bw_inst_read::cpu.inst 1506175 # Instruction read bandwidth from this memory (bytes/s)
26 system.physmem.bw_inst_read::total 1506175 # Instruction read bandwidth from this memory (bytes/s)
27 system.physmem.bw_total::cpu.inst 1506175 # Total bandwidth to/from this memory (bytes/s)
28 system.physmem.bw_total::cpu.data 866615 # Total bandwidth to/from this memory (bytes/s)
29 system.physmem.bw_total::total 2372790 # Total bandwidth to/from this memory (bytes/s)
30 system.physmem.readReqs 5365 # Total number of read requests seen
31 system.physmem.writeReqs 0 # Total number of write requests seen
32 system.physmem.cpureqs 5519 # Reqs generatd by CPU via cache - shady
33 system.physmem.bytesRead 343104 # Total number of bytes read from memory
34 system.physmem.bytesWritten 0 # Total number of bytes written to memory
35 system.physmem.bytesConsumedRd 343104 # bytesRead derated as per pkt->getSize()
36 system.physmem.bytesConsumedWr 0 # bytesWritten derated as per pkt->getSize()
37 system.physmem.servicedByWrQ 0 # Number of read reqs serviced by write Q
38 system.physmem.neitherReadNorWrite 154 # Reqs where no action is needed
39 system.physmem.perBankRdReqs::0 279 # Track reads on a per bank basis
40 system.physmem.perBankRdReqs::1 290 # Track reads on a per bank basis
41 system.physmem.perBankRdReqs::2 322 # Track reads on a per bank basis
42 system.physmem.perBankRdReqs::3 281 # Track reads on a per bank basis
43 system.physmem.perBankRdReqs::4 310 # Track reads on a per bank basis
44 system.physmem.perBankRdReqs::5 374 # Track reads on a per bank basis
45 system.physmem.perBankRdReqs::6 370 # Track reads on a per bank basis
46 system.physmem.perBankRdReqs::7 382 # Track reads on a per bank basis
47 system.physmem.perBankRdReqs::8 374 # Track reads on a per bank basis
48 system.physmem.perBankRdReqs::9 377 # Track reads on a per bank basis
49 system.physmem.perBankRdReqs::10 361 # Track reads on a per bank basis
50 system.physmem.perBankRdReqs::11 349 # Track reads on a per bank basis
51 system.physmem.perBankRdReqs::12 366 # Track reads on a per bank basis
52 system.physmem.perBankRdReqs::13 337 # Track reads on a per bank basis
53 system.physmem.perBankRdReqs::14 344 # Track reads on a per bank basis
54 system.physmem.perBankRdReqs::15 249 # Track reads on a per bank basis
55 system.physmem.perBankWrReqs::0 0 # Track writes on a per bank basis
56 system.physmem.perBankWrReqs::1 0 # Track writes on a per bank basis
57 system.physmem.perBankWrReqs::2 0 # Track writes on a per bank basis
58 system.physmem.perBankWrReqs::3 0 # Track writes on a per bank basis
59 system.physmem.perBankWrReqs::4 0 # Track writes on a per bank basis
60 system.physmem.perBankWrReqs::5 0 # Track writes on a per bank basis
61 system.physmem.perBankWrReqs::6 0 # Track writes on a per bank basis
62 system.physmem.perBankWrReqs::7 0 # Track writes on a per bank basis
63 system.physmem.perBankWrReqs::8 0 # Track writes on a per bank basis
64 system.physmem.perBankWrReqs::9 0 # Track writes on a per bank basis
65 system.physmem.perBankWrReqs::10 0 # Track writes on a per bank basis
66 system.physmem.perBankWrReqs::11 0 # Track writes on a per bank basis
67 system.physmem.perBankWrReqs::12 0 # Track writes on a per bank basis
68 system.physmem.perBankWrReqs::13 0 # Track writes on a per bank basis
69 system.physmem.perBankWrReqs::14 0 # Track writes on a per bank basis
70 system.physmem.perBankWrReqs::15 0 # Track writes on a per bank basis
71 system.physmem.numRdRetry 0 # Number of times rd buffer was full causing retry
72 system.physmem.numWrRetry 0 # Number of times wr buffer was full causing retry
73 system.physmem.totGap 144599380000 # Total gap between requests
74 system.physmem.readPktSize::0 0 # Categorize read packet sizes
75 system.physmem.readPktSize::1 0 # Categorize read packet sizes
76 system.physmem.readPktSize::2 0 # Categorize read packet sizes
77 system.physmem.readPktSize::3 0 # Categorize read packet sizes
78 system.physmem.readPktSize::4 0 # Categorize read packet sizes
79 system.physmem.readPktSize::5 0 # Categorize read packet sizes
80 system.physmem.readPktSize::6 5365 # Categorize read packet sizes
81 system.physmem.writePktSize::0 0 # Categorize write packet sizes
82 system.physmem.writePktSize::1 0 # Categorize write packet sizes
83 system.physmem.writePktSize::2 0 # Categorize write packet sizes
84 system.physmem.writePktSize::3 0 # Categorize write packet sizes
85 system.physmem.writePktSize::4 0 # Categorize write packet sizes
86 system.physmem.writePktSize::5 0 # Categorize write packet sizes
87 system.physmem.writePktSize::6 0 # Categorize write packet sizes
88 system.physmem.rdQLenPdf::0 4242 # What read queue length does an incoming req see
89 system.physmem.rdQLenPdf::1 901 # What read queue length does an incoming req see
90 system.physmem.rdQLenPdf::2 182 # What read queue length does an incoming req see
91 system.physmem.rdQLenPdf::3 35 # What read queue length does an incoming req see
92 system.physmem.rdQLenPdf::4 5 # What read queue length does an incoming req see
93 system.physmem.rdQLenPdf::5 0 # What read queue length does an incoming req see
94 system.physmem.rdQLenPdf::6 0 # What read queue length does an incoming req see
95 system.physmem.rdQLenPdf::7 0 # What read queue length does an incoming req see
96 system.physmem.rdQLenPdf::8 0 # What read queue length does an incoming req see
97 system.physmem.rdQLenPdf::9 0 # What read queue length does an incoming req see
98 system.physmem.rdQLenPdf::10 0 # What read queue length does an incoming req see
99 system.physmem.rdQLenPdf::11 0 # What read queue length does an incoming req see
100 system.physmem.rdQLenPdf::12 0 # What read queue length does an incoming req see
101 system.physmem.rdQLenPdf::13 0 # What read queue length does an incoming req see
102 system.physmem.rdQLenPdf::14 0 # What read queue length does an incoming req see
103 system.physmem.rdQLenPdf::15 0 # What read queue length does an incoming req see
104 system.physmem.rdQLenPdf::16 0 # What read queue length does an incoming req see
105 system.physmem.rdQLenPdf::17 0 # What read queue length does an incoming req see
106 system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see
107 system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see
108 system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see
109 system.physmem.rdQLenPdf::21 0 # What read queue length does an incoming req see
110 system.physmem.rdQLenPdf::22 0 # What read queue length does an incoming req see
111 system.physmem.rdQLenPdf::23 0 # What read queue length does an incoming req see
112 system.physmem.rdQLenPdf::24 0 # What read queue length does an incoming req see
113 system.physmem.rdQLenPdf::25 0 # What read queue length does an incoming req see
114 system.physmem.rdQLenPdf::26 0 # What read queue length does an incoming req see
115 system.physmem.rdQLenPdf::27 0 # What read queue length does an incoming req see
116 system.physmem.rdQLenPdf::28 0 # What read queue length does an incoming req see
117 system.physmem.rdQLenPdf::29 0 # What read queue length does an incoming req see
118 system.physmem.rdQLenPdf::30 0 # What read queue length does an incoming req see
119 system.physmem.rdQLenPdf::31 0 # What read queue length does an incoming req see
120 system.physmem.wrQLenPdf::0 0 # What write queue length does an incoming req see
121 system.physmem.wrQLenPdf::1 0 # What write queue length does an incoming req see
122 system.physmem.wrQLenPdf::2 0 # What write queue length does an incoming req see
123 system.physmem.wrQLenPdf::3 0 # What write queue length does an incoming req see
124 system.physmem.wrQLenPdf::4 0 # What write queue length does an incoming req see
125 system.physmem.wrQLenPdf::5 0 # What write queue length does an incoming req see
126 system.physmem.wrQLenPdf::6 0 # What write queue length does an incoming req see
127 system.physmem.wrQLenPdf::7 0 # What write queue length does an incoming req see
128 system.physmem.wrQLenPdf::8 0 # What write queue length does an incoming req see
129 system.physmem.wrQLenPdf::9 0 # What write queue length does an incoming req see
130 system.physmem.wrQLenPdf::10 0 # What write queue length does an incoming req see
131 system.physmem.wrQLenPdf::11 0 # What write queue length does an incoming req see
132 system.physmem.wrQLenPdf::12 0 # What write queue length does an incoming req see
133 system.physmem.wrQLenPdf::13 0 # What write queue length does an incoming req see
134 system.physmem.wrQLenPdf::14 0 # What write queue length does an incoming req see
135 system.physmem.wrQLenPdf::15 0 # What write queue length does an incoming req see
136 system.physmem.wrQLenPdf::16 0 # What write queue length does an incoming req see
137 system.physmem.wrQLenPdf::17 0 # What write queue length does an incoming req see
138 system.physmem.wrQLenPdf::18 0 # What write queue length does an incoming req see
139 system.physmem.wrQLenPdf::19 0 # What write queue length does an incoming req see
140 system.physmem.wrQLenPdf::20 0 # What write queue length does an incoming req see
141 system.physmem.wrQLenPdf::21 0 # What write queue length does an incoming req see
142 system.physmem.wrQLenPdf::22 0 # What write queue length does an incoming req see
143 system.physmem.wrQLenPdf::23 0 # What write queue length does an incoming req see
144 system.physmem.wrQLenPdf::24 0 # What write queue length does an incoming req see
145 system.physmem.wrQLenPdf::25 0 # What write queue length does an incoming req see
146 system.physmem.wrQLenPdf::26 0 # What write queue length does an incoming req see
147 system.physmem.wrQLenPdf::27 0 # What write queue length does an incoming req see
148 system.physmem.wrQLenPdf::28 0 # What write queue length does an incoming req see
149 system.physmem.wrQLenPdf::29 0 # What write queue length does an incoming req see
150 system.physmem.wrQLenPdf::30 0 # What write queue length does an incoming req see
151 system.physmem.wrQLenPdf::31 0 # What write queue length does an incoming req see
152 system.physmem.totQLat 15365500 # Total cycles spent in queuing delays
153 system.physmem.totMemAccLat 134288000 # Sum of mem lat for all requests
154 system.physmem.totBusLat 26825000 # Total cycles spent in databus access
155 system.physmem.totBankLat 92097500 # Total cycles spent in bank access
156 system.physmem.avgQLat 2864.03 # Average queueing delay per request
157 system.physmem.avgBankLat 17166.36 # Average bank access latency per request
158 system.physmem.avgBusLat 5000.00 # Average bus latency per request
159 system.physmem.avgMemAccLat 25030.38 # Average memory access latency
160 system.physmem.avgRdBW 2.37 # Average achieved read bandwidth in MB/s
161 system.physmem.avgWrBW 0.00 # Average achieved write bandwidth in MB/s
162 system.physmem.avgConsumedRdBW 2.37 # Average consumed read bandwidth in MB/s
163 system.physmem.avgConsumedWrBW 0.00 # Average consumed write bandwidth in MB/s
164 system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MB/s
165 system.physmem.busUtil 0.02 # Data bus utilization in percentage
166 system.physmem.avgRdQLen 0.00 # Average read queue length over time
167 system.physmem.avgWrQLen 0.00 # Average write queue length over time
168 system.physmem.readRowHits 4467 # Number of row buffer hits during reads
169 system.physmem.writeRowHits 0 # Number of row buffer hits during writes
170 system.physmem.readRowHitRate 83.26 # Row buffer hit rate for reads
171 system.physmem.writeRowHitRate nan # Row buffer hit rate for writes
172 system.physmem.avgGap 26952354.15 # Average gap between requests
173 system.cpu.branchPred.lookups 18673504 # Number of BP lookups
174 system.cpu.branchPred.condPredicted 18673504 # Number of conditional branches predicted
175 system.cpu.branchPred.condIncorrect 1493262 # Number of conditional branches incorrect
176 system.cpu.branchPred.BTBLookups 11432454 # Number of BTB lookups
177 system.cpu.branchPred.BTBHits 10793701 # Number of BTB hits
178 system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly.
179 system.cpu.branchPred.BTBHitPct 94.412809 # BTB Hit Percentage
180 system.cpu.branchPred.usedRAS 1324082 # Number of times the RAS was used to get a target.
181 system.cpu.branchPred.RASInCorrect 23521 # Number of incorrect RAS predictions.
182 system.cpu.workload.num_syscalls 400 # Number of system calls
183 system.cpu.numCycles 289482612 # number of cpu cycles simulated
184 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
185 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
186 system.cpu.fetch.icacheStallCycles 23502455 # Number of cycles fetch is stalled on an Icache miss
187 system.cpu.fetch.Insts 207109778 # Number of instructions fetch has processed
188 system.cpu.fetch.Branches 18673504 # Number of branches that fetch encountered
189 system.cpu.fetch.predictedBranches 12117783 # Number of branches that fetch has predicted taken
190 system.cpu.fetch.Cycles 54283022 # Number of cycles fetch has run and was not squashing or blocked
191 system.cpu.fetch.SquashCycles 15594841 # Number of cycles fetch has spent squashing
192 system.cpu.fetch.BlockedCycles 178283916 # Number of cycles fetch has spent blocked
193 system.cpu.fetch.MiscStallCycles 1444 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs
194 system.cpu.fetch.PendingTrapStallCycles 8051 # Number of stall cycles due to pending traps
195 system.cpu.fetch.IcacheWaitRetryStallCycles 37 # Number of stall cycles due to full MSHR
196 system.cpu.fetch.CacheLines 22396392 # Number of cache lines fetched
197 system.cpu.fetch.IcacheSquashes 221801 # Number of outstanding Icache misses that were squashed
198 system.cpu.fetch.rateDist::samples 269918552 # Number of instructions fetched each cycle (Total)
199 system.cpu.fetch.rateDist::mean 1.268498 # Number of instructions fetched each cycle (Total)
200 system.cpu.fetch.rateDist::stdev 2.756525 # Number of instructions fetched each cycle (Total)
201 system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total)
202 system.cpu.fetch.rateDist::0 217073469 80.42% 80.42% # Number of instructions fetched each cycle (Total)
203 system.cpu.fetch.rateDist::1 2850604 1.06% 81.48% # Number of instructions fetched each cycle (Total)
204 system.cpu.fetch.rateDist::2 2315423 0.86% 82.34% # Number of instructions fetched each cycle (Total)
205 system.cpu.fetch.rateDist::3 2639736 0.98% 83.31% # Number of instructions fetched each cycle (Total)
206 system.cpu.fetch.rateDist::4 3229574 1.20% 84.51% # Number of instructions fetched each cycle (Total)
207 system.cpu.fetch.rateDist::5 3384900 1.25% 85.76% # Number of instructions fetched each cycle (Total)
208 system.cpu.fetch.rateDist::6 3844403 1.42% 87.19% # Number of instructions fetched each cycle (Total)
209 system.cpu.fetch.rateDist::7 2562175 0.95% 88.14% # Number of instructions fetched each cycle (Total)
210 system.cpu.fetch.rateDist::8 32018268 11.86% 100.00% # Number of instructions fetched each cycle (Total)
211 system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total)
212 system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total)
213 system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total)
214 system.cpu.fetch.rateDist::total 269918552 # Number of instructions fetched each cycle (Total)
215 system.cpu.fetch.branchRate 0.064506 # Number of branch fetches per cycle
216 system.cpu.fetch.rate 0.715448 # Number of inst fetches per cycle
217 system.cpu.decode.IdleCycles 36985977 # Number of cycles decode is idle
218 system.cpu.decode.BlockedCycles 167209662 # Number of cycles decode is blocked
219 system.cpu.decode.RunCycles 41646466 # Number of cycles decode is running
220 system.cpu.decode.UnblockCycles 10236820 # Number of cycles decode is unblocking
221 system.cpu.decode.SquashCycles 13839627 # Number of cycles decode is squashing
222 system.cpu.decode.DecodedInsts 336463810 # Number of instructions handled by decode
223 system.cpu.rename.SquashCycles 13839627 # Number of cycles rename is squashing
224 system.cpu.rename.IdleCycles 45047343 # Number of cycles rename is idle
225 system.cpu.rename.BlockCycles 116751427 # Number of cycles rename is blocking
226 system.cpu.rename.serializeStallCycles 32413 # count of cycles rename stalled for serializing inst
227 system.cpu.rename.RunCycles 42745141 # Number of cycles rename is running
228 system.cpu.rename.UnblockCycles 51502601 # Number of cycles rename is unblocking
229 system.cpu.rename.RenamedInsts 330086802 # Number of instructions processed by rename
230 system.cpu.rename.ROBFullEvents 10951 # Number of times rename has blocked due to ROB full
231 system.cpu.rename.IQFullEvents 26152362 # Number of times rename has blocked due to IQ full
232 system.cpu.rename.LSQFullEvents 22736681 # Number of times rename has blocked due to LSQ full
233 system.cpu.rename.FullRegisterEvents 256 # Number of times there has been no free registers
234 system.cpu.rename.RenamedOperands 382815435 # Number of destination operands rename has renamed
235 system.cpu.rename.RenameLookups 919037508 # Number of register rename lookups that rename has made
236 system.cpu.rename.int_rename_lookups 910796649 # Number of integer rename lookups
237 system.cpu.rename.fp_rename_lookups 8240859 # Number of floating rename lookups
238 system.cpu.rename.CommittedMaps 259428606 # Number of HB maps that are committed
239 system.cpu.rename.UndoneMaps 123386829 # Number of HB maps that are undone due to squashing
240 system.cpu.rename.serializingInsts 2258 # count of serializing insts renamed
241 system.cpu.rename.tempSerializingInsts 2296 # count of temporary serializing insts renamed
242 system.cpu.rename.skidInsts 105258591 # count of insts added to the skid buffer
243 system.cpu.memDep0.insertedLoads 84679198 # Number of loads inserted to the mem dependence unit.
244 system.cpu.memDep0.insertedStores 30165066 # Number of stores inserted to the mem dependence unit.
245 system.cpu.memDep0.conflictingLoads 58703856 # Number of conflicting loads.
246 system.cpu.memDep0.conflictingStores 19098571 # Number of conflicting stores.
247 system.cpu.iq.iqInstsAdded 323202869 # Number of instructions added to the IQ (excludes non-spec)
248 system.cpu.iq.iqNonSpecInstsAdded 4566 # Number of non-speculative instructions added to the IQ
249 system.cpu.iq.iqInstsIssued 260671940 # Number of instructions issued
250 system.cpu.iq.iqSquashedInstsIssued 116724 # Number of squashed instructions issued
251 system.cpu.iq.iqSquashedInstsExamined 101460757 # Number of squashed instructions iterated over during squash; mainly for profiling
252 system.cpu.iq.iqSquashedOperandsExamined 211331898 # Number of squashed operands that are examined and possibly removed from graph
253 system.cpu.iq.iqSquashedNonSpecRemoved 3321 # Number of squashed non-spec instructions that were removed
254 system.cpu.iq.issued_per_cycle::samples 269918552 # Number of insts issued each cycle
255 system.cpu.iq.issued_per_cycle::mean 0.965743 # Number of insts issued each cycle
256 system.cpu.iq.issued_per_cycle::stdev 1.342643 # Number of insts issued each cycle
257 system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle
258 system.cpu.iq.issued_per_cycle::0 143572602 53.19% 53.19% # Number of insts issued each cycle
259 system.cpu.iq.issued_per_cycle::1 55645964 20.62% 73.81% # Number of insts issued each cycle
260 system.cpu.iq.issued_per_cycle::2 34208859 12.67% 86.48% # Number of insts issued each cycle
261 system.cpu.iq.issued_per_cycle::3 19077068 7.07% 93.55% # Number of insts issued each cycle
262 system.cpu.iq.issued_per_cycle::4 10849323 4.02% 97.57% # Number of insts issued each cycle
263 system.cpu.iq.issued_per_cycle::5 4139320 1.53% 99.10% # Number of insts issued each cycle
264 system.cpu.iq.issued_per_cycle::6 1825268 0.68% 99.78% # Number of insts issued each cycle
265 system.cpu.iq.issued_per_cycle::7 469630 0.17% 99.95% # Number of insts issued each cycle
266 system.cpu.iq.issued_per_cycle::8 130518 0.05% 100.00% # Number of insts issued each cycle
267 system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle
268 system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle
269 system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle
270 system.cpu.iq.issued_per_cycle::total 269918552 # Number of insts issued each cycle
271 system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available
272 system.cpu.iq.fu_full::IntAlu 131441 4.84% 4.84% # attempts to use FU when none available
273 system.cpu.iq.fu_full::IntMult 0 0.00% 4.84% # attempts to use FU when none available
274 system.cpu.iq.fu_full::IntDiv 0 0.00% 4.84% # attempts to use FU when none available
275 system.cpu.iq.fu_full::FloatAdd 0 0.00% 4.84% # attempts to use FU when none available
276 system.cpu.iq.fu_full::FloatCmp 0 0.00% 4.84% # attempts to use FU when none available
277 system.cpu.iq.fu_full::FloatCvt 0 0.00% 4.84% # attempts to use FU when none available
278 system.cpu.iq.fu_full::FloatMult 0 0.00% 4.84% # attempts to use FU when none available
279 system.cpu.iq.fu_full::FloatDiv 0 0.00% 4.84% # attempts to use FU when none available
280 system.cpu.iq.fu_full::FloatSqrt 0 0.00% 4.84% # attempts to use FU when none available
281 system.cpu.iq.fu_full::SimdAdd 0 0.00% 4.84% # attempts to use FU when none available
282 system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 4.84% # attempts to use FU when none available
283 system.cpu.iq.fu_full::SimdAlu 0 0.00% 4.84% # attempts to use FU when none available
284 system.cpu.iq.fu_full::SimdCmp 0 0.00% 4.84% # attempts to use FU when none available
285 system.cpu.iq.fu_full::SimdCvt 0 0.00% 4.84% # attempts to use FU when none available
286 system.cpu.iq.fu_full::SimdMisc 0 0.00% 4.84% # attempts to use FU when none available
287 system.cpu.iq.fu_full::SimdMult 0 0.00% 4.84% # attempts to use FU when none available
288 system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 4.84% # attempts to use FU when none available
289 system.cpu.iq.fu_full::SimdShift 0 0.00% 4.84% # attempts to use FU when none available
290 system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 4.84% # attempts to use FU when none available
291 system.cpu.iq.fu_full::SimdSqrt 0 0.00% 4.84% # attempts to use FU when none available
292 system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 4.84% # attempts to use FU when none available
293 system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 4.84% # attempts to use FU when none available
294 system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 4.84% # attempts to use FU when none available
295 system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 4.84% # attempts to use FU when none available
296 system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 4.84% # attempts to use FU when none available
297 system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 4.84% # attempts to use FU when none available
298 system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 4.84% # attempts to use FU when none available
299 system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 4.84% # attempts to use FU when none available
300 system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 4.84% # attempts to use FU when none available
301 system.cpu.iq.fu_full::MemRead 2279294 83.91% 88.75% # attempts to use FU when none available
302 system.cpu.iq.fu_full::MemWrite 305503 11.25% 100.00% # attempts to use FU when none available
303 system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available
304 system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available
305 system.cpu.iq.FU_type_0::No_OpClass 1210514 0.46% 0.46% # Type of FU issued
306 system.cpu.iq.FU_type_0::IntAlu 162160673 62.21% 62.67% # Type of FU issued
307 system.cpu.iq.FU_type_0::IntMult 788045 0.30% 62.98% # Type of FU issued
308 system.cpu.iq.FU_type_0::IntDiv 7035797 2.70% 65.67% # Type of FU issued
309 system.cpu.iq.FU_type_0::FloatAdd 1444934 0.55% 66.23% # Type of FU issued
310 system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 66.23% # Type of FU issued
311 system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 66.23% # Type of FU issued
312 system.cpu.iq.FU_type_0::FloatMult 0 0.00% 66.23% # Type of FU issued
313 system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 66.23% # Type of FU issued
314 system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 66.23% # Type of FU issued
315 system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 66.23% # Type of FU issued
316 system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 66.23% # Type of FU issued
317 system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 66.23% # Type of FU issued
318 system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 66.23% # Type of FU issued
319 system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 66.23% # Type of FU issued
320 system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 66.23% # Type of FU issued
321 system.cpu.iq.FU_type_0::SimdMult 0 0.00% 66.23% # Type of FU issued
322 system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 66.23% # Type of FU issued
323 system.cpu.iq.FU_type_0::SimdShift 0 0.00% 66.23% # Type of FU issued
324 system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 66.23% # Type of FU issued
325 system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 66.23% # Type of FU issued
326 system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 66.23% # Type of FU issued
327 system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 66.23% # Type of FU issued
328 system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 66.23% # Type of FU issued
329 system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 66.23% # Type of FU issued
330 system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 66.23% # Type of FU issued
331 system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 66.23% # Type of FU issued
332 system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 66.23% # Type of FU issued
333 system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 66.23% # Type of FU issued
334 system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 66.23% # Type of FU issued
335 system.cpu.iq.FU_type_0::MemRead 65461399 25.11% 91.34% # Type of FU issued
336 system.cpu.iq.FU_type_0::MemWrite 22570578 8.66% 100.00% # Type of FU issued
337 system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued
338 system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued
339 system.cpu.iq.FU_type_0::total 260671940 # Type of FU issued
340 system.cpu.iq.rate 0.900475 # Inst issue rate
341 system.cpu.iq.fu_busy_cnt 2716238 # FU busy when requested
342 system.cpu.iq.fu_busy_rate 0.010420 # FU busy rate (busy events/executed inst)
343 system.cpu.iq.int_inst_queue_reads 789209442 # Number of integer instruction queue reads
344 system.cpu.iq.int_inst_queue_writes 421320217 # Number of integer instruction queue writes
345 system.cpu.iq.int_inst_queue_wakeup_accesses 255304788 # Number of integer instruction queue wakeup accesses
346 system.cpu.iq.fp_inst_queue_reads 4885952 # Number of floating instruction queue reads
347 system.cpu.iq.fp_inst_queue_writes 3632838 # Number of floating instruction queue writes
348 system.cpu.iq.fp_inst_queue_wakeup_accesses 2349442 # Number of floating instruction queue wakeup accesses
349 system.cpu.iq.int_alu_accesses 259718878 # Number of integer alu accesses
350 system.cpu.iq.fp_alu_accesses 2458786 # Number of floating point alu accesses
351 system.cpu.iew.lsq.thread0.forwLoads 18858463 # Number of loads that had data forwarded from stores
352 system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address
353 system.cpu.iew.lsq.thread0.squashedLoads 28029611 # Number of loads squashed
354 system.cpu.iew.lsq.thread0.ignoredResponses 25725 # Number of memory responses ignored because the instruction is squashed
355 system.cpu.iew.lsq.thread0.memOrderViolation 290431 # Number of memory ordering violations
356 system.cpu.iew.lsq.thread0.squashedStores 9649349 # Number of stores squashed
357 system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address
358 system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding
359 system.cpu.iew.lsq.thread0.rescheduledLoads 49573 # Number of loads that were rescheduled
360 system.cpu.iew.lsq.thread0.cacheBlocked 13 # Number of times an access to memory failed due to the cache being blocked
361 system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle
362 system.cpu.iew.iewSquashCycles 13839627 # Number of cycles IEW is squashing
363 system.cpu.iew.iewBlockCycles 84981347 # Number of cycles IEW is blocking
364 system.cpu.iew.iewUnblockCycles 5427028 # Number of cycles IEW is unblocking
365 system.cpu.iew.iewDispatchedInsts 323207435 # Number of instructions dispatched to IQ
366 system.cpu.iew.iewDispSquashedInsts 136147 # Number of squashed instructions skipped by dispatch
367 system.cpu.iew.iewDispLoadInsts 84679198 # Number of dispatched load instructions
368 system.cpu.iew.iewDispStoreInsts 30165066 # Number of dispatched store instructions
369 system.cpu.iew.iewDispNonSpecInsts 2231 # Number of dispatched non-speculative instructions
370 system.cpu.iew.iewIQFullEvents 2677235 # Number of times the IQ has become full, causing a stall
371 system.cpu.iew.iewLSQFullEvents 14355 # Number of times the LSQ has become full, causing a stall
372 system.cpu.iew.memOrderViolationEvents 290431 # Number of memory order violations
373 system.cpu.iew.predictedTakenIncorrect 637937 # Number of branches that were predicted taken incorrectly
374 system.cpu.iew.predictedNotTakenIncorrect 905599 # Number of branches that were predicted not taken incorrectly
375 system.cpu.iew.branchMispredicts 1543536 # Number of branch mispredicts detected at execute
376 system.cpu.iew.iewExecutedInsts 258899576 # Number of executed instructions
377 system.cpu.iew.iewExecLoadInsts 64693791 # Number of load instructions executed
378 system.cpu.iew.iewExecSquashedInsts 1772364 # Number of squashed instructions skipped in execute
379 system.cpu.iew.exec_swp 0 # number of swp insts executed
380 system.cpu.iew.exec_nop 0 # number of nop insts executed
381 system.cpu.iew.exec_refs 87060323 # number of memory reference insts executed
382 system.cpu.iew.exec_branches 14273836 # Number of branches executed
383 system.cpu.iew.exec_stores 22366532 # Number of stores executed
384 system.cpu.iew.exec_rate 0.894353 # Inst execution rate
385 system.cpu.iew.wb_sent 258261406 # cumulative count of insts sent to commit
386 system.cpu.iew.wb_count 257654230 # cumulative count of insts written-back
387 system.cpu.iew.wb_producers 206076672 # num instructions producing a value
388 system.cpu.iew.wb_consumers 369295783 # num instructions consuming a value
389 system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ
390 system.cpu.iew.wb_rate 0.890051 # insts written-back per cycle
391 system.cpu.iew.wb_fanout 0.558026 # average fanout of values written-back
392 system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ
393 system.cpu.commit.commitSquashedInsts 101920014 # The number of squashed insts skipped by commit
394 system.cpu.commit.commitNonSpecStalls 1245 # The number of times commit has been forced to stall to communicate backwards
395 system.cpu.commit.branchMispredicts 1494473 # The number of times a branch was mispredicted
396 system.cpu.commit.committed_per_cycle::samples 256078925 # Number of insts commited each cycle
397 system.cpu.commit.committed_per_cycle::mean 0.864433 # Number of insts commited each cycle
398 system.cpu.commit.committed_per_cycle::stdev 1.651734 # Number of insts commited each cycle
399 system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle
400 system.cpu.commit.committed_per_cycle::0 156603135 61.15% 61.15% # Number of insts commited each cycle
401 system.cpu.commit.committed_per_cycle::1 57289650 22.37% 83.53% # Number of insts commited each cycle
402 system.cpu.commit.committed_per_cycle::2 14093127 5.50% 89.03% # Number of insts commited each cycle
403 system.cpu.commit.committed_per_cycle::3 12068952 4.71% 93.74% # Number of insts commited each cycle
404 system.cpu.commit.committed_per_cycle::4 4185763 1.63% 95.38% # Number of insts commited each cycle
405 system.cpu.commit.committed_per_cycle::5 2969218 1.16% 96.54% # Number of insts commited each cycle
406 system.cpu.commit.committed_per_cycle::6 905577 0.35% 96.89% # Number of insts commited each cycle
407 system.cpu.commit.committed_per_cycle::7 1050426 0.41% 97.30% # Number of insts commited each cycle
408 system.cpu.commit.committed_per_cycle::8 6913077 2.70% 100.00% # Number of insts commited each cycle
409 system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle
410 system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle
411 system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle
412 system.cpu.commit.committed_per_cycle::total 256078925 # Number of insts commited each cycle
413 system.cpu.commit.committedInsts 132071192 # Number of instructions committed
414 system.cpu.commit.committedOps 221362962 # Number of ops (including micro ops) committed
415 system.cpu.commit.swp_count 0 # Number of s/w prefetches committed
416 system.cpu.commit.refs 77165304 # Number of memory references committed
417 system.cpu.commit.loads 56649587 # Number of loads committed
418 system.cpu.commit.membars 0 # Number of memory barriers committed
419 system.cpu.commit.branches 12326938 # Number of branches committed
420 system.cpu.commit.fp_insts 2162459 # Number of committed floating point instructions.
421 system.cpu.commit.int_insts 220339553 # Number of committed integer instructions.
422 system.cpu.commit.function_calls 797818 # Number of function calls committed.
423 system.cpu.commit.bw_lim_events 6913077 # number cycles where commit BW limit reached
424 system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits
425 system.cpu.rob.rob_reads 572448824 # The number of ROB reads
426 system.cpu.rob.rob_writes 660431667 # The number of ROB writes
427 system.cpu.timesIdled 5928357 # Number of times that the entire CPU went into an idle state and unscheduled itself
428 system.cpu.idleCycles 19564060 # Total number of cycles that the CPU has spent unscheduled due to idling
429 system.cpu.committedInsts 132071192 # Number of Instructions Simulated
430 system.cpu.committedOps 221362962 # Number of Ops (including micro ops) Simulated
431 system.cpu.committedInsts_total 132071192 # Number of Instructions Simulated
432 system.cpu.cpi 2.191868 # CPI: Cycles Per Instruction
433 system.cpu.cpi_total 2.191868 # CPI: Total CPI of All Threads
434 system.cpu.ipc 0.456232 # IPC: Instructions Per Cycle
435 system.cpu.ipc_total 0.456232 # IPC: Total IPC of All Threads
436 system.cpu.int_regfile_reads 554310914 # number of integer regfile reads
437 system.cpu.int_regfile_writes 293915019 # number of integer regfile writes
438 system.cpu.fp_regfile_reads 3215317 # number of floating regfile reads
439 system.cpu.fp_regfile_writes 2009393 # number of floating regfile writes
440 system.cpu.misc_regfile_reads 133439176 # number of misc regfile reads
441 system.cpu.misc_regfile_writes 845 # number of misc regfile writes
442 system.cpu.icache.replacements 4633 # number of replacements
443 system.cpu.icache.tagsinuse 1627.424900 # Cycle average of tags in use
444 system.cpu.icache.total_refs 22387705 # Total number of references to valid blocks.
445 system.cpu.icache.sampled_refs 6601 # Sample count of references to valid blocks.
446 system.cpu.icache.avg_refs 3391.562642 # Average number of references to valid blocks.
447 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
448 system.cpu.icache.occ_blocks::cpu.inst 1627.424900 # Average occupied blocks per requestor
449 system.cpu.icache.occ_percent::cpu.inst 0.794641 # Average percentage of cache occupancy
450 system.cpu.icache.occ_percent::total 0.794641 # Average percentage of cache occupancy
451 system.cpu.icache.ReadReq_hits::cpu.inst 22387705 # number of ReadReq hits
452 system.cpu.icache.ReadReq_hits::total 22387705 # number of ReadReq hits
453 system.cpu.icache.demand_hits::cpu.inst 22387705 # number of demand (read+write) hits
454 system.cpu.icache.demand_hits::total 22387705 # number of demand (read+write) hits
455 system.cpu.icache.overall_hits::cpu.inst 22387705 # number of overall hits
456 system.cpu.icache.overall_hits::total 22387705 # number of overall hits
457 system.cpu.icache.ReadReq_misses::cpu.inst 8687 # number of ReadReq misses
458 system.cpu.icache.ReadReq_misses::total 8687 # number of ReadReq misses
459 system.cpu.icache.demand_misses::cpu.inst 8687 # number of demand (read+write) misses
460 system.cpu.icache.demand_misses::total 8687 # number of demand (read+write) misses
461 system.cpu.icache.overall_misses::cpu.inst 8687 # number of overall misses
462 system.cpu.icache.overall_misses::total 8687 # number of overall misses
463 system.cpu.icache.ReadReq_miss_latency::cpu.inst 264464000 # number of ReadReq miss cycles
464 system.cpu.icache.ReadReq_miss_latency::total 264464000 # number of ReadReq miss cycles
465 system.cpu.icache.demand_miss_latency::cpu.inst 264464000 # number of demand (read+write) miss cycles
466 system.cpu.icache.demand_miss_latency::total 264464000 # number of demand (read+write) miss cycles
467 system.cpu.icache.overall_miss_latency::cpu.inst 264464000 # number of overall miss cycles
468 system.cpu.icache.overall_miss_latency::total 264464000 # number of overall miss cycles
469 system.cpu.icache.ReadReq_accesses::cpu.inst 22396392 # number of ReadReq accesses(hits+misses)
470 system.cpu.icache.ReadReq_accesses::total 22396392 # number of ReadReq accesses(hits+misses)
471 system.cpu.icache.demand_accesses::cpu.inst 22396392 # number of demand (read+write) accesses
472 system.cpu.icache.demand_accesses::total 22396392 # number of demand (read+write) accesses
473 system.cpu.icache.overall_accesses::cpu.inst 22396392 # number of overall (read+write) accesses
474 system.cpu.icache.overall_accesses::total 22396392 # number of overall (read+write) accesses
475 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.000388 # miss rate for ReadReq accesses
476 system.cpu.icache.ReadReq_miss_rate::total 0.000388 # miss rate for ReadReq accesses
477 system.cpu.icache.demand_miss_rate::cpu.inst 0.000388 # miss rate for demand accesses
478 system.cpu.icache.demand_miss_rate::total 0.000388 # miss rate for demand accesses
479 system.cpu.icache.overall_miss_rate::cpu.inst 0.000388 # miss rate for overall accesses
480 system.cpu.icache.overall_miss_rate::total 0.000388 # miss rate for overall accesses
481 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 30443.651433 # average ReadReq miss latency
482 system.cpu.icache.ReadReq_avg_miss_latency::total 30443.651433 # average ReadReq miss latency
483 system.cpu.icache.demand_avg_miss_latency::cpu.inst 30443.651433 # average overall miss latency
484 system.cpu.icache.demand_avg_miss_latency::total 30443.651433 # average overall miss latency
485 system.cpu.icache.overall_avg_miss_latency::cpu.inst 30443.651433 # average overall miss latency
486 system.cpu.icache.overall_avg_miss_latency::total 30443.651433 # average overall miss latency
487 system.cpu.icache.blocked_cycles::no_mshrs 666 # number of cycles access was blocked
488 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
489 system.cpu.icache.blocked::no_mshrs 16 # number of cycles access was blocked
490 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
491 system.cpu.icache.avg_blocked_cycles::no_mshrs 41.625000 # average number of cycles each access was blocked
492 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
493 system.cpu.icache.fast_writes 0 # number of fast writes performed
494 system.cpu.icache.cache_copies 0 # number of cache copies performed
495 system.cpu.icache.ReadReq_mshr_hits::cpu.inst 1931 # number of ReadReq MSHR hits
496 system.cpu.icache.ReadReq_mshr_hits::total 1931 # number of ReadReq MSHR hits
497 system.cpu.icache.demand_mshr_hits::cpu.inst 1931 # number of demand (read+write) MSHR hits
498 system.cpu.icache.demand_mshr_hits::total 1931 # number of demand (read+write) MSHR hits
499 system.cpu.icache.overall_mshr_hits::cpu.inst 1931 # number of overall MSHR hits
500 system.cpu.icache.overall_mshr_hits::total 1931 # number of overall MSHR hits
501 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 6756 # number of ReadReq MSHR misses
502 system.cpu.icache.ReadReq_mshr_misses::total 6756 # number of ReadReq MSHR misses
503 system.cpu.icache.demand_mshr_misses::cpu.inst 6756 # number of demand (read+write) MSHR misses
504 system.cpu.icache.demand_mshr_misses::total 6756 # number of demand (read+write) MSHR misses
505 system.cpu.icache.overall_mshr_misses::cpu.inst 6756 # number of overall MSHR misses
506 system.cpu.icache.overall_mshr_misses::total 6756 # number of overall MSHR misses
507 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 203573500 # number of ReadReq MSHR miss cycles
508 system.cpu.icache.ReadReq_mshr_miss_latency::total 203573500 # number of ReadReq MSHR miss cycles
509 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 203573500 # number of demand (read+write) MSHR miss cycles
510 system.cpu.icache.demand_mshr_miss_latency::total 203573500 # number of demand (read+write) MSHR miss cycles
511 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 203573500 # number of overall MSHR miss cycles
512 system.cpu.icache.overall_mshr_miss_latency::total 203573500 # number of overall MSHR miss cycles
513 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.000302 # mshr miss rate for ReadReq accesses
514 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.000302 # mshr miss rate for ReadReq accesses
515 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.000302 # mshr miss rate for demand accesses
516 system.cpu.icache.demand_mshr_miss_rate::total 0.000302 # mshr miss rate for demand accesses
517 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.000302 # mshr miss rate for overall accesses
518 system.cpu.icache.overall_mshr_miss_rate::total 0.000302 # mshr miss rate for overall accesses
519 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 30132.252812 # average ReadReq mshr miss latency
520 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 30132.252812 # average ReadReq mshr miss latency
521 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 30132.252812 # average overall mshr miss latency
522 system.cpu.icache.demand_avg_mshr_miss_latency::total 30132.252812 # average overall mshr miss latency
523 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 30132.252812 # average overall mshr miss latency
524 system.cpu.icache.overall_avg_mshr_miss_latency::total 30132.252812 # average overall mshr miss latency
525 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
526 system.cpu.l2cache.replacements 0 # number of replacements
527 system.cpu.l2cache.tagsinuse 2558.702101 # Cycle average of tags in use
528 system.cpu.l2cache.total_refs 3231 # Total number of references to valid blocks.
529 system.cpu.l2cache.sampled_refs 3835 # Sample count of references to valid blocks.
530 system.cpu.l2cache.avg_refs 0.842503 # Average number of references to valid blocks.
531 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
532 system.cpu.l2cache.occ_blocks::writebacks 1.875617 # Average occupied blocks per requestor
533 system.cpu.l2cache.occ_blocks::cpu.inst 2246.028041 # Average occupied blocks per requestor
534 system.cpu.l2cache.occ_blocks::cpu.data 310.798443 # Average occupied blocks per requestor
535 system.cpu.l2cache.occ_percent::writebacks 0.000057 # Average percentage of cache occupancy
536 system.cpu.l2cache.occ_percent::cpu.inst 0.068543 # Average percentage of cache occupancy
537 system.cpu.l2cache.occ_percent::cpu.data 0.009485 # Average percentage of cache occupancy
538 system.cpu.l2cache.occ_percent::total 0.078085 # Average percentage of cache occupancy
539 system.cpu.l2cache.ReadReq_hits::cpu.inst 3198 # number of ReadReq hits
540 system.cpu.l2cache.ReadReq_hits::cpu.data 28 # number of ReadReq hits
541 system.cpu.l2cache.ReadReq_hits::total 3226 # number of ReadReq hits
542 system.cpu.l2cache.Writeback_hits::writebacks 13 # number of Writeback hits
543 system.cpu.l2cache.Writeback_hits::total 13 # number of Writeback hits
544 system.cpu.l2cache.ReadExReq_hits::cpu.data 7 # number of ReadExReq hits
545 system.cpu.l2cache.ReadExReq_hits::total 7 # number of ReadExReq hits
546 system.cpu.l2cache.demand_hits::cpu.inst 3198 # number of demand (read+write) hits
547 system.cpu.l2cache.demand_hits::cpu.data 35 # number of demand (read+write) hits
548 system.cpu.l2cache.demand_hits::total 3233 # number of demand (read+write) hits
549 system.cpu.l2cache.overall_hits::cpu.inst 3198 # number of overall hits
550 system.cpu.l2cache.overall_hits::cpu.data 35 # number of overall hits
551 system.cpu.l2cache.overall_hits::total 3233 # number of overall hits
552 system.cpu.l2cache.ReadReq_misses::cpu.inst 3404 # number of ReadReq misses
553 system.cpu.l2cache.ReadReq_misses::cpu.data 430 # number of ReadReq misses
554 system.cpu.l2cache.ReadReq_misses::total 3834 # number of ReadReq misses
555 system.cpu.l2cache.UpgradeReq_misses::cpu.data 154 # number of UpgradeReq misses
556 system.cpu.l2cache.UpgradeReq_misses::total 154 # number of UpgradeReq misses
557 system.cpu.l2cache.ReadExReq_misses::cpu.data 1531 # number of ReadExReq misses
558 system.cpu.l2cache.ReadExReq_misses::total 1531 # number of ReadExReq misses
559 system.cpu.l2cache.demand_misses::cpu.inst 3404 # number of demand (read+write) misses
560 system.cpu.l2cache.demand_misses::cpu.data 1961 # number of demand (read+write) misses
561 system.cpu.l2cache.demand_misses::total 5365 # number of demand (read+write) misses
562 system.cpu.l2cache.overall_misses::cpu.inst 3404 # number of overall misses
563 system.cpu.l2cache.overall_misses::cpu.data 1961 # number of overall misses
564 system.cpu.l2cache.overall_misses::total 5365 # number of overall misses
565 system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 164657000 # number of ReadReq miss cycles
566 system.cpu.l2cache.ReadReq_miss_latency::cpu.data 25864500 # number of ReadReq miss cycles
567 system.cpu.l2cache.ReadReq_miss_latency::total 190521500 # number of ReadReq miss cycles
568 system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 67557000 # number of ReadExReq miss cycles
569 system.cpu.l2cache.ReadExReq_miss_latency::total 67557000 # number of ReadExReq miss cycles
570 system.cpu.l2cache.demand_miss_latency::cpu.inst 164657000 # number of demand (read+write) miss cycles
571 system.cpu.l2cache.demand_miss_latency::cpu.data 93421500 # number of demand (read+write) miss cycles
572 system.cpu.l2cache.demand_miss_latency::total 258078500 # number of demand (read+write) miss cycles
573 system.cpu.l2cache.overall_miss_latency::cpu.inst 164657000 # number of overall miss cycles
574 system.cpu.l2cache.overall_miss_latency::cpu.data 93421500 # number of overall miss cycles
575 system.cpu.l2cache.overall_miss_latency::total 258078500 # number of overall miss cycles
576 system.cpu.l2cache.ReadReq_accesses::cpu.inst 6602 # number of ReadReq accesses(hits+misses)
577 system.cpu.l2cache.ReadReq_accesses::cpu.data 458 # number of ReadReq accesses(hits+misses)
578 system.cpu.l2cache.ReadReq_accesses::total 7060 # number of ReadReq accesses(hits+misses)
579 system.cpu.l2cache.Writeback_accesses::writebacks 13 # number of Writeback accesses(hits+misses)
580 system.cpu.l2cache.Writeback_accesses::total 13 # number of Writeback accesses(hits+misses)
581 system.cpu.l2cache.UpgradeReq_accesses::cpu.data 154 # number of UpgradeReq accesses(hits+misses)
582 system.cpu.l2cache.UpgradeReq_accesses::total 154 # number of UpgradeReq accesses(hits+misses)
583 system.cpu.l2cache.ReadExReq_accesses::cpu.data 1538 # number of ReadExReq accesses(hits+misses)
584 system.cpu.l2cache.ReadExReq_accesses::total 1538 # number of ReadExReq accesses(hits+misses)
585 system.cpu.l2cache.demand_accesses::cpu.inst 6602 # number of demand (read+write) accesses
586 system.cpu.l2cache.demand_accesses::cpu.data 1996 # number of demand (read+write) accesses
587 system.cpu.l2cache.demand_accesses::total 8598 # number of demand (read+write) accesses
588 system.cpu.l2cache.overall_accesses::cpu.inst 6602 # number of overall (read+write) accesses
589 system.cpu.l2cache.overall_accesses::cpu.data 1996 # number of overall (read+write) accesses
590 system.cpu.l2cache.overall_accesses::total 8598 # number of overall (read+write) accesses
591 system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.515601 # miss rate for ReadReq accesses
592 system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.938865 # miss rate for ReadReq accesses
593 system.cpu.l2cache.ReadReq_miss_rate::total 0.543059 # miss rate for ReadReq accesses
594 system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 1 # miss rate for UpgradeReq accesses
595 system.cpu.l2cache.UpgradeReq_miss_rate::total 1 # miss rate for UpgradeReq accesses
596 system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.995449 # miss rate for ReadExReq accesses
597 system.cpu.l2cache.ReadExReq_miss_rate::total 0.995449 # miss rate for ReadExReq accesses
598 system.cpu.l2cache.demand_miss_rate::cpu.inst 0.515601 # miss rate for demand accesses
599 system.cpu.l2cache.demand_miss_rate::cpu.data 0.982465 # miss rate for demand accesses
600 system.cpu.l2cache.demand_miss_rate::total 0.623982 # miss rate for demand accesses
601 system.cpu.l2cache.overall_miss_rate::cpu.inst 0.515601 # miss rate for overall accesses
602 system.cpu.l2cache.overall_miss_rate::cpu.data 0.982465 # miss rate for overall accesses
603 system.cpu.l2cache.overall_miss_rate::total 0.623982 # miss rate for overall accesses
604 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 48371.621622 # average ReadReq miss latency
605 system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 60150 # average ReadReq miss latency
606 system.cpu.l2cache.ReadReq_avg_miss_latency::total 49692.618675 # average ReadReq miss latency
607 system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 44126.061398 # average ReadExReq miss latency
608 system.cpu.l2cache.ReadExReq_avg_miss_latency::total 44126.061398 # average ReadExReq miss latency
609 system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 48371.621622 # average overall miss latency
610 system.cpu.l2cache.demand_avg_miss_latency::cpu.data 47639.724630 # average overall miss latency
611 system.cpu.l2cache.demand_avg_miss_latency::total 48104.100652 # average overall miss latency
612 system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 48371.621622 # average overall miss latency
613 system.cpu.l2cache.overall_avg_miss_latency::cpu.data 47639.724630 # average overall miss latency
614 system.cpu.l2cache.overall_avg_miss_latency::total 48104.100652 # average overall miss latency
615 system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
616 system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
617 system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
618 system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked
619 system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
620 system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
621 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
622 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
623 system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 3404 # number of ReadReq MSHR misses
624 system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 430 # number of ReadReq MSHR misses
625 system.cpu.l2cache.ReadReq_mshr_misses::total 3834 # number of ReadReq MSHR misses
626 system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 154 # number of UpgradeReq MSHR misses
627 system.cpu.l2cache.UpgradeReq_mshr_misses::total 154 # number of UpgradeReq MSHR misses
628 system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 1531 # number of ReadExReq MSHR misses
629 system.cpu.l2cache.ReadExReq_mshr_misses::total 1531 # number of ReadExReq MSHR misses
630 system.cpu.l2cache.demand_mshr_misses::cpu.inst 3404 # number of demand (read+write) MSHR misses
631 system.cpu.l2cache.demand_mshr_misses::cpu.data 1961 # number of demand (read+write) MSHR misses
632 system.cpu.l2cache.demand_mshr_misses::total 5365 # number of demand (read+write) MSHR misses
633 system.cpu.l2cache.overall_mshr_misses::cpu.inst 3404 # number of overall MSHR misses
634 system.cpu.l2cache.overall_mshr_misses::cpu.data 1961 # number of overall MSHR misses
635 system.cpu.l2cache.overall_mshr_misses::total 5365 # number of overall MSHR misses
636 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 122420067 # number of ReadReq MSHR miss cycles
637 system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 20567586 # number of ReadReq MSHR miss cycles
638 system.cpu.l2cache.ReadReq_mshr_miss_latency::total 142987653 # number of ReadReq MSHR miss cycles
639 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 1540154 # number of UpgradeReq MSHR miss cycles
640 system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 1540154 # number of UpgradeReq MSHR miss cycles
641 system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 48271230 # number of ReadExReq MSHR miss cycles
642 system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 48271230 # number of ReadExReq MSHR miss cycles
643 system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 122420067 # number of demand (read+write) MSHR miss cycles
644 system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 68838816 # number of demand (read+write) MSHR miss cycles
645 system.cpu.l2cache.demand_mshr_miss_latency::total 191258883 # number of demand (read+write) MSHR miss cycles
646 system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 122420067 # number of overall MSHR miss cycles
647 system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 68838816 # number of overall MSHR miss cycles
648 system.cpu.l2cache.overall_mshr_miss_latency::total 191258883 # number of overall MSHR miss cycles
649 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.515601 # mshr miss rate for ReadReq accesses
650 system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.938865 # mshr miss rate for ReadReq accesses
651 system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.543059 # mshr miss rate for ReadReq accesses
652 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for UpgradeReq accesses
653 system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 1 # mshr miss rate for UpgradeReq accesses
654 system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.995449 # mshr miss rate for ReadExReq accesses
655 system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.995449 # mshr miss rate for ReadExReq accesses
656 system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.515601 # mshr miss rate for demand accesses
657 system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.982465 # mshr miss rate for demand accesses
658 system.cpu.l2cache.demand_mshr_miss_rate::total 0.623982 # mshr miss rate for demand accesses
659 system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.515601 # mshr miss rate for overall accesses
660 system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.982465 # mshr miss rate for overall accesses
661 system.cpu.l2cache.overall_mshr_miss_rate::total 0.623982 # mshr miss rate for overall accesses
662 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 35963.591951 # average ReadReq mshr miss latency
663 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 47831.595349 # average ReadReq mshr miss latency
664 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 37294.640845 # average ReadReq mshr miss latency
665 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10001 # average UpgradeReq mshr miss latency
666 system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10001 # average UpgradeReq mshr miss latency
667 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 31529.216199 # average ReadExReq mshr miss latency
668 system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 31529.216199 # average ReadExReq mshr miss latency
669 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 35963.591951 # average overall mshr miss latency
670 system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 35103.934727 # average overall mshr miss latency
671 system.cpu.l2cache.demand_avg_mshr_miss_latency::total 35649.372414 # average overall mshr miss latency
672 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 35963.591951 # average overall mshr miss latency
673 system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 35103.934727 # average overall mshr miss latency
674 system.cpu.l2cache.overall_avg_mshr_miss_latency::total 35649.372414 # average overall mshr miss latency
675 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
676 system.cpu.dcache.replacements 54 # number of replacements
677 system.cpu.dcache.tagsinuse 1433.982512 # Cycle average of tags in use
678 system.cpu.dcache.total_refs 66194680 # Total number of references to valid blocks.
679 system.cpu.dcache.sampled_refs 1993 # Sample count of references to valid blocks.
680 system.cpu.dcache.avg_refs 33213.587556 # Average number of references to valid blocks.
681 system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
682 system.cpu.dcache.occ_blocks::cpu.data 1433.982512 # Average occupied blocks per requestor
683 system.cpu.dcache.occ_percent::cpu.data 0.350093 # Average percentage of cache occupancy
684 system.cpu.dcache.occ_percent::total 0.350093 # Average percentage of cache occupancy
685 system.cpu.dcache.ReadReq_hits::cpu.data 45680422 # number of ReadReq hits
686 system.cpu.dcache.ReadReq_hits::total 45680422 # number of ReadReq hits
687 system.cpu.dcache.WriteReq_hits::cpu.data 20514038 # number of WriteReq hits
688 system.cpu.dcache.WriteReq_hits::total 20514038 # number of WriteReq hits
689 system.cpu.dcache.demand_hits::cpu.data 66194460 # number of demand (read+write) hits
690 system.cpu.dcache.demand_hits::total 66194460 # number of demand (read+write) hits
691 system.cpu.dcache.overall_hits::cpu.data 66194460 # number of overall hits
692 system.cpu.dcache.overall_hits::total 66194460 # number of overall hits
693 system.cpu.dcache.ReadReq_misses::cpu.data 872 # number of ReadReq misses
694 system.cpu.dcache.ReadReq_misses::total 872 # number of ReadReq misses
695 system.cpu.dcache.WriteReq_misses::cpu.data 1693 # number of WriteReq misses
696 system.cpu.dcache.WriteReq_misses::total 1693 # number of WriteReq misses
697 system.cpu.dcache.demand_misses::cpu.data 2565 # number of demand (read+write) misses
698 system.cpu.dcache.demand_misses::total 2565 # number of demand (read+write) misses
699 system.cpu.dcache.overall_misses::cpu.data 2565 # number of overall misses
700 system.cpu.dcache.overall_misses::total 2565 # number of overall misses
701 system.cpu.dcache.ReadReq_miss_latency::cpu.data 43604500 # number of ReadReq miss cycles
702 system.cpu.dcache.ReadReq_miss_latency::total 43604500 # number of ReadReq miss cycles
703 system.cpu.dcache.WriteReq_miss_latency::cpu.data 76098000 # number of WriteReq miss cycles
704 system.cpu.dcache.WriteReq_miss_latency::total 76098000 # number of WriteReq miss cycles
705 system.cpu.dcache.demand_miss_latency::cpu.data 119702500 # number of demand (read+write) miss cycles
706 system.cpu.dcache.demand_miss_latency::total 119702500 # number of demand (read+write) miss cycles
707 system.cpu.dcache.overall_miss_latency::cpu.data 119702500 # number of overall miss cycles
708 system.cpu.dcache.overall_miss_latency::total 119702500 # number of overall miss cycles
709 system.cpu.dcache.ReadReq_accesses::cpu.data 45681294 # number of ReadReq accesses(hits+misses)
710 system.cpu.dcache.ReadReq_accesses::total 45681294 # number of ReadReq accesses(hits+misses)
711 system.cpu.dcache.WriteReq_accesses::cpu.data 20515731 # number of WriteReq accesses(hits+misses)
712 system.cpu.dcache.WriteReq_accesses::total 20515731 # number of WriteReq accesses(hits+misses)
713 system.cpu.dcache.demand_accesses::cpu.data 66197025 # number of demand (read+write) accesses
714 system.cpu.dcache.demand_accesses::total 66197025 # number of demand (read+write) accesses
715 system.cpu.dcache.overall_accesses::cpu.data 66197025 # number of overall (read+write) accesses
716 system.cpu.dcache.overall_accesses::total 66197025 # number of overall (read+write) accesses
717 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.000019 # miss rate for ReadReq accesses
718 system.cpu.dcache.ReadReq_miss_rate::total 0.000019 # miss rate for ReadReq accesses
719 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.000083 # miss rate for WriteReq accesses
720 system.cpu.dcache.WriteReq_miss_rate::total 0.000083 # miss rate for WriteReq accesses
721 system.cpu.dcache.demand_miss_rate::cpu.data 0.000039 # miss rate for demand accesses
722 system.cpu.dcache.demand_miss_rate::total 0.000039 # miss rate for demand accesses
723 system.cpu.dcache.overall_miss_rate::cpu.data 0.000039 # miss rate for overall accesses
724 system.cpu.dcache.overall_miss_rate::total 0.000039 # miss rate for overall accesses
725 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 50005.160550 # average ReadReq miss latency
726 system.cpu.dcache.ReadReq_avg_miss_latency::total 50005.160550 # average ReadReq miss latency
727 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 44948.611931 # average WriteReq miss latency
728 system.cpu.dcache.WriteReq_avg_miss_latency::total 44948.611931 # average WriteReq miss latency
729 system.cpu.dcache.demand_avg_miss_latency::cpu.data 46667.641326 # average overall miss latency
730 system.cpu.dcache.demand_avg_miss_latency::total 46667.641326 # average overall miss latency
731 system.cpu.dcache.overall_avg_miss_latency::cpu.data 46667.641326 # average overall miss latency
732 system.cpu.dcache.overall_avg_miss_latency::total 46667.641326 # average overall miss latency
733 system.cpu.dcache.blocked_cycles::no_mshrs 170 # number of cycles access was blocked
734 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
735 system.cpu.dcache.blocked::no_mshrs 3 # number of cycles access was blocked
736 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
737 system.cpu.dcache.avg_blocked_cycles::no_mshrs 56.666667 # average number of cycles each access was blocked
738 system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
739 system.cpu.dcache.fast_writes 0 # number of fast writes performed
740 system.cpu.dcache.cache_copies 0 # number of cache copies performed
741 system.cpu.dcache.writebacks::writebacks 13 # number of writebacks
742 system.cpu.dcache.writebacks::total 13 # number of writebacks
743 system.cpu.dcache.ReadReq_mshr_hits::cpu.data 414 # number of ReadReq MSHR hits
744 system.cpu.dcache.ReadReq_mshr_hits::total 414 # number of ReadReq MSHR hits
745 system.cpu.dcache.WriteReq_mshr_hits::cpu.data 1 # number of WriteReq MSHR hits
746 system.cpu.dcache.WriteReq_mshr_hits::total 1 # number of WriteReq MSHR hits
747 system.cpu.dcache.demand_mshr_hits::cpu.data 415 # number of demand (read+write) MSHR hits
748 system.cpu.dcache.demand_mshr_hits::total 415 # number of demand (read+write) MSHR hits
749 system.cpu.dcache.overall_mshr_hits::cpu.data 415 # number of overall MSHR hits
750 system.cpu.dcache.overall_mshr_hits::total 415 # number of overall MSHR hits
751 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 458 # number of ReadReq MSHR misses
752 system.cpu.dcache.ReadReq_mshr_misses::total 458 # number of ReadReq MSHR misses
753 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 1692 # number of WriteReq MSHR misses
754 system.cpu.dcache.WriteReq_mshr_misses::total 1692 # number of WriteReq MSHR misses
755 system.cpu.dcache.demand_mshr_misses::cpu.data 2150 # number of demand (read+write) MSHR misses
756 system.cpu.dcache.demand_mshr_misses::total 2150 # number of demand (read+write) MSHR misses
757 system.cpu.dcache.overall_mshr_misses::cpu.data 2150 # number of overall MSHR misses
758 system.cpu.dcache.overall_mshr_misses::total 2150 # number of overall MSHR misses
759 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 26607000 # number of ReadReq MSHR miss cycles
760 system.cpu.dcache.ReadReq_mshr_miss_latency::total 26607000 # number of ReadReq MSHR miss cycles
761 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 72678500 # number of WriteReq MSHR miss cycles
762 system.cpu.dcache.WriteReq_mshr_miss_latency::total 72678500 # number of WriteReq MSHR miss cycles
763 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 99285500 # number of demand (read+write) MSHR miss cycles
764 system.cpu.dcache.demand_mshr_miss_latency::total 99285500 # number of demand (read+write) MSHR miss cycles
765 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 99285500 # number of overall MSHR miss cycles
766 system.cpu.dcache.overall_mshr_miss_latency::total 99285500 # number of overall MSHR miss cycles
767 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.000010 # mshr miss rate for ReadReq accesses
768 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.000010 # mshr miss rate for ReadReq accesses
769 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.000082 # mshr miss rate for WriteReq accesses
770 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.000082 # mshr miss rate for WriteReq accesses
771 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for demand accesses
772 system.cpu.dcache.demand_mshr_miss_rate::total 0.000032 # mshr miss rate for demand accesses
773 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.000032 # mshr miss rate for overall accesses
774 system.cpu.dcache.overall_mshr_miss_rate::total 0.000032 # mshr miss rate for overall accesses
775 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 58093.886463 # average ReadReq mshr miss latency
776 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 58093.886463 # average ReadReq mshr miss latency
777 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 42954.196217 # average WriteReq mshr miss latency
778 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 42954.196217 # average WriteReq mshr miss latency
779 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 46179.302326 # average overall mshr miss latency
780 system.cpu.dcache.demand_avg_mshr_miss_latency::total 46179.302326 # average overall mshr miss latency
781 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 46179.302326 # average overall mshr miss latency
782 system.cpu.dcache.overall_avg_mshr_miss_latency::total 46179.302326 # average overall mshr miss latency
783 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
784
785 ---------- End Simulation Statistics ----------