Merge 141.212.106.238:/home/gblack/m5/newmem_bus
[gem5.git] / tests / quick / 00.hello / ref / alpha / linux / simple-timing / m5stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 host_inst_rate 8293 # Simulator instruction rate (inst/s)
4 host_mem_usage 179892 # Number of bytes of host memory used
5 host_seconds 0.68 # Real time elapsed on the host
6 host_tick_rate 2595779 # Simulator tick rate (ticks/s)
7 sim_freq 1000000000000 # Frequency of simulated ticks
8 sim_insts 5642 # Number of instructions simulated
9 sim_seconds 0.000002 # Number of seconds simulated
10 sim_ticks 1767066 # Number of ticks simulated
11 system.cpu.dcache.ReadReq_accesses 979 # number of ReadReq accesses(hits+misses)
12 system.cpu.dcache.ReadReq_avg_miss_latency 3990.760870 # average ReadReq miss latency
13 system.cpu.dcache.ReadReq_avg_mshr_miss_latency 2990.760870 # average ReadReq mshr miss latency
14 system.cpu.dcache.ReadReq_hits 887 # number of ReadReq hits
15 system.cpu.dcache.ReadReq_miss_latency 367150 # number of ReadReq miss cycles
16 system.cpu.dcache.ReadReq_miss_rate 0.093973 # miss rate for ReadReq accesses
17 system.cpu.dcache.ReadReq_misses 92 # number of ReadReq misses
18 system.cpu.dcache.ReadReq_mshr_miss_latency 275150 # number of ReadReq MSHR miss cycles
19 system.cpu.dcache.ReadReq_mshr_miss_rate 0.093973 # mshr miss rate for ReadReq accesses
20 system.cpu.dcache.ReadReq_mshr_misses 92 # number of ReadReq MSHR misses
21 system.cpu.dcache.WriteReq_accesses 812 # number of WriteReq accesses(hits+misses)
22 system.cpu.dcache.WriteReq_avg_miss_latency 3977.109589 # average WriteReq miss latency
23 system.cpu.dcache.WriteReq_avg_mshr_miss_latency 2977.109589 # average WriteReq mshr miss latency
24 system.cpu.dcache.WriteReq_hits 739 # number of WriteReq hits
25 system.cpu.dcache.WriteReq_miss_latency 290329 # number of WriteReq miss cycles
26 system.cpu.dcache.WriteReq_miss_rate 0.089901 # miss rate for WriteReq accesses
27 system.cpu.dcache.WriteReq_misses 73 # number of WriteReq misses
28 system.cpu.dcache.WriteReq_mshr_miss_latency 217329 # number of WriteReq MSHR miss cycles
29 system.cpu.dcache.WriteReq_mshr_miss_rate 0.089901 # mshr miss rate for WriteReq accesses
30 system.cpu.dcache.WriteReq_mshr_misses 73 # number of WriteReq MSHR misses
31 system.cpu.dcache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
32 system.cpu.dcache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
33 system.cpu.dcache.avg_refs 9.854545 # Average number of references to valid blocks.
34 system.cpu.dcache.blocked_no_mshrs 0 # number of cycles access was blocked
35 system.cpu.dcache.blocked_no_targets 0 # number of cycles access was blocked
36 system.cpu.dcache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
37 system.cpu.dcache.blocked_cycles_no_targets 0 # number of cycles access was blocked
38 system.cpu.dcache.cache_copies 0 # number of cache copies performed
39 system.cpu.dcache.demand_accesses 1791 # number of demand (read+write) accesses
40 system.cpu.dcache.demand_avg_miss_latency 3984.721212 # average overall miss latency
41 system.cpu.dcache.demand_avg_mshr_miss_latency 2984.721212 # average overall mshr miss latency
42 system.cpu.dcache.demand_hits 1626 # number of demand (read+write) hits
43 system.cpu.dcache.demand_miss_latency 657479 # number of demand (read+write) miss cycles
44 system.cpu.dcache.demand_miss_rate 0.092127 # miss rate for demand accesses
45 system.cpu.dcache.demand_misses 165 # number of demand (read+write) misses
46 system.cpu.dcache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
47 system.cpu.dcache.demand_mshr_miss_latency 492479 # number of demand (read+write) MSHR miss cycles
48 system.cpu.dcache.demand_mshr_miss_rate 0.092127 # mshr miss rate for demand accesses
49 system.cpu.dcache.demand_mshr_misses 165 # number of demand (read+write) MSHR misses
50 system.cpu.dcache.fast_writes 0 # number of fast writes performed
51 system.cpu.dcache.mshr_cap_events 0 # number of times MSHR cap was activated
52 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
53 system.cpu.dcache.overall_accesses 1791 # number of overall (read+write) accesses
54 system.cpu.dcache.overall_avg_miss_latency 3984.721212 # average overall miss latency
55 system.cpu.dcache.overall_avg_mshr_miss_latency 2984.721212 # average overall mshr miss latency
56 system.cpu.dcache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
57 system.cpu.dcache.overall_hits 1626 # number of overall hits
58 system.cpu.dcache.overall_miss_latency 657479 # number of overall miss cycles
59 system.cpu.dcache.overall_miss_rate 0.092127 # miss rate for overall accesses
60 system.cpu.dcache.overall_misses 165 # number of overall misses
61 system.cpu.dcache.overall_mshr_hits 0 # number of overall MSHR hits
62 system.cpu.dcache.overall_mshr_miss_latency 492479 # number of overall MSHR miss cycles
63 system.cpu.dcache.overall_mshr_miss_rate 0.092127 # mshr miss rate for overall accesses
64 system.cpu.dcache.overall_mshr_misses 165 # number of overall MSHR misses
65 system.cpu.dcache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
66 system.cpu.dcache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
67 system.cpu.dcache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
68 system.cpu.dcache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
69 system.cpu.dcache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
70 system.cpu.dcache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
71 system.cpu.dcache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
72 system.cpu.dcache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
73 system.cpu.dcache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
74 system.cpu.dcache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
75 system.cpu.dcache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
76 system.cpu.dcache.replacements 0 # number of replacements
77 system.cpu.dcache.sampled_refs 165 # Sample count of references to valid blocks.
78 system.cpu.dcache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
79 system.cpu.dcache.tagsinuse 97.858233 # Cycle average of tags in use
80 system.cpu.dcache.total_refs 1626 # Total number of references to valid blocks.
81 system.cpu.dcache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
82 system.cpu.dcache.writebacks 0 # number of writebacks
83 system.cpu.icache.ReadReq_accesses 5643 # number of ReadReq accesses(hits+misses)
84 system.cpu.icache.ReadReq_avg_miss_latency 3980.490975 # average ReadReq miss latency
85 system.cpu.icache.ReadReq_avg_mshr_miss_latency 2980.490975 # average ReadReq mshr miss latency
86 system.cpu.icache.ReadReq_hits 5366 # number of ReadReq hits
87 system.cpu.icache.ReadReq_miss_latency 1102596 # number of ReadReq miss cycles
88 system.cpu.icache.ReadReq_miss_rate 0.049087 # miss rate for ReadReq accesses
89 system.cpu.icache.ReadReq_misses 277 # number of ReadReq misses
90 system.cpu.icache.ReadReq_mshr_miss_latency 825596 # number of ReadReq MSHR miss cycles
91 system.cpu.icache.ReadReq_mshr_miss_rate 0.049087 # mshr miss rate for ReadReq accesses
92 system.cpu.icache.ReadReq_mshr_misses 277 # number of ReadReq MSHR misses
93 system.cpu.icache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
94 system.cpu.icache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
95 system.cpu.icache.avg_refs 19.371841 # Average number of references to valid blocks.
96 system.cpu.icache.blocked_no_mshrs 0 # number of cycles access was blocked
97 system.cpu.icache.blocked_no_targets 0 # number of cycles access was blocked
98 system.cpu.icache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
99 system.cpu.icache.blocked_cycles_no_targets 0 # number of cycles access was blocked
100 system.cpu.icache.cache_copies 0 # number of cache copies performed
101 system.cpu.icache.demand_accesses 5643 # number of demand (read+write) accesses
102 system.cpu.icache.demand_avg_miss_latency 3980.490975 # average overall miss latency
103 system.cpu.icache.demand_avg_mshr_miss_latency 2980.490975 # average overall mshr miss latency
104 system.cpu.icache.demand_hits 5366 # number of demand (read+write) hits
105 system.cpu.icache.demand_miss_latency 1102596 # number of demand (read+write) miss cycles
106 system.cpu.icache.demand_miss_rate 0.049087 # miss rate for demand accesses
107 system.cpu.icache.demand_misses 277 # number of demand (read+write) misses
108 system.cpu.icache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
109 system.cpu.icache.demand_mshr_miss_latency 825596 # number of demand (read+write) MSHR miss cycles
110 system.cpu.icache.demand_mshr_miss_rate 0.049087 # mshr miss rate for demand accesses
111 system.cpu.icache.demand_mshr_misses 277 # number of demand (read+write) MSHR misses
112 system.cpu.icache.fast_writes 0 # number of fast writes performed
113 system.cpu.icache.mshr_cap_events 0 # number of times MSHR cap was activated
114 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
115 system.cpu.icache.overall_accesses 5643 # number of overall (read+write) accesses
116 system.cpu.icache.overall_avg_miss_latency 3980.490975 # average overall miss latency
117 system.cpu.icache.overall_avg_mshr_miss_latency 2980.490975 # average overall mshr miss latency
118 system.cpu.icache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
119 system.cpu.icache.overall_hits 5366 # number of overall hits
120 system.cpu.icache.overall_miss_latency 1102596 # number of overall miss cycles
121 system.cpu.icache.overall_miss_rate 0.049087 # miss rate for overall accesses
122 system.cpu.icache.overall_misses 277 # number of overall misses
123 system.cpu.icache.overall_mshr_hits 0 # number of overall MSHR hits
124 system.cpu.icache.overall_mshr_miss_latency 825596 # number of overall MSHR miss cycles
125 system.cpu.icache.overall_mshr_miss_rate 0.049087 # mshr miss rate for overall accesses
126 system.cpu.icache.overall_mshr_misses 277 # number of overall MSHR misses
127 system.cpu.icache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
128 system.cpu.icache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
129 system.cpu.icache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
130 system.cpu.icache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
131 system.cpu.icache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
132 system.cpu.icache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
133 system.cpu.icache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
134 system.cpu.icache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
135 system.cpu.icache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
136 system.cpu.icache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
137 system.cpu.icache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
138 system.cpu.icache.replacements 0 # number of replacements
139 system.cpu.icache.sampled_refs 277 # Sample count of references to valid blocks.
140 system.cpu.icache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
141 system.cpu.icache.tagsinuse 122.802112 # Cycle average of tags in use
142 system.cpu.icache.total_refs 5366 # Total number of references to valid blocks.
143 system.cpu.icache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
144 system.cpu.icache.writebacks 0 # number of writebacks
145 system.cpu.idle_fraction 0 # Percentage of idle cycles
146 system.cpu.l2cache.ReadReq_accesses 442 # number of ReadReq accesses(hits+misses)
147 system.cpu.l2cache.ReadReq_avg_miss_latency 2984.340136 # average ReadReq miss latency
148 system.cpu.l2cache.ReadReq_avg_mshr_miss_latency 1983.340136 # average ReadReq mshr miss latency
149 system.cpu.l2cache.ReadReq_hits 1 # number of ReadReq hits
150 system.cpu.l2cache.ReadReq_miss_latency 1316094 # number of ReadReq miss cycles
151 system.cpu.l2cache.ReadReq_miss_rate 0.997738 # miss rate for ReadReq accesses
152 system.cpu.l2cache.ReadReq_misses 441 # number of ReadReq misses
153 system.cpu.l2cache.ReadReq_mshr_miss_latency 874653 # number of ReadReq MSHR miss cycles
154 system.cpu.l2cache.ReadReq_mshr_miss_rate 0.997738 # mshr miss rate for ReadReq accesses
155 system.cpu.l2cache.ReadReq_mshr_misses 441 # number of ReadReq MSHR misses
156 system.cpu.l2cache.avg_blocked_cycles_no_mshrs <err: div-0> # average number of cycles each access was blocked
157 system.cpu.l2cache.avg_blocked_cycles_no_targets <err: div-0> # average number of cycles each access was blocked
158 system.cpu.l2cache.avg_refs 0.002268 # Average number of references to valid blocks.
159 system.cpu.l2cache.blocked_no_mshrs 0 # number of cycles access was blocked
160 system.cpu.l2cache.blocked_no_targets 0 # number of cycles access was blocked
161 system.cpu.l2cache.blocked_cycles_no_mshrs 0 # number of cycles access was blocked
162 system.cpu.l2cache.blocked_cycles_no_targets 0 # number of cycles access was blocked
163 system.cpu.l2cache.cache_copies 0 # number of cache copies performed
164 system.cpu.l2cache.demand_accesses 442 # number of demand (read+write) accesses
165 system.cpu.l2cache.demand_avg_miss_latency 2984.340136 # average overall miss latency
166 system.cpu.l2cache.demand_avg_mshr_miss_latency 1983.340136 # average overall mshr miss latency
167 system.cpu.l2cache.demand_hits 1 # number of demand (read+write) hits
168 system.cpu.l2cache.demand_miss_latency 1316094 # number of demand (read+write) miss cycles
169 system.cpu.l2cache.demand_miss_rate 0.997738 # miss rate for demand accesses
170 system.cpu.l2cache.demand_misses 441 # number of demand (read+write) misses
171 system.cpu.l2cache.demand_mshr_hits 0 # number of demand (read+write) MSHR hits
172 system.cpu.l2cache.demand_mshr_miss_latency 874653 # number of demand (read+write) MSHR miss cycles
173 system.cpu.l2cache.demand_mshr_miss_rate 0.997738 # mshr miss rate for demand accesses
174 system.cpu.l2cache.demand_mshr_misses 441 # number of demand (read+write) MSHR misses
175 system.cpu.l2cache.fast_writes 0 # number of fast writes performed
176 system.cpu.l2cache.mshr_cap_events 0 # number of times MSHR cap was activated
177 system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
178 system.cpu.l2cache.overall_accesses 442 # number of overall (read+write) accesses
179 system.cpu.l2cache.overall_avg_miss_latency 2984.340136 # average overall miss latency
180 system.cpu.l2cache.overall_avg_mshr_miss_latency 1983.340136 # average overall mshr miss latency
181 system.cpu.l2cache.overall_avg_mshr_uncacheable_latency no value # average overall mshr uncacheable latency
182 system.cpu.l2cache.overall_hits 1 # number of overall hits
183 system.cpu.l2cache.overall_miss_latency 1316094 # number of overall miss cycles
184 system.cpu.l2cache.overall_miss_rate 0.997738 # miss rate for overall accesses
185 system.cpu.l2cache.overall_misses 441 # number of overall misses
186 system.cpu.l2cache.overall_mshr_hits 0 # number of overall MSHR hits
187 system.cpu.l2cache.overall_mshr_miss_latency 874653 # number of overall MSHR miss cycles
188 system.cpu.l2cache.overall_mshr_miss_rate 0.997738 # mshr miss rate for overall accesses
189 system.cpu.l2cache.overall_mshr_misses 441 # number of overall MSHR misses
190 system.cpu.l2cache.overall_mshr_uncacheable_latency 0 # number of overall MSHR uncacheable cycles
191 system.cpu.l2cache.overall_mshr_uncacheable_misses 0 # number of overall MSHR uncacheable misses
192 system.cpu.l2cache.prefetcher.num_hwpf_already_in_cache 0 # number of hwpf that were already in the cache
193 system.cpu.l2cache.prefetcher.num_hwpf_already_in_mshr 0 # number of hwpf that were already in mshr
194 system.cpu.l2cache.prefetcher.num_hwpf_already_in_prefetcher 0 # number of hwpf that were already in the prefetch queue
195 system.cpu.l2cache.prefetcher.num_hwpf_evicted 0 # number of hwpf removed due to no buffer left
196 system.cpu.l2cache.prefetcher.num_hwpf_identified 0 # number of hwpf identified
197 system.cpu.l2cache.prefetcher.num_hwpf_issued 0 # number of hwpf issued
198 system.cpu.l2cache.prefetcher.num_hwpf_removed_MSHR_hit 0 # number of hwpf removed because MSHR allocated
199 system.cpu.l2cache.prefetcher.num_hwpf_span_page 0 # number of hwpf spanning a virtual page
200 system.cpu.l2cache.prefetcher.num_hwpf_squashed_from_miss 0 # number of hwpf that got squashed due to a miss aborting calculation time
201 system.cpu.l2cache.replacements 0 # number of replacements
202 system.cpu.l2cache.sampled_refs 441 # Sample count of references to valid blocks.
203 system.cpu.l2cache.soft_prefetch_mshr_full 0 # number of mshr full events for SW prefetching instrutions
204 system.cpu.l2cache.tagsinuse 220.802916 # Cycle average of tags in use
205 system.cpu.l2cache.total_refs 1 # Total number of references to valid blocks.
206 system.cpu.l2cache.warmup_cycle 0 # Cycle when the warmup percentage was hit.
207 system.cpu.l2cache.writebacks 0 # number of writebacks
208 system.cpu.not_idle_fraction 1 # Percentage of non-idle cycles
209 system.cpu.numCycles 1767066 # number of cpu cycles simulated
210 system.cpu.num_insts 5642 # Number of instructions executed
211 system.cpu.num_refs 1792 # Number of memory references
212 system.cpu.workload.PROG:num_syscalls 17 # Number of system calls
213
214 ---------- End Simulation Statistics ----------