1ed23b1515af189f838ebfe16c27a4db73c16faf
[gem5.git] / tests / quick / se / 03.learning-gem5 / ref / x86 / linux / learning-gem5-p1-two-level / stats.txt
1
2 ---------- Begin Simulation Statistics ----------
3 sim_seconds 0.000056 # Number of seconds simulated
4 sim_ticks 55844000 # Number of ticks simulated
5 final_tick 55844000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset)
6 sim_freq 1000000000000 # Frequency of simulated ticks
7 host_inst_rate 94366 # Simulator instruction rate (inst/s)
8 host_op_rate 170344 # Simulator op (including micro ops) rate (op/s)
9 host_tick_rate 922046609 # Simulator tick rate (ticks/s)
10 host_mem_usage 693228 # Number of bytes of host memory used
11 host_seconds 0.06 # Real time elapsed on the host
12 sim_insts 5712 # Number of instructions simulated
13 sim_ops 10314 # Number of ops (including micro ops) simulated
14 system.clk_domain.voltage_domain.voltage 1 # Voltage in Volts
15 system.clk_domain.clock 1000 # Clock period in ticks
16 system.mem_ctrl.bytes_read::cpu.inst 14656 # Number of bytes read from this memory
17 system.mem_ctrl.bytes_read::cpu.data 8640 # Number of bytes read from this memory
18 system.mem_ctrl.bytes_read::total 23296 # Number of bytes read from this memory
19 system.mem_ctrl.bytes_inst_read::cpu.inst 14656 # Number of instructions bytes read from this memory
20 system.mem_ctrl.bytes_inst_read::total 14656 # Number of instructions bytes read from this memory
21 system.mem_ctrl.num_reads::cpu.inst 229 # Number of read requests responded to by this memory
22 system.mem_ctrl.num_reads::cpu.data 135 # Number of read requests responded to by this memory
23 system.mem_ctrl.num_reads::total 364 # Number of read requests responded to by this memory
24 system.mem_ctrl.bw_read::cpu.inst 262445384 # Total read bandwidth from this memory (bytes/s)
25 system.mem_ctrl.bw_read::cpu.data 154716711 # Total read bandwidth from this memory (bytes/s)
26 system.mem_ctrl.bw_read::total 417162094 # Total read bandwidth from this memory (bytes/s)
27 system.mem_ctrl.bw_inst_read::cpu.inst 262445384 # Instruction read bandwidth from this memory (bytes/s)
28 system.mem_ctrl.bw_inst_read::total 262445384 # Instruction read bandwidth from this memory (bytes/s)
29 system.mem_ctrl.bw_total::cpu.inst 262445384 # Total bandwidth to/from this memory (bytes/s)
30 system.mem_ctrl.bw_total::cpu.data 154716711 # Total bandwidth to/from this memory (bytes/s)
31 system.mem_ctrl.bw_total::total 417162094 # Total bandwidth to/from this memory (bytes/s)
32 system.mem_ctrl.readReqs 364 # Number of read requests accepted
33 system.mem_ctrl.writeReqs 0 # Number of write requests accepted
34 system.mem_ctrl.readBursts 364 # Number of DRAM read bursts, including those serviced by the write queue
35 system.mem_ctrl.writeBursts 0 # Number of DRAM write bursts, including those merged in the write queue
36 system.mem_ctrl.bytesReadDRAM 23296 # Total number of bytes read from DRAM
37 system.mem_ctrl.bytesReadWrQ 0 # Total number of bytes read from write queue
38 system.mem_ctrl.bytesWritten 0 # Total number of bytes written to DRAM
39 system.mem_ctrl.bytesReadSys 23296 # Total read bytes from the system interface side
40 system.mem_ctrl.bytesWrittenSys 0 # Total written bytes from the system interface side
41 system.mem_ctrl.servicedByWrQ 0 # Number of DRAM read bursts serviced by the write queue
42 system.mem_ctrl.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one
43 system.mem_ctrl.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write
44 system.mem_ctrl.perBankRdBursts::0 30 # Per bank write bursts
45 system.mem_ctrl.perBankRdBursts::1 1 # Per bank write bursts
46 system.mem_ctrl.perBankRdBursts::2 5 # Per bank write bursts
47 system.mem_ctrl.perBankRdBursts::3 8 # Per bank write bursts
48 system.mem_ctrl.perBankRdBursts::4 43 # Per bank write bursts
49 system.mem_ctrl.perBankRdBursts::5 40 # Per bank write bursts
50 system.mem_ctrl.perBankRdBursts::6 13 # Per bank write bursts
51 system.mem_ctrl.perBankRdBursts::7 24 # Per bank write bursts
52 system.mem_ctrl.perBankRdBursts::8 17 # Per bank write bursts
53 system.mem_ctrl.perBankRdBursts::9 71 # Per bank write bursts
54 system.mem_ctrl.perBankRdBursts::10 62 # Per bank write bursts
55 system.mem_ctrl.perBankRdBursts::11 14 # Per bank write bursts
56 system.mem_ctrl.perBankRdBursts::12 2 # Per bank write bursts
57 system.mem_ctrl.perBankRdBursts::13 14 # Per bank write bursts
58 system.mem_ctrl.perBankRdBursts::14 4 # Per bank write bursts
59 system.mem_ctrl.perBankRdBursts::15 16 # Per bank write bursts
60 system.mem_ctrl.perBankWrBursts::0 0 # Per bank write bursts
61 system.mem_ctrl.perBankWrBursts::1 0 # Per bank write bursts
62 system.mem_ctrl.perBankWrBursts::2 0 # Per bank write bursts
63 system.mem_ctrl.perBankWrBursts::3 0 # Per bank write bursts
64 system.mem_ctrl.perBankWrBursts::4 0 # Per bank write bursts
65 system.mem_ctrl.perBankWrBursts::5 0 # Per bank write bursts
66 system.mem_ctrl.perBankWrBursts::6 0 # Per bank write bursts
67 system.mem_ctrl.perBankWrBursts::7 0 # Per bank write bursts
68 system.mem_ctrl.perBankWrBursts::8 0 # Per bank write bursts
69 system.mem_ctrl.perBankWrBursts::9 0 # Per bank write bursts
70 system.mem_ctrl.perBankWrBursts::10 0 # Per bank write bursts
71 system.mem_ctrl.perBankWrBursts::11 0 # Per bank write bursts
72 system.mem_ctrl.perBankWrBursts::12 0 # Per bank write bursts
73 system.mem_ctrl.perBankWrBursts::13 0 # Per bank write bursts
74 system.mem_ctrl.perBankWrBursts::14 0 # Per bank write bursts
75 system.mem_ctrl.perBankWrBursts::15 0 # Per bank write bursts
76 system.mem_ctrl.numRdRetry 0 # Number of times read queue was full causing retry
77 system.mem_ctrl.numWrRetry 0 # Number of times write queue was full causing retry
78 system.mem_ctrl.totGap 55714000 # Total gap between requests
79 system.mem_ctrl.readPktSize::0 0 # Read request sizes (log2)
80 system.mem_ctrl.readPktSize::1 0 # Read request sizes (log2)
81 system.mem_ctrl.readPktSize::2 0 # Read request sizes (log2)
82 system.mem_ctrl.readPktSize::3 0 # Read request sizes (log2)
83 system.mem_ctrl.readPktSize::4 0 # Read request sizes (log2)
84 system.mem_ctrl.readPktSize::5 0 # Read request sizes (log2)
85 system.mem_ctrl.readPktSize::6 364 # Read request sizes (log2)
86 system.mem_ctrl.writePktSize::0 0 # Write request sizes (log2)
87 system.mem_ctrl.writePktSize::1 0 # Write request sizes (log2)
88 system.mem_ctrl.writePktSize::2 0 # Write request sizes (log2)
89 system.mem_ctrl.writePktSize::3 0 # Write request sizes (log2)
90 system.mem_ctrl.writePktSize::4 0 # Write request sizes (log2)
91 system.mem_ctrl.writePktSize::5 0 # Write request sizes (log2)
92 system.mem_ctrl.writePktSize::6 0 # Write request sizes (log2)
93 system.mem_ctrl.rdQLenPdf::0 364 # What read queue length does an incoming req see
94 system.mem_ctrl.rdQLenPdf::1 0 # What read queue length does an incoming req see
95 system.mem_ctrl.rdQLenPdf::2 0 # What read queue length does an incoming req see
96 system.mem_ctrl.rdQLenPdf::3 0 # What read queue length does an incoming req see
97 system.mem_ctrl.rdQLenPdf::4 0 # What read queue length does an incoming req see
98 system.mem_ctrl.rdQLenPdf::5 0 # What read queue length does an incoming req see
99 system.mem_ctrl.rdQLenPdf::6 0 # What read queue length does an incoming req see
100 system.mem_ctrl.rdQLenPdf::7 0 # What read queue length does an incoming req see
101 system.mem_ctrl.rdQLenPdf::8 0 # What read queue length does an incoming req see
102 system.mem_ctrl.rdQLenPdf::9 0 # What read queue length does an incoming req see
103 system.mem_ctrl.rdQLenPdf::10 0 # What read queue length does an incoming req see
104 system.mem_ctrl.rdQLenPdf::11 0 # What read queue length does an incoming req see
105 system.mem_ctrl.rdQLenPdf::12 0 # What read queue length does an incoming req see
106 system.mem_ctrl.rdQLenPdf::13 0 # What read queue length does an incoming req see
107 system.mem_ctrl.rdQLenPdf::14 0 # What read queue length does an incoming req see
108 system.mem_ctrl.rdQLenPdf::15 0 # What read queue length does an incoming req see
109 system.mem_ctrl.rdQLenPdf::16 0 # What read queue length does an incoming req see
110 system.mem_ctrl.rdQLenPdf::17 0 # What read queue length does an incoming req see
111 system.mem_ctrl.rdQLenPdf::18 0 # What read queue length does an incoming req see
112 system.mem_ctrl.rdQLenPdf::19 0 # What read queue length does an incoming req see
113 system.mem_ctrl.rdQLenPdf::20 0 # What read queue length does an incoming req see
114 system.mem_ctrl.rdQLenPdf::21 0 # What read queue length does an incoming req see
115 system.mem_ctrl.rdQLenPdf::22 0 # What read queue length does an incoming req see
116 system.mem_ctrl.rdQLenPdf::23 0 # What read queue length does an incoming req see
117 system.mem_ctrl.rdQLenPdf::24 0 # What read queue length does an incoming req see
118 system.mem_ctrl.rdQLenPdf::25 0 # What read queue length does an incoming req see
119 system.mem_ctrl.rdQLenPdf::26 0 # What read queue length does an incoming req see
120 system.mem_ctrl.rdQLenPdf::27 0 # What read queue length does an incoming req see
121 system.mem_ctrl.rdQLenPdf::28 0 # What read queue length does an incoming req see
122 system.mem_ctrl.rdQLenPdf::29 0 # What read queue length does an incoming req see
123 system.mem_ctrl.rdQLenPdf::30 0 # What read queue length does an incoming req see
124 system.mem_ctrl.rdQLenPdf::31 0 # What read queue length does an incoming req see
125 system.mem_ctrl.wrQLenPdf::0 0 # What write queue length does an incoming req see
126 system.mem_ctrl.wrQLenPdf::1 0 # What write queue length does an incoming req see
127 system.mem_ctrl.wrQLenPdf::2 0 # What write queue length does an incoming req see
128 system.mem_ctrl.wrQLenPdf::3 0 # What write queue length does an incoming req see
129 system.mem_ctrl.wrQLenPdf::4 0 # What write queue length does an incoming req see
130 system.mem_ctrl.wrQLenPdf::5 0 # What write queue length does an incoming req see
131 system.mem_ctrl.wrQLenPdf::6 0 # What write queue length does an incoming req see
132 system.mem_ctrl.wrQLenPdf::7 0 # What write queue length does an incoming req see
133 system.mem_ctrl.wrQLenPdf::8 0 # What write queue length does an incoming req see
134 system.mem_ctrl.wrQLenPdf::9 0 # What write queue length does an incoming req see
135 system.mem_ctrl.wrQLenPdf::10 0 # What write queue length does an incoming req see
136 system.mem_ctrl.wrQLenPdf::11 0 # What write queue length does an incoming req see
137 system.mem_ctrl.wrQLenPdf::12 0 # What write queue length does an incoming req see
138 system.mem_ctrl.wrQLenPdf::13 0 # What write queue length does an incoming req see
139 system.mem_ctrl.wrQLenPdf::14 0 # What write queue length does an incoming req see
140 system.mem_ctrl.wrQLenPdf::15 0 # What write queue length does an incoming req see
141 system.mem_ctrl.wrQLenPdf::16 0 # What write queue length does an incoming req see
142 system.mem_ctrl.wrQLenPdf::17 0 # What write queue length does an incoming req see
143 system.mem_ctrl.wrQLenPdf::18 0 # What write queue length does an incoming req see
144 system.mem_ctrl.wrQLenPdf::19 0 # What write queue length does an incoming req see
145 system.mem_ctrl.wrQLenPdf::20 0 # What write queue length does an incoming req see
146 system.mem_ctrl.wrQLenPdf::21 0 # What write queue length does an incoming req see
147 system.mem_ctrl.wrQLenPdf::22 0 # What write queue length does an incoming req see
148 system.mem_ctrl.wrQLenPdf::23 0 # What write queue length does an incoming req see
149 system.mem_ctrl.wrQLenPdf::24 0 # What write queue length does an incoming req see
150 system.mem_ctrl.wrQLenPdf::25 0 # What write queue length does an incoming req see
151 system.mem_ctrl.wrQLenPdf::26 0 # What write queue length does an incoming req see
152 system.mem_ctrl.wrQLenPdf::27 0 # What write queue length does an incoming req see
153 system.mem_ctrl.wrQLenPdf::28 0 # What write queue length does an incoming req see
154 system.mem_ctrl.wrQLenPdf::29 0 # What write queue length does an incoming req see
155 system.mem_ctrl.wrQLenPdf::30 0 # What write queue length does an incoming req see
156 system.mem_ctrl.wrQLenPdf::31 0 # What write queue length does an incoming req see
157 system.mem_ctrl.wrQLenPdf::32 0 # What write queue length does an incoming req see
158 system.mem_ctrl.wrQLenPdf::33 0 # What write queue length does an incoming req see
159 system.mem_ctrl.wrQLenPdf::34 0 # What write queue length does an incoming req see
160 system.mem_ctrl.wrQLenPdf::35 0 # What write queue length does an incoming req see
161 system.mem_ctrl.wrQLenPdf::36 0 # What write queue length does an incoming req see
162 system.mem_ctrl.wrQLenPdf::37 0 # What write queue length does an incoming req see
163 system.mem_ctrl.wrQLenPdf::38 0 # What write queue length does an incoming req see
164 system.mem_ctrl.wrQLenPdf::39 0 # What write queue length does an incoming req see
165 system.mem_ctrl.wrQLenPdf::40 0 # What write queue length does an incoming req see
166 system.mem_ctrl.wrQLenPdf::41 0 # What write queue length does an incoming req see
167 system.mem_ctrl.wrQLenPdf::42 0 # What write queue length does an incoming req see
168 system.mem_ctrl.wrQLenPdf::43 0 # What write queue length does an incoming req see
169 system.mem_ctrl.wrQLenPdf::44 0 # What write queue length does an incoming req see
170 system.mem_ctrl.wrQLenPdf::45 0 # What write queue length does an incoming req see
171 system.mem_ctrl.wrQLenPdf::46 0 # What write queue length does an incoming req see
172 system.mem_ctrl.wrQLenPdf::47 0 # What write queue length does an incoming req see
173 system.mem_ctrl.wrQLenPdf::48 0 # What write queue length does an incoming req see
174 system.mem_ctrl.wrQLenPdf::49 0 # What write queue length does an incoming req see
175 system.mem_ctrl.wrQLenPdf::50 0 # What write queue length does an incoming req see
176 system.mem_ctrl.wrQLenPdf::51 0 # What write queue length does an incoming req see
177 system.mem_ctrl.wrQLenPdf::52 0 # What write queue length does an incoming req see
178 system.mem_ctrl.wrQLenPdf::53 0 # What write queue length does an incoming req see
179 system.mem_ctrl.wrQLenPdf::54 0 # What write queue length does an incoming req see
180 system.mem_ctrl.wrQLenPdf::55 0 # What write queue length does an incoming req see
181 system.mem_ctrl.wrQLenPdf::56 0 # What write queue length does an incoming req see
182 system.mem_ctrl.wrQLenPdf::57 0 # What write queue length does an incoming req see
183 system.mem_ctrl.wrQLenPdf::58 0 # What write queue length does an incoming req see
184 system.mem_ctrl.wrQLenPdf::59 0 # What write queue length does an incoming req see
185 system.mem_ctrl.wrQLenPdf::60 0 # What write queue length does an incoming req see
186 system.mem_ctrl.wrQLenPdf::61 0 # What write queue length does an incoming req see
187 system.mem_ctrl.wrQLenPdf::62 0 # What write queue length does an incoming req see
188 system.mem_ctrl.wrQLenPdf::63 0 # What write queue length does an incoming req see
189 system.mem_ctrl.bytesPerActivate::samples 115 # Bytes accessed per row activation
190 system.mem_ctrl.bytesPerActivate::mean 199.234783 # Bytes accessed per row activation
191 system.mem_ctrl.bytesPerActivate::gmean 135.588464 # Bytes accessed per row activation
192 system.mem_ctrl.bytesPerActivate::stdev 217.243914 # Bytes accessed per row activation
193 system.mem_ctrl.bytesPerActivate::0-127 49 42.61% 42.61% # Bytes accessed per row activation
194 system.mem_ctrl.bytesPerActivate::128-255 34 29.57% 72.17% # Bytes accessed per row activation
195 system.mem_ctrl.bytesPerActivate::256-383 16 13.91% 86.09% # Bytes accessed per row activation
196 system.mem_ctrl.bytesPerActivate::384-511 6 5.22% 91.30% # Bytes accessed per row activation
197 system.mem_ctrl.bytesPerActivate::512-639 2 1.74% 93.04% # Bytes accessed per row activation
198 system.mem_ctrl.bytesPerActivate::640-767 2 1.74% 94.78% # Bytes accessed per row activation
199 system.mem_ctrl.bytesPerActivate::768-895 2 1.74% 96.52% # Bytes accessed per row activation
200 system.mem_ctrl.bytesPerActivate::896-1023 1 0.87% 97.39% # Bytes accessed per row activation
201 system.mem_ctrl.bytesPerActivate::1024-1151 3 2.61% 100.00% # Bytes accessed per row activation
202 system.mem_ctrl.bytesPerActivate::total 115 # Bytes accessed per row activation
203 system.mem_ctrl.totQLat 3552250 # Total ticks spent queuing
204 system.mem_ctrl.totMemAccLat 10377250 # Total ticks spent from burst creation until serviced by the DRAM
205 system.mem_ctrl.totBusLat 1820000 # Total ticks spent in databus transfers
206 system.mem_ctrl.avgQLat 9758.93 # Average queueing delay per DRAM burst
207 system.mem_ctrl.avgBusLat 5000.00 # Average bus latency per DRAM burst
208 system.mem_ctrl.avgMemAccLat 28508.93 # Average memory access latency per DRAM burst
209 system.mem_ctrl.avgRdBW 417.16 # Average DRAM read bandwidth in MiByte/s
210 system.mem_ctrl.avgWrBW 0.00 # Average achieved write bandwidth in MiByte/s
211 system.mem_ctrl.avgRdBWSys 417.16 # Average system read bandwidth in MiByte/s
212 system.mem_ctrl.avgWrBWSys 0.00 # Average system write bandwidth in MiByte/s
213 system.mem_ctrl.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s
214 system.mem_ctrl.busUtil 3.26 # Data bus utilization in percentage
215 system.mem_ctrl.busUtilRead 3.26 # Data bus utilization in percentage for reads
216 system.mem_ctrl.busUtilWrite 0.00 # Data bus utilization in percentage for writes
217 system.mem_ctrl.avgRdQLen 1.00 # Average read queue length when enqueuing
218 system.mem_ctrl.avgWrQLen 0.00 # Average write queue length when enqueuing
219 system.mem_ctrl.readRowHits 244 # Number of row buffer hits during reads
220 system.mem_ctrl.writeRowHits 0 # Number of row buffer hits during writes
221 system.mem_ctrl.readRowHitRate 67.03 # Row buffer hit rate for reads
222 system.mem_ctrl.writeRowHitRate nan # Row buffer hit rate for writes
223 system.mem_ctrl.avgGap 153060.44 # Average gap between requests
224 system.mem_ctrl.pageHitRate 67.03 # Row buffer hit rate, read and write combined
225 system.mem_ctrl_0.actEnergy 302400 # Energy for activate commands per rank (pJ)
226 system.mem_ctrl_0.preEnergy 165000 # Energy for precharge commands per rank (pJ)
227 system.mem_ctrl_0.readEnergy 1240200 # Energy for read commands per rank (pJ)
228 system.mem_ctrl_0.writeEnergy 0 # Energy for write commands per rank (pJ)
229 system.mem_ctrl_0.refreshEnergy 3559920 # Energy for refresh commands per rank (pJ)
230 system.mem_ctrl_0.actBackEnergy 32401080 # Energy for active background per rank (pJ)
231 system.mem_ctrl_0.preBackEnergy 4436250 # Energy for precharge background per rank (pJ)
232 system.mem_ctrl_0.totalEnergy 42104850 # Total energy per rank (pJ)
233 system.mem_ctrl_0.averagePower 768.845267 # Core power per rank (mW)
234 system.mem_ctrl_0.memoryStateTime::IDLE 7212250 # Time in different power states
235 system.mem_ctrl_0.memoryStateTime::REF 1820000 # Time in different power states
236 system.mem_ctrl_0.memoryStateTime::PRE_PDN 0 # Time in different power states
237 system.mem_ctrl_0.memoryStateTime::ACT 45745250 # Time in different power states
238 system.mem_ctrl_0.memoryStateTime::ACT_PDN 0 # Time in different power states
239 system.mem_ctrl_1.actEnergy 567000 # Energy for activate commands per rank (pJ)
240 system.mem_ctrl_1.preEnergy 309375 # Energy for precharge commands per rank (pJ)
241 system.mem_ctrl_1.readEnergy 1552200 # Energy for read commands per rank (pJ)
242 system.mem_ctrl_1.writeEnergy 0 # Energy for write commands per rank (pJ)
243 system.mem_ctrl_1.refreshEnergy 3559920 # Energy for refresh commands per rank (pJ)
244 system.mem_ctrl_1.actBackEnergy 36016020 # Energy for active background per rank (pJ)
245 system.mem_ctrl_1.preBackEnergy 1265250 # Energy for precharge background per rank (pJ)
246 system.mem_ctrl_1.totalEnergy 43269765 # Total energy per rank (pJ)
247 system.mem_ctrl_1.averagePower 790.116911 # Core power per rank (mW)
248 system.mem_ctrl_1.memoryStateTime::IDLE 2847000 # Time in different power states
249 system.mem_ctrl_1.memoryStateTime::REF 1820000 # Time in different power states
250 system.mem_ctrl_1.memoryStateTime::PRE_PDN 0 # Time in different power states
251 system.mem_ctrl_1.memoryStateTime::ACT 51070000 # Time in different power states
252 system.mem_ctrl_1.memoryStateTime::ACT_PDN 0 # Time in different power states
253 system.cpu.apic_clk_domain.clock 16000 # Clock period in ticks
254 system.cpu.workload.num_syscalls 11 # Number of system calls
255 system.cpu.numCycles 55844 # number of cpu cycles simulated
256 system.cpu.numWorkItemsStarted 0 # number of work items this cpu started
257 system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed
258 system.cpu.committedInsts 5712 # Number of instructions committed
259 system.cpu.committedOps 10314 # Number of ops (including micro ops) committed
260 system.cpu.num_int_alu_accesses 10205 # Number of integer alu accesses
261 system.cpu.num_fp_alu_accesses 0 # Number of float alu accesses
262 system.cpu.num_func_calls 221 # number of times a function call or return occured
263 system.cpu.num_conditional_control_insts 986 # number of instructions that are conditional controls
264 system.cpu.num_int_insts 10205 # number of integer instructions
265 system.cpu.num_fp_insts 0 # number of float instructions
266 system.cpu.num_int_register_reads 19296 # number of times the integer registers were read
267 system.cpu.num_int_register_writes 7977 # number of times the integer registers were written
268 system.cpu.num_fp_register_reads 0 # number of times the floating registers were read
269 system.cpu.num_fp_register_writes 0 # number of times the floating registers were written
270 system.cpu.num_cc_register_reads 7020 # number of times the CC registers were read
271 system.cpu.num_cc_register_writes 3825 # number of times the CC registers were written
272 system.cpu.num_mem_refs 2025 # number of memory refs
273 system.cpu.num_load_insts 1084 # Number of load instructions
274 system.cpu.num_store_insts 941 # Number of store instructions
275 system.cpu.num_idle_cycles 0.001000 # Number of idle cycles
276 system.cpu.num_busy_cycles 55843.999000 # Number of busy cycles
277 system.cpu.not_idle_fraction 1.000000 # Percentage of non-idle cycles
278 system.cpu.idle_fraction 0.000000 # Percentage of idle cycles
279 system.cpu.Branches 1306 # Number of branches fetched
280 system.cpu.op_class::No_OpClass 1 0.01% 0.01% # Class of executed instruction
281 system.cpu.op_class::IntAlu 8275 80.23% 80.24% # Class of executed instruction
282 system.cpu.op_class::IntMult 6 0.06% 80.30% # Class of executed instruction
283 system.cpu.op_class::IntDiv 7 0.07% 80.37% # Class of executed instruction
284 system.cpu.op_class::FloatAdd 0 0.00% 80.37% # Class of executed instruction
285 system.cpu.op_class::FloatCmp 0 0.00% 80.37% # Class of executed instruction
286 system.cpu.op_class::FloatCvt 0 0.00% 80.37% # Class of executed instruction
287 system.cpu.op_class::FloatMult 0 0.00% 80.37% # Class of executed instruction
288 system.cpu.op_class::FloatDiv 0 0.00% 80.37% # Class of executed instruction
289 system.cpu.op_class::FloatSqrt 0 0.00% 80.37% # Class of executed instruction
290 system.cpu.op_class::SimdAdd 0 0.00% 80.37% # Class of executed instruction
291 system.cpu.op_class::SimdAddAcc 0 0.00% 80.37% # Class of executed instruction
292 system.cpu.op_class::SimdAlu 0 0.00% 80.37% # Class of executed instruction
293 system.cpu.op_class::SimdCmp 0 0.00% 80.37% # Class of executed instruction
294 system.cpu.op_class::SimdCvt 0 0.00% 80.37% # Class of executed instruction
295 system.cpu.op_class::SimdMisc 0 0.00% 80.37% # Class of executed instruction
296 system.cpu.op_class::SimdMult 0 0.00% 80.37% # Class of executed instruction
297 system.cpu.op_class::SimdMultAcc 0 0.00% 80.37% # Class of executed instruction
298 system.cpu.op_class::SimdShift 0 0.00% 80.37% # Class of executed instruction
299 system.cpu.op_class::SimdShiftAcc 0 0.00% 80.37% # Class of executed instruction
300 system.cpu.op_class::SimdSqrt 0 0.00% 80.37% # Class of executed instruction
301 system.cpu.op_class::SimdFloatAdd 0 0.00% 80.37% # Class of executed instruction
302 system.cpu.op_class::SimdFloatAlu 0 0.00% 80.37% # Class of executed instruction
303 system.cpu.op_class::SimdFloatCmp 0 0.00% 80.37% # Class of executed instruction
304 system.cpu.op_class::SimdFloatCvt 0 0.00% 80.37% # Class of executed instruction
305 system.cpu.op_class::SimdFloatDiv 0 0.00% 80.37% # Class of executed instruction
306 system.cpu.op_class::SimdFloatMisc 0 0.00% 80.37% # Class of executed instruction
307 system.cpu.op_class::SimdFloatMult 0 0.00% 80.37% # Class of executed instruction
308 system.cpu.op_class::SimdFloatMultAcc 0 0.00% 80.37% # Class of executed instruction
309 system.cpu.op_class::SimdFloatSqrt 0 0.00% 80.37% # Class of executed instruction
310 system.cpu.op_class::MemRead 1084 10.51% 90.88% # Class of executed instruction
311 system.cpu.op_class::MemWrite 941 9.12% 100.00% # Class of executed instruction
312 system.cpu.op_class::IprAccess 0 0.00% 100.00% # Class of executed instruction
313 system.cpu.op_class::InstPrefetch 0 0.00% 100.00% # Class of executed instruction
314 system.cpu.op_class::total 10314 # Class of executed instruction
315 system.cpu.dcache.tags.replacements 0 # number of replacements
316 system.cpu.dcache.tags.tagsinuse 81.671640 # Cycle average of tags in use
317 system.cpu.dcache.tags.total_refs 1890 # Total number of references to valid blocks.
318 system.cpu.dcache.tags.sampled_refs 135 # Sample count of references to valid blocks.
319 system.cpu.dcache.tags.avg_refs 14 # Average number of references to valid blocks.
320 system.cpu.dcache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
321 system.cpu.dcache.tags.occ_blocks::cpu.data 81.671640 # Average occupied blocks per requestor
322 system.cpu.dcache.tags.occ_percent::cpu.data 0.079757 # Average percentage of cache occupancy
323 system.cpu.dcache.tags.occ_percent::total 0.079757 # Average percentage of cache occupancy
324 system.cpu.dcache.tags.occ_task_id_blocks::1024 135 # Occupied blocks per task id
325 system.cpu.dcache.tags.age_task_id_blocks_1024::0 12 # Occupied blocks per task id
326 system.cpu.dcache.tags.age_task_id_blocks_1024::1 123 # Occupied blocks per task id
327 system.cpu.dcache.tags.occ_task_id_percent::1024 0.131836 # Percentage of cache occupancy per task id
328 system.cpu.dcache.tags.tag_accesses 4185 # Number of tag accesses
329 system.cpu.dcache.tags.data_accesses 4185 # Number of data accesses
330 system.cpu.dcache.ReadReq_hits::cpu.data 1028 # number of ReadReq hits
331 system.cpu.dcache.ReadReq_hits::total 1028 # number of ReadReq hits
332 system.cpu.dcache.WriteReq_hits::cpu.data 862 # number of WriteReq hits
333 system.cpu.dcache.WriteReq_hits::total 862 # number of WriteReq hits
334 system.cpu.dcache.demand_hits::cpu.data 1890 # number of demand (read+write) hits
335 system.cpu.dcache.demand_hits::total 1890 # number of demand (read+write) hits
336 system.cpu.dcache.overall_hits::cpu.data 1890 # number of overall hits
337 system.cpu.dcache.overall_hits::total 1890 # number of overall hits
338 system.cpu.dcache.ReadReq_misses::cpu.data 56 # number of ReadReq misses
339 system.cpu.dcache.ReadReq_misses::total 56 # number of ReadReq misses
340 system.cpu.dcache.WriteReq_misses::cpu.data 79 # number of WriteReq misses
341 system.cpu.dcache.WriteReq_misses::total 79 # number of WriteReq misses
342 system.cpu.dcache.demand_misses::cpu.data 135 # number of demand (read+write) misses
343 system.cpu.dcache.demand_misses::total 135 # number of demand (read+write) misses
344 system.cpu.dcache.overall_misses::cpu.data 135 # number of overall misses
345 system.cpu.dcache.overall_misses::total 135 # number of overall misses
346 system.cpu.dcache.ReadReq_miss_latency::cpu.data 6006000 # number of ReadReq miss cycles
347 system.cpu.dcache.ReadReq_miss_latency::total 6006000 # number of ReadReq miss cycles
348 system.cpu.dcache.WriteReq_miss_latency::cpu.data 8260000 # number of WriteReq miss cycles
349 system.cpu.dcache.WriteReq_miss_latency::total 8260000 # number of WriteReq miss cycles
350 system.cpu.dcache.demand_miss_latency::cpu.data 14266000 # number of demand (read+write) miss cycles
351 system.cpu.dcache.demand_miss_latency::total 14266000 # number of demand (read+write) miss cycles
352 system.cpu.dcache.overall_miss_latency::cpu.data 14266000 # number of overall miss cycles
353 system.cpu.dcache.overall_miss_latency::total 14266000 # number of overall miss cycles
354 system.cpu.dcache.ReadReq_accesses::cpu.data 1084 # number of ReadReq accesses(hits+misses)
355 system.cpu.dcache.ReadReq_accesses::total 1084 # number of ReadReq accesses(hits+misses)
356 system.cpu.dcache.WriteReq_accesses::cpu.data 941 # number of WriteReq accesses(hits+misses)
357 system.cpu.dcache.WriteReq_accesses::total 941 # number of WriteReq accesses(hits+misses)
358 system.cpu.dcache.demand_accesses::cpu.data 2025 # number of demand (read+write) accesses
359 system.cpu.dcache.demand_accesses::total 2025 # number of demand (read+write) accesses
360 system.cpu.dcache.overall_accesses::cpu.data 2025 # number of overall (read+write) accesses
361 system.cpu.dcache.overall_accesses::total 2025 # number of overall (read+write) accesses
362 system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.051661 # miss rate for ReadReq accesses
363 system.cpu.dcache.ReadReq_miss_rate::total 0.051661 # miss rate for ReadReq accesses
364 system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.083953 # miss rate for WriteReq accesses
365 system.cpu.dcache.WriteReq_miss_rate::total 0.083953 # miss rate for WriteReq accesses
366 system.cpu.dcache.demand_miss_rate::cpu.data 0.066667 # miss rate for demand accesses
367 system.cpu.dcache.demand_miss_rate::total 0.066667 # miss rate for demand accesses
368 system.cpu.dcache.overall_miss_rate::cpu.data 0.066667 # miss rate for overall accesses
369 system.cpu.dcache.overall_miss_rate::total 0.066667 # miss rate for overall accesses
370 system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 107250 # average ReadReq miss latency
371 system.cpu.dcache.ReadReq_avg_miss_latency::total 107250 # average ReadReq miss latency
372 system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 104556.962025 # average WriteReq miss latency
373 system.cpu.dcache.WriteReq_avg_miss_latency::total 104556.962025 # average WriteReq miss latency
374 system.cpu.dcache.demand_avg_miss_latency::cpu.data 105674.074074 # average overall miss latency
375 system.cpu.dcache.demand_avg_miss_latency::total 105674.074074 # average overall miss latency
376 system.cpu.dcache.overall_avg_miss_latency::cpu.data 105674.074074 # average overall miss latency
377 system.cpu.dcache.overall_avg_miss_latency::total 105674.074074 # average overall miss latency
378 system.cpu.dcache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
379 system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked
380 system.cpu.dcache.blocked::no_mshrs 0 # number of cycles access was blocked
381 system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked
382 system.cpu.dcache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
383 system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
384 system.cpu.dcache.fast_writes 0 # number of fast writes performed
385 system.cpu.dcache.cache_copies 0 # number of cache copies performed
386 system.cpu.dcache.ReadReq_mshr_misses::cpu.data 56 # number of ReadReq MSHR misses
387 system.cpu.dcache.ReadReq_mshr_misses::total 56 # number of ReadReq MSHR misses
388 system.cpu.dcache.WriteReq_mshr_misses::cpu.data 79 # number of WriteReq MSHR misses
389 system.cpu.dcache.WriteReq_mshr_misses::total 79 # number of WriteReq MSHR misses
390 system.cpu.dcache.demand_mshr_misses::cpu.data 135 # number of demand (read+write) MSHR misses
391 system.cpu.dcache.demand_mshr_misses::total 135 # number of demand (read+write) MSHR misses
392 system.cpu.dcache.overall_mshr_misses::cpu.data 135 # number of overall MSHR misses
393 system.cpu.dcache.overall_mshr_misses::total 135 # number of overall MSHR misses
394 system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 5894000 # number of ReadReq MSHR miss cycles
395 system.cpu.dcache.ReadReq_mshr_miss_latency::total 5894000 # number of ReadReq MSHR miss cycles
396 system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 8102000 # number of WriteReq MSHR miss cycles
397 system.cpu.dcache.WriteReq_mshr_miss_latency::total 8102000 # number of WriteReq MSHR miss cycles
398 system.cpu.dcache.demand_mshr_miss_latency::cpu.data 13996000 # number of demand (read+write) MSHR miss cycles
399 system.cpu.dcache.demand_mshr_miss_latency::total 13996000 # number of demand (read+write) MSHR miss cycles
400 system.cpu.dcache.overall_mshr_miss_latency::cpu.data 13996000 # number of overall MSHR miss cycles
401 system.cpu.dcache.overall_mshr_miss_latency::total 13996000 # number of overall MSHR miss cycles
402 system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.051661 # mshr miss rate for ReadReq accesses
403 system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.051661 # mshr miss rate for ReadReq accesses
404 system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.083953 # mshr miss rate for WriteReq accesses
405 system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.083953 # mshr miss rate for WriteReq accesses
406 system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.066667 # mshr miss rate for demand accesses
407 system.cpu.dcache.demand_mshr_miss_rate::total 0.066667 # mshr miss rate for demand accesses
408 system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.066667 # mshr miss rate for overall accesses
409 system.cpu.dcache.overall_mshr_miss_rate::total 0.066667 # mshr miss rate for overall accesses
410 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 105250 # average ReadReq mshr miss latency
411 system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 105250 # average ReadReq mshr miss latency
412 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 102556.962025 # average WriteReq mshr miss latency
413 system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 102556.962025 # average WriteReq mshr miss latency
414 system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 103674.074074 # average overall mshr miss latency
415 system.cpu.dcache.demand_avg_mshr_miss_latency::total 103674.074074 # average overall mshr miss latency
416 system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 103674.074074 # average overall mshr miss latency
417 system.cpu.dcache.overall_avg_mshr_miss_latency::total 103674.074074 # average overall mshr miss latency
418 system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate
419 system.cpu.icache.tags.replacements 58 # number of replacements
420 system.cpu.icache.tags.tagsinuse 91.239705 # Cycle average of tags in use
421 system.cpu.icache.tags.total_refs 7048 # Total number of references to valid blocks.
422 system.cpu.icache.tags.sampled_refs 235 # Sample count of references to valid blocks.
423 system.cpu.icache.tags.avg_refs 29.991489 # Average number of references to valid blocks.
424 system.cpu.icache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
425 system.cpu.icache.tags.occ_blocks::cpu.inst 91.239705 # Average occupied blocks per requestor
426 system.cpu.icache.tags.occ_percent::cpu.inst 0.356405 # Average percentage of cache occupancy
427 system.cpu.icache.tags.occ_percent::total 0.356405 # Average percentage of cache occupancy
428 system.cpu.icache.tags.occ_task_id_blocks::1024 177 # Occupied blocks per task id
429 system.cpu.icache.tags.age_task_id_blocks_1024::0 44 # Occupied blocks per task id
430 system.cpu.icache.tags.age_task_id_blocks_1024::1 133 # Occupied blocks per task id
431 system.cpu.icache.tags.occ_task_id_percent::1024 0.691406 # Percentage of cache occupancy per task id
432 system.cpu.icache.tags.tag_accesses 14801 # Number of tag accesses
433 system.cpu.icache.tags.data_accesses 14801 # Number of data accesses
434 system.cpu.icache.ReadReq_hits::cpu.inst 7048 # number of ReadReq hits
435 system.cpu.icache.ReadReq_hits::total 7048 # number of ReadReq hits
436 system.cpu.icache.demand_hits::cpu.inst 7048 # number of demand (read+write) hits
437 system.cpu.icache.demand_hits::total 7048 # number of demand (read+write) hits
438 system.cpu.icache.overall_hits::cpu.inst 7048 # number of overall hits
439 system.cpu.icache.overall_hits::total 7048 # number of overall hits
440 system.cpu.icache.ReadReq_misses::cpu.inst 235 # number of ReadReq misses
441 system.cpu.icache.ReadReq_misses::total 235 # number of ReadReq misses
442 system.cpu.icache.demand_misses::cpu.inst 235 # number of demand (read+write) misses
443 system.cpu.icache.demand_misses::total 235 # number of demand (read+write) misses
444 system.cpu.icache.overall_misses::cpu.inst 235 # number of overall misses
445 system.cpu.icache.overall_misses::total 235 # number of overall misses
446 system.cpu.icache.ReadReq_miss_latency::cpu.inst 23702000 # number of ReadReq miss cycles
447 system.cpu.icache.ReadReq_miss_latency::total 23702000 # number of ReadReq miss cycles
448 system.cpu.icache.demand_miss_latency::cpu.inst 23702000 # number of demand (read+write) miss cycles
449 system.cpu.icache.demand_miss_latency::total 23702000 # number of demand (read+write) miss cycles
450 system.cpu.icache.overall_miss_latency::cpu.inst 23702000 # number of overall miss cycles
451 system.cpu.icache.overall_miss_latency::total 23702000 # number of overall miss cycles
452 system.cpu.icache.ReadReq_accesses::cpu.inst 7283 # number of ReadReq accesses(hits+misses)
453 system.cpu.icache.ReadReq_accesses::total 7283 # number of ReadReq accesses(hits+misses)
454 system.cpu.icache.demand_accesses::cpu.inst 7283 # number of demand (read+write) accesses
455 system.cpu.icache.demand_accesses::total 7283 # number of demand (read+write) accesses
456 system.cpu.icache.overall_accesses::cpu.inst 7283 # number of overall (read+write) accesses
457 system.cpu.icache.overall_accesses::total 7283 # number of overall (read+write) accesses
458 system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.032267 # miss rate for ReadReq accesses
459 system.cpu.icache.ReadReq_miss_rate::total 0.032267 # miss rate for ReadReq accesses
460 system.cpu.icache.demand_miss_rate::cpu.inst 0.032267 # miss rate for demand accesses
461 system.cpu.icache.demand_miss_rate::total 0.032267 # miss rate for demand accesses
462 system.cpu.icache.overall_miss_rate::cpu.inst 0.032267 # miss rate for overall accesses
463 system.cpu.icache.overall_miss_rate::total 0.032267 # miss rate for overall accesses
464 system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 100859.574468 # average ReadReq miss latency
465 system.cpu.icache.ReadReq_avg_miss_latency::total 100859.574468 # average ReadReq miss latency
466 system.cpu.icache.demand_avg_miss_latency::cpu.inst 100859.574468 # average overall miss latency
467 system.cpu.icache.demand_avg_miss_latency::total 100859.574468 # average overall miss latency
468 system.cpu.icache.overall_avg_miss_latency::cpu.inst 100859.574468 # average overall miss latency
469 system.cpu.icache.overall_avg_miss_latency::total 100859.574468 # average overall miss latency
470 system.cpu.icache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
471 system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked
472 system.cpu.icache.blocked::no_mshrs 0 # number of cycles access was blocked
473 system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked
474 system.cpu.icache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
475 system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
476 system.cpu.icache.fast_writes 0 # number of fast writes performed
477 system.cpu.icache.cache_copies 0 # number of cache copies performed
478 system.cpu.icache.ReadReq_mshr_misses::cpu.inst 235 # number of ReadReq MSHR misses
479 system.cpu.icache.ReadReq_mshr_misses::total 235 # number of ReadReq MSHR misses
480 system.cpu.icache.demand_mshr_misses::cpu.inst 235 # number of demand (read+write) MSHR misses
481 system.cpu.icache.demand_mshr_misses::total 235 # number of demand (read+write) MSHR misses
482 system.cpu.icache.overall_mshr_misses::cpu.inst 235 # number of overall MSHR misses
483 system.cpu.icache.overall_mshr_misses::total 235 # number of overall MSHR misses
484 system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 23232000 # number of ReadReq MSHR miss cycles
485 system.cpu.icache.ReadReq_mshr_miss_latency::total 23232000 # number of ReadReq MSHR miss cycles
486 system.cpu.icache.demand_mshr_miss_latency::cpu.inst 23232000 # number of demand (read+write) MSHR miss cycles
487 system.cpu.icache.demand_mshr_miss_latency::total 23232000 # number of demand (read+write) MSHR miss cycles
488 system.cpu.icache.overall_mshr_miss_latency::cpu.inst 23232000 # number of overall MSHR miss cycles
489 system.cpu.icache.overall_mshr_miss_latency::total 23232000 # number of overall MSHR miss cycles
490 system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.032267 # mshr miss rate for ReadReq accesses
491 system.cpu.icache.ReadReq_mshr_miss_rate::total 0.032267 # mshr miss rate for ReadReq accesses
492 system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.032267 # mshr miss rate for demand accesses
493 system.cpu.icache.demand_mshr_miss_rate::total 0.032267 # mshr miss rate for demand accesses
494 system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.032267 # mshr miss rate for overall accesses
495 system.cpu.icache.overall_mshr_miss_rate::total 0.032267 # mshr miss rate for overall accesses
496 system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 98859.574468 # average ReadReq mshr miss latency
497 system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 98859.574468 # average ReadReq mshr miss latency
498 system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 98859.574468 # average overall mshr miss latency
499 system.cpu.icache.demand_avg_mshr_miss_latency::total 98859.574468 # average overall mshr miss latency
500 system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 98859.574468 # average overall mshr miss latency
501 system.cpu.icache.overall_avg_mshr_miss_latency::total 98859.574468 # average overall mshr miss latency
502 system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate
503 system.l2bus.snoop_filter.tot_requests 428 # Total number of requests made to the snoop filter.
504 system.l2bus.snoop_filter.hit_single_requests 59 # Number of requests hitting in the snoop filter with a single holder of the requested data.
505 system.l2bus.snoop_filter.hit_multi_requests 0 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data.
506 system.l2bus.snoop_filter.tot_snoops 0 # Total number of snoops made to the snoop filter.
507 system.l2bus.snoop_filter.hit_single_snoops 0 # Number of snoops hitting in the snoop filter with a single holder of the requested data.
508 system.l2bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data.
509 system.l2bus.trans_dist::ReadResp 291 # Transaction distribution
510 system.l2bus.trans_dist::CleanEvict 58 # Transaction distribution
511 system.l2bus.trans_dist::ReadExReq 79 # Transaction distribution
512 system.l2bus.trans_dist::ReadExResp 79 # Transaction distribution
513 system.l2bus.trans_dist::ReadSharedReq 291 # Transaction distribution
514 system.l2bus.pkt_count_system.cpu.icache.mem_side::system.l2cache.cpu_side 528 # Packet count per connected master and slave (bytes)
515 system.l2bus.pkt_count_system.cpu.dcache.mem_side::system.l2cache.cpu_side 270 # Packet count per connected master and slave (bytes)
516 system.l2bus.pkt_count::total 798 # Packet count per connected master and slave (bytes)
517 system.l2bus.pkt_size_system.cpu.icache.mem_side::system.l2cache.cpu_side 15040 # Cumulative packet size per connected master and slave (bytes)
518 system.l2bus.pkt_size_system.cpu.dcache.mem_side::system.l2cache.cpu_side 8640 # Cumulative packet size per connected master and slave (bytes)
519 system.l2bus.pkt_size::total 23680 # Cumulative packet size per connected master and slave (bytes)
520 system.l2bus.snoops 0 # Total snoops (count)
521 system.l2bus.snoop_fanout::samples 370 # Request fanout histogram
522 system.l2bus.snoop_fanout::mean 0.002703 # Request fanout histogram
523 system.l2bus.snoop_fanout::stdev 0.051988 # Request fanout histogram
524 system.l2bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
525 system.l2bus.snoop_fanout::0 369 99.73% 99.73% # Request fanout histogram
526 system.l2bus.snoop_fanout::1 1 0.27% 100.00% # Request fanout histogram
527 system.l2bus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram
528 system.l2bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
529 system.l2bus.snoop_fanout::min_value 0 # Request fanout histogram
530 system.l2bus.snoop_fanout::max_value 1 # Request fanout histogram
531 system.l2bus.snoop_fanout::total 370 # Request fanout histogram
532 system.l2bus.reqLayer0.occupancy 428000 # Layer occupancy (ticks)
533 system.l2bus.reqLayer0.utilization 0.8 # Layer utilization (%)
534 system.l2bus.respLayer0.occupancy 705000 # Layer occupancy (ticks)
535 system.l2bus.respLayer0.utilization 1.3 # Layer utilization (%)
536 system.l2bus.respLayer1.occupancy 405000 # Layer occupancy (ticks)
537 system.l2bus.respLayer1.utilization 0.7 # Layer utilization (%)
538 system.l2cache.tags.replacements 0 # number of replacements
539 system.l2cache.tags.tagsinuse 135.848259 # Cycle average of tags in use
540 system.l2cache.tags.total_refs 64 # Total number of references to valid blocks.
541 system.l2cache.tags.sampled_refs 285 # Sample count of references to valid blocks.
542 system.l2cache.tags.avg_refs 0.224561 # Average number of references to valid blocks.
543 system.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit.
544 system.l2cache.tags.occ_blocks::cpu.inst 106.898398 # Average occupied blocks per requestor
545 system.l2cache.tags.occ_blocks::cpu.data 28.949861 # Average occupied blocks per requestor
546 system.l2cache.tags.occ_percent::cpu.inst 0.026098 # Average percentage of cache occupancy
547 system.l2cache.tags.occ_percent::cpu.data 0.007068 # Average percentage of cache occupancy
548 system.l2cache.tags.occ_percent::total 0.033166 # Average percentage of cache occupancy
549 system.l2cache.tags.occ_task_id_blocks::1024 285 # Occupied blocks per task id
550 system.l2cache.tags.age_task_id_blocks_1024::0 54 # Occupied blocks per task id
551 system.l2cache.tags.age_task_id_blocks_1024::1 231 # Occupied blocks per task id
552 system.l2cache.tags.occ_task_id_percent::1024 0.069580 # Percentage of cache occupancy per task id
553 system.l2cache.tags.tag_accesses 3788 # Number of tag accesses
554 system.l2cache.tags.data_accesses 3788 # Number of data accesses
555 system.l2cache.ReadSharedReq_hits::cpu.inst 6 # number of ReadSharedReq hits
556 system.l2cache.ReadSharedReq_hits::total 6 # number of ReadSharedReq hits
557 system.l2cache.demand_hits::cpu.inst 6 # number of demand (read+write) hits
558 system.l2cache.demand_hits::total 6 # number of demand (read+write) hits
559 system.l2cache.overall_hits::cpu.inst 6 # number of overall hits
560 system.l2cache.overall_hits::total 6 # number of overall hits
561 system.l2cache.ReadExReq_misses::cpu.data 79 # number of ReadExReq misses
562 system.l2cache.ReadExReq_misses::total 79 # number of ReadExReq misses
563 system.l2cache.ReadSharedReq_misses::cpu.inst 229 # number of ReadSharedReq misses
564 system.l2cache.ReadSharedReq_misses::cpu.data 56 # number of ReadSharedReq misses
565 system.l2cache.ReadSharedReq_misses::total 285 # number of ReadSharedReq misses
566 system.l2cache.demand_misses::cpu.inst 229 # number of demand (read+write) misses
567 system.l2cache.demand_misses::cpu.data 135 # number of demand (read+write) misses
568 system.l2cache.demand_misses::total 364 # number of demand (read+write) misses
569 system.l2cache.overall_misses::cpu.inst 229 # number of overall misses
570 system.l2cache.overall_misses::cpu.data 135 # number of overall misses
571 system.l2cache.overall_misses::total 364 # number of overall misses
572 system.l2cache.ReadExReq_miss_latency::cpu.data 7865000 # number of ReadExReq miss cycles
573 system.l2cache.ReadExReq_miss_latency::total 7865000 # number of ReadExReq miss cycles
574 system.l2cache.ReadSharedReq_miss_latency::cpu.inst 22399000 # number of ReadSharedReq miss cycles
575 system.l2cache.ReadSharedReq_miss_latency::cpu.data 5726000 # number of ReadSharedReq miss cycles
576 system.l2cache.ReadSharedReq_miss_latency::total 28125000 # number of ReadSharedReq miss cycles
577 system.l2cache.demand_miss_latency::cpu.inst 22399000 # number of demand (read+write) miss cycles
578 system.l2cache.demand_miss_latency::cpu.data 13591000 # number of demand (read+write) miss cycles
579 system.l2cache.demand_miss_latency::total 35990000 # number of demand (read+write) miss cycles
580 system.l2cache.overall_miss_latency::cpu.inst 22399000 # number of overall miss cycles
581 system.l2cache.overall_miss_latency::cpu.data 13591000 # number of overall miss cycles
582 system.l2cache.overall_miss_latency::total 35990000 # number of overall miss cycles
583 system.l2cache.ReadExReq_accesses::cpu.data 79 # number of ReadExReq accesses(hits+misses)
584 system.l2cache.ReadExReq_accesses::total 79 # number of ReadExReq accesses(hits+misses)
585 system.l2cache.ReadSharedReq_accesses::cpu.inst 235 # number of ReadSharedReq accesses(hits+misses)
586 system.l2cache.ReadSharedReq_accesses::cpu.data 56 # number of ReadSharedReq accesses(hits+misses)
587 system.l2cache.ReadSharedReq_accesses::total 291 # number of ReadSharedReq accesses(hits+misses)
588 system.l2cache.demand_accesses::cpu.inst 235 # number of demand (read+write) accesses
589 system.l2cache.demand_accesses::cpu.data 135 # number of demand (read+write) accesses
590 system.l2cache.demand_accesses::total 370 # number of demand (read+write) accesses
591 system.l2cache.overall_accesses::cpu.inst 235 # number of overall (read+write) accesses
592 system.l2cache.overall_accesses::cpu.data 135 # number of overall (read+write) accesses
593 system.l2cache.overall_accesses::total 370 # number of overall (read+write) accesses
594 system.l2cache.ReadExReq_miss_rate::cpu.data 1 # miss rate for ReadExReq accesses
595 system.l2cache.ReadExReq_miss_rate::total 1 # miss rate for ReadExReq accesses
596 system.l2cache.ReadSharedReq_miss_rate::cpu.inst 0.974468 # miss rate for ReadSharedReq accesses
597 system.l2cache.ReadSharedReq_miss_rate::cpu.data 1 # miss rate for ReadSharedReq accesses
598 system.l2cache.ReadSharedReq_miss_rate::total 0.979381 # miss rate for ReadSharedReq accesses
599 system.l2cache.demand_miss_rate::cpu.inst 0.974468 # miss rate for demand accesses
600 system.l2cache.demand_miss_rate::cpu.data 1 # miss rate for demand accesses
601 system.l2cache.demand_miss_rate::total 0.983784 # miss rate for demand accesses
602 system.l2cache.overall_miss_rate::cpu.inst 0.974468 # miss rate for overall accesses
603 system.l2cache.overall_miss_rate::cpu.data 1 # miss rate for overall accesses
604 system.l2cache.overall_miss_rate::total 0.983784 # miss rate for overall accesses
605 system.l2cache.ReadExReq_avg_miss_latency::cpu.data 99556.962025 # average ReadExReq miss latency
606 system.l2cache.ReadExReq_avg_miss_latency::total 99556.962025 # average ReadExReq miss latency
607 system.l2cache.ReadSharedReq_avg_miss_latency::cpu.inst 97812.227074 # average ReadSharedReq miss latency
608 system.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 102250 # average ReadSharedReq miss latency
609 system.l2cache.ReadSharedReq_avg_miss_latency::total 98684.210526 # average ReadSharedReq miss latency
610 system.l2cache.demand_avg_miss_latency::cpu.inst 97812.227074 # average overall miss latency
611 system.l2cache.demand_avg_miss_latency::cpu.data 100674.074074 # average overall miss latency
612 system.l2cache.demand_avg_miss_latency::total 98873.626374 # average overall miss latency
613 system.l2cache.overall_avg_miss_latency::cpu.inst 97812.227074 # average overall miss latency
614 system.l2cache.overall_avg_miss_latency::cpu.data 100674.074074 # average overall miss latency
615 system.l2cache.overall_avg_miss_latency::total 98873.626374 # average overall miss latency
616 system.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked
617 system.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked
618 system.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked
619 system.l2cache.blocked::no_targets 0 # number of cycles access was blocked
620 system.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked
621 system.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked
622 system.l2cache.fast_writes 0 # number of fast writes performed
623 system.l2cache.cache_copies 0 # number of cache copies performed
624 system.l2cache.ReadExReq_mshr_misses::cpu.data 79 # number of ReadExReq MSHR misses
625 system.l2cache.ReadExReq_mshr_misses::total 79 # number of ReadExReq MSHR misses
626 system.l2cache.ReadSharedReq_mshr_misses::cpu.inst 229 # number of ReadSharedReq MSHR misses
627 system.l2cache.ReadSharedReq_mshr_misses::cpu.data 56 # number of ReadSharedReq MSHR misses
628 system.l2cache.ReadSharedReq_mshr_misses::total 285 # number of ReadSharedReq MSHR misses
629 system.l2cache.demand_mshr_misses::cpu.inst 229 # number of demand (read+write) MSHR misses
630 system.l2cache.demand_mshr_misses::cpu.data 135 # number of demand (read+write) MSHR misses
631 system.l2cache.demand_mshr_misses::total 364 # number of demand (read+write) MSHR misses
632 system.l2cache.overall_mshr_misses::cpu.inst 229 # number of overall MSHR misses
633 system.l2cache.overall_mshr_misses::cpu.data 135 # number of overall MSHR misses
634 system.l2cache.overall_mshr_misses::total 364 # number of overall MSHR misses
635 system.l2cache.ReadExReq_mshr_miss_latency::cpu.data 6285000 # number of ReadExReq MSHR miss cycles
636 system.l2cache.ReadExReq_mshr_miss_latency::total 6285000 # number of ReadExReq MSHR miss cycles
637 system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.inst 17819000 # number of ReadSharedReq MSHR miss cycles
638 system.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 4606000 # number of ReadSharedReq MSHR miss cycles
639 system.l2cache.ReadSharedReq_mshr_miss_latency::total 22425000 # number of ReadSharedReq MSHR miss cycles
640 system.l2cache.demand_mshr_miss_latency::cpu.inst 17819000 # number of demand (read+write) MSHR miss cycles
641 system.l2cache.demand_mshr_miss_latency::cpu.data 10891000 # number of demand (read+write) MSHR miss cycles
642 system.l2cache.demand_mshr_miss_latency::total 28710000 # number of demand (read+write) MSHR miss cycles
643 system.l2cache.overall_mshr_miss_latency::cpu.inst 17819000 # number of overall MSHR miss cycles
644 system.l2cache.overall_mshr_miss_latency::cpu.data 10891000 # number of overall MSHR miss cycles
645 system.l2cache.overall_mshr_miss_latency::total 28710000 # number of overall MSHR miss cycles
646 system.l2cache.ReadExReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadExReq accesses
647 system.l2cache.ReadExReq_mshr_miss_rate::total 1 # mshr miss rate for ReadExReq accesses
648 system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.inst 0.974468 # mshr miss rate for ReadSharedReq accesses
649 system.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 1 # mshr miss rate for ReadSharedReq accesses
650 system.l2cache.ReadSharedReq_mshr_miss_rate::total 0.979381 # mshr miss rate for ReadSharedReq accesses
651 system.l2cache.demand_mshr_miss_rate::cpu.inst 0.974468 # mshr miss rate for demand accesses
652 system.l2cache.demand_mshr_miss_rate::cpu.data 1 # mshr miss rate for demand accesses
653 system.l2cache.demand_mshr_miss_rate::total 0.983784 # mshr miss rate for demand accesses
654 system.l2cache.overall_mshr_miss_rate::cpu.inst 0.974468 # mshr miss rate for overall accesses
655 system.l2cache.overall_mshr_miss_rate::cpu.data 1 # mshr miss rate for overall accesses
656 system.l2cache.overall_mshr_miss_rate::total 0.983784 # mshr miss rate for overall accesses
657 system.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 79556.962025 # average ReadExReq mshr miss latency
658 system.l2cache.ReadExReq_avg_mshr_miss_latency::total 79556.962025 # average ReadExReq mshr miss latency
659 system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.inst 77812.227074 # average ReadSharedReq mshr miss latency
660 system.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 82250 # average ReadSharedReq mshr miss latency
661 system.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 78684.210526 # average ReadSharedReq mshr miss latency
662 system.l2cache.demand_avg_mshr_miss_latency::cpu.inst 77812.227074 # average overall mshr miss latency
663 system.l2cache.demand_avg_mshr_miss_latency::cpu.data 80674.074074 # average overall mshr miss latency
664 system.l2cache.demand_avg_mshr_miss_latency::total 78873.626374 # average overall mshr miss latency
665 system.l2cache.overall_avg_mshr_miss_latency::cpu.inst 77812.227074 # average overall mshr miss latency
666 system.l2cache.overall_avg_mshr_miss_latency::cpu.data 80674.074074 # average overall mshr miss latency
667 system.l2cache.overall_avg_mshr_miss_latency::total 78873.626374 # average overall mshr miss latency
668 system.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate
669 system.membus.trans_dist::ReadResp 285 # Transaction distribution
670 system.membus.trans_dist::ReadExReq 79 # Transaction distribution
671 system.membus.trans_dist::ReadExResp 79 # Transaction distribution
672 system.membus.trans_dist::ReadSharedReq 285 # Transaction distribution
673 system.membus.pkt_count_system.l2cache.mem_side::system.mem_ctrl.port 728 # Packet count per connected master and slave (bytes)
674 system.membus.pkt_count_system.l2cache.mem_side::total 728 # Packet count per connected master and slave (bytes)
675 system.membus.pkt_count::total 728 # Packet count per connected master and slave (bytes)
676 system.membus.pkt_size_system.l2cache.mem_side::system.mem_ctrl.port 23296 # Cumulative packet size per connected master and slave (bytes)
677 system.membus.pkt_size_system.l2cache.mem_side::total 23296 # Cumulative packet size per connected master and slave (bytes)
678 system.membus.pkt_size::total 23296 # Cumulative packet size per connected master and slave (bytes)
679 system.membus.snoops 0 # Total snoops (count)
680 system.membus.snoop_fanout::samples 364 # Request fanout histogram
681 system.membus.snoop_fanout::mean 0 # Request fanout histogram
682 system.membus.snoop_fanout::stdev 0 # Request fanout histogram
683 system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram
684 system.membus.snoop_fanout::0 364 100.00% 100.00% # Request fanout histogram
685 system.membus.snoop_fanout::1 0 0.00% 100.00% # Request fanout histogram
686 system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram
687 system.membus.snoop_fanout::min_value 0 # Request fanout histogram
688 system.membus.snoop_fanout::max_value 0 # Request fanout histogram
689 system.membus.snoop_fanout::total 364 # Request fanout histogram
690 system.membus.reqLayer2.occupancy 364000 # Layer occupancy (ticks)
691 system.membus.reqLayer2.utilization 0.7 # Layer utilization (%)
692 system.membus.respLayer0.occupancy 1952750 # Layer occupancy (ticks)
693 system.membus.respLayer0.utilization 3.5 # Layer utilization (%)
694
695 ---------- End Simulation Statistics ----------