# NL.net proposal
+2022-08-051
## Project name
-OpenPOWER ISA RFCs
+Libre-SOC OpenPOWER ISA RFCs
## Website / wiki
The current NLnet funding to date has allowed Libre-SOC to develop
one of the most powerful Scalable Vector ISAs in the world.
The 25-year-old Power ISA, developed and curated by IBM, was
-transferred to the OpenPOWER Foundation, and is the basis of
+transferred to the OpenPOWER Foundation, and is the basis on
+which, with NLnet EU funding, we have based
Simple-V, the Draft Scalable Vector Extension.
Simple-V *needs* to be submitted to the OPF ISA Working Group,
https://ftp.libre-soc.org/simple_v_spec.pdf
However the
-process of submitting Requests For Change, at the time of writing,
+process of submitting RFCs (Requests For Change), at the time of writing,
still has not been publicly announced and opened up. We expect it
-to be very soon, but obviously could not begin any RFC Submission as
-part of the earlier NLnet funding.
+to be very soon, but obviously could not begin any RFC Submission
+as part of earlier NLnet funding. The timing is now right.
-We will also become informed very shortly of the procedures but anticipate
+We will become publicly informed very shortly of the procedures but anticipate
it to include development and submission of Compliance Test Suites
(already partly covered by Simple-V unit tests, kindly funded by NLnet)
as well as ongoing work on the Simulator.
# Have you been involved with projects or organisations relevant to this project before? And if so, can you tell us a bit about your contributions?
A lot! a full list is maintained here <https://libre-soc.org/nlnet_proposals/>
-and includes the world's first FOSSHW IEEE754 Formal Correctness Proofs for fadd, fsub, and fma, with support for FP Formal Proofs added to symbiyosis;
-the world's first in-place Discrete Cosine Transform algorithm;
-Significant improvements to Europe's only silicon-proven FOSSHW VLSI toolchain (coriolis2, by LIP6 Labs) to do an 800,000 transistor fully automated RTL2GDSII
-tape-out; the side-benefits alone are enormous.
+and includes
+
+* the world's first FOSSHW IEEE754 Formal Correctness Proofs for fadd, fsub, and fma, with support for FP Formal Proofs added to symbiyosis;
+* the world's first in-place Discrete Cosine Transform algorithm;
+* Significant improvements to Europe's only silicon-proven FOSSHW VLSI toolchain (coriolis2, by LIP6 Labs of Sorbonne University)
+ to do an 800,000 transistor fully automated RTL2GDSII
+tape-out;
+* development of a 180nm Power ISA 3.0 "Test ASIC", the largest fully FOSSHW
+ ASIC ever taped-out in Europe (and funded by Horizon 2020)
+* development of an Interoperability "Test API" for Power ISA systems,
+ with thousands of unit tests.
+
+and much more. The side-benefits alone for EU citizens are enormous.
# Requested Amount
# Explain what the requested budget will be used for?
+Time and resource, primarily manpower, to prepare and submit the documentation
+to OPF. To give us legal compliance for the development
+work carried out over the past four years, as part of the
+transfer to the OpenPOWER Foundation.
+
* ongoing communication with the OpenPOWER Foundation ISA Working Group
* preparation of a large number of RFCs (380 pages total so far) through
the External RFC Process
We are developing a Cray-style Scalable Vector ISA Extension for
the Supercomputing-class Power ISA. Similar historic ISAs include
-Cray YMP1, ETA-19, Cyber CDC 205. More recent is the NEC SX Aurora.
+Cray Y/MP, ETA-10, Cyber CDC 205. More recent is the NEC SX Aurora.
They are all proprietary systems: Libre-SOC's efforts are entirely
FOSSHW.
## Describe the ecosystem of the project, and how you will engage with relevant actors and promote the outcomes?
-Partly covered above, Libre-SOC is exclusively FOSSHW and fully transparency
+Partly covered above, Libre-SOC is exclusively FOSSHW and full transparency
is paramount. That said we recognise that no FOSSHW team is going to
manufacture FOSS ASICs in 7nm (unless several billion dollars is available
to buy a Foundry and open up its PDK). To that end RED Semiconductor Ltd
-has been formed which will commercialise Libre-SOC's designs and handle
+has been formed by us as an Independent Entity,
+which will commercialise Libre-SOC's designs and handle
any Commercially-confidential matters that a Transparency-committed
FOSSHW team simply
cannot. Thus, RS will join the OpenPOWER Foundation and help ensure,
from the "other side of the fence", that matters progress smoothly
for IBM and other OPF Members.
+RED Semiconductor Ltd will the commercial point of contact for Simple-V
+where Organisations are unable to deal with FOSS Entities. This maximises
+the broad market benefit of the technology, in line with European Objectives.
+
We are already set to submit presentations through multiple Conferences
as has been ongoing since 2019 as can be seen at <https://libre-soc.org/conferences> and will continue to submit press releases to
OPF <https://openpowerfoundation.org/blog/libre-soc-180nm-power-isa-asic-submitted-to-imec-for-fabrication/>. Our entire development is public