add links
[libreriscv.git] / resources.mdwn
index 6e5f92337df46c498fab2d4c49ad48b3a6877ac5..ba7e0843169d37ac1083cc3558d5e6b73e658317 100644 (file)
@@ -111,6 +111,16 @@ layout generation flow (RTL-to-GDS).
 
 * <https://theopenroadproject.org/>
 
+# Other RISC-V GPU attempts
+
+* <https://fossi-foundation.org/2019/09/03/gsoc-64b-pointers-in-rv32>
+
+* <http://bjump.org/manycore/>
+
+* <https://resharma.github.io/RISCV32-GPU/>
+
+TODO: Get in touch and discuss collaboration
+
 # Tests, Benchmarks, Conformance, Compliance, Verification, etc.
 
 ## RISC-V Tests
@@ -172,6 +182,10 @@ ZipCPU provides a comprehensive tutorial for beginners and many exercises/quizze
 
 <https://tomverbeure.github.io/rtl/2019/01/04/Under-the-Hood-of-Formal-Verification.html>
 
+## Automation
+
+* <https://www.ohwr.org/project/wishbone-gen>
+
 # Libre-RISC-V Standards
 
 This list auto-generated from a page tag "standards":