+// See LICENSE for license details.
+
#include "sim.h"
-#include "htif.h"
-#include <sys/mman.h>
+#include "mmu.h"
+#include "remote_bitbang.h"
#include <map>
#include <iostream>
+#include <sstream>
#include <climits>
-#include <assert.h>
+#include <cstdlib>
+#include <cassert>
+#include <signal.h>
-#ifdef __linux__
-# define mmap mmap64
-#endif
+volatile bool ctrlc_pressed = false;
+static void handle_signal(int sig)
+{
+ if (ctrlc_pressed)
+ exit(-1);
+ ctrlc_pressed = true;
+ signal(sig, &handle_signal);
+}
-sim_t::sim_t(int _nprocs, htif_t* _htif)
- : htif(_htif),
- tohost(0),
- fromhost(0),
- procs(_nprocs),
- running(false)
+sim_t::sim_t(const char* isa, size_t nprocs, size_t mem_mb, bool halted,
+ const std::vector<std::string>& args)
+ : htif_t(args), debug_module(this), procs(std::max(nprocs, size_t(1))),
+ current_step(0), current_proc(0), debug(false), remote_bitbang(NULL)
{
+ signal(SIGINT, &handle_signal);
// allocate target machine's memory, shrinking it as necessary
// until the allocation succeeds
-
- size_t memsz0 = sizeof(size_t) == 8 ? 0x100000000ULL : 0x70000000UL;
- size_t quantum = std::max(PGSIZE, (reg_t)sysconf(_SC_PAGESIZE));
- memsz0 = memsz0/quantum*quantum;
+ size_t memsz0 = (size_t)mem_mb << 20;
+ size_t quantum = 1L << 20;
+ if (memsz0 == 0)
+ memsz0 = (size_t)((sizeof(size_t) == 8 ? 4096 : 2048) - 256) << 20;
memsz = memsz0;
- mem = (char*)mmap(NULL, memsz, PROT_WRITE, MAP_PRIVATE|MAP_ANON, -1, 0);
+ while ((mem = (char*)calloc(1, memsz)) == NULL)
+ memsz = (size_t)(memsz*0.9)/quantum*quantum;
- if(mem == MAP_FAILED)
- {
- while(mem == MAP_FAILED && (memsz = memsz*10/11/quantum*quantum))
- mem = (char*)mmap(NULL, memsz, PROT_WRITE, MAP_PRIVATE|MAP_ANON, -1, 0);
- assert(mem != MAP_FAILED);
- fprintf(stderr, "warning: only got %lu bytes of target mem (wanted %lu)\n",
- (unsigned long)memsz, (unsigned long)memsz0);
- }
+ if (memsz != memsz0)
+ fprintf(stderr, "warning: only got %zu bytes of target mem (wanted %zu)\n",
+ memsz, memsz0);
- mmu = new mmu_t(mem, memsz);
+ debug_module.add_device(&bus);
- for(size_t i = 0; i < num_cores(); i++)
- procs[i] = new processor_t(this, new mmu_t(mem, memsz), i);
+ debug_mmu = new mmu_t(this, NULL);
+
+ for (size_t i = 0; i < procs.size(); i++) {
+ procs[i] = new processor_t(isa, this, i, halted);
+ }
- htif->init(this);
+ rtc.reset(new rtc_t(procs));
+ make_config_string();
}
sim_t::~sim_t()
{
- for(size_t i = 0; i < num_cores(); i++)
- {
- mmu_t* pmmu = &procs[i]->mmu;
+ for (size_t i = 0; i < procs.size(); i++)
delete procs[i];
- delete pmmu;
- }
- delete mmu;
- munmap(mem, memsz);
+ delete debug_mmu;
+ free(mem);
}
-void sim_t::send_ipi(reg_t who)
+void sim_thread_main(void* arg)
{
- if(who < num_cores())
- procs[who]->deliver_ipi();
+ ((sim_t*)arg)->main();
}
-void sim_t::run(bool debug)
+void sim_t::main()
{
- // word 0 of memory contains the memory capacity in MB
- mmu->store_uint32(0, memsz >> 20);
- // word 1 of memory contains the core count
- mmu->store_uint32(4, num_cores());
+ if (!debug && log)
+ set_procs_debug(true);
- //htif->wait_for_start();
-
- for(running = true; running; )
+ while (!done())
{
- if(!debug)
- step_all(10000, 100, false);
- else
+ if (debug || ctrlc_pressed)
interactive();
+ else
+ step(INTERLEAVE);
+ if (remote_bitbang) {
+ remote_bitbang->tick();
+ }
+ }
+}
+
+int sim_t::run()
+{
+ host = context_t::current();
+ target.init(sim_thread_main, this);
+ return htif_t::run();
+}
+
+void sim_t::step(size_t n)
+{
+ for (size_t i = 0, steps = 0; i < n; i += steps)
+ {
+ steps = std::min(n - i, INTERLEAVE - current_step);
+ procs[current_proc]->step(steps);
+
+ current_step += steps;
+ if (current_step == INTERLEAVE)
+ {
+ current_step = 0;
+ procs[current_proc]->yield_load_reservation();
+ if (++current_proc == procs.size()) {
+ current_proc = 0;
+ rtc->increment(INTERLEAVE / INSNS_PER_RTC_TICK);
+ }
+
+ host->switch_to();
+ }
}
}
-void sim_t::step_all(size_t n, size_t interleave, bool noisy)
+void sim_t::set_debug(bool value)
+{
+ debug = value;
+}
+
+void sim_t::set_log(bool value)
+{
+ log = value;
+}
+
+void sim_t::set_histogram(bool value)
+{
+ histogram_enabled = value;
+ for (size_t i = 0; i < procs.size(); i++) {
+ procs[i]->set_histogram(histogram_enabled);
+ }
+}
+
+void sim_t::set_procs_debug(bool value)
+{
+ for (size_t i=0; i< procs.size(); i++)
+ procs[i]->set_debug(value);
+}
+
+bool sim_t::mmio_load(reg_t addr, size_t len, uint8_t* bytes)
+{
+ if (addr + len < addr)
+ return false;
+ return bus.load(addr, len, bytes);
+}
+
+bool sim_t::mmio_store(reg_t addr, size_t len, const uint8_t* bytes)
+{
+ if (addr + len < addr)
+ return false;
+ return bus.store(addr, len, bytes);
+}
+
+void sim_t::make_config_string()
+{
+ reg_t rtc_addr = EXT_IO_BASE;
+ bus.add_device(rtc_addr, rtc.get());
+
+ const int align = 0x1000;
+ reg_t cpu_addr = rtc_addr + ((rtc->size() - 1) / align + 1) * align;
+ reg_t cpu_size = align;
+
+ uint32_t reset_vec[8] = {
+ 0x297 + DRAM_BASE - DEFAULT_RSTVEC, // reset vector
+ 0x00028067, // jump straight to DRAM_BASE
+ 0x00000000, // reserved
+ 0, // config string pointer
+ 0, 0, 0, 0 // trap vector
+ };
+ reset_vec[3] = DEFAULT_RSTVEC + sizeof(reset_vec); // config string pointer
+
+ std::vector<char> rom((char*)reset_vec, (char*)reset_vec + sizeof(reset_vec));
+
+ std::stringstream s;
+ s << std::hex <<
+ "platform {\n"
+ " vendor ucb;\n"
+ " arch spike;\n"
+ "};\n"
+ "rtc {\n"
+ " addr 0x" << rtc_addr << ";\n"
+ "};\n"
+ "ram {\n"
+ " 0 {\n"
+ " addr 0x" << DRAM_BASE << ";\n"
+ " size 0x" << memsz << ";\n"
+ " };\n"
+ "};\n"
+ "core {\n";
+ for (size_t i = 0; i < procs.size(); i++) {
+ s <<
+ " " << i << " {\n"
+ " " << "0 {\n" << // hart 0 on core i
+ " isa " << procs[i]->isa_string << ";\n"
+ " timecmp 0x" << (rtc_addr + 8*(1+i)) << ";\n"
+ " ipi 0x" << cpu_addr << ";\n"
+ " };\n"
+ " };\n";
+ bus.add_device(cpu_addr, procs[i]);
+ cpu_addr += cpu_size;
+ }
+ s << "};\n";
+
+ config_string = s.str();
+ rom.insert(rom.end(), config_string.begin(), config_string.end());
+ rom.resize((rom.size() / align + 1) * align);
+
+ boot_rom.reset(new rom_device_t(rom));
+ bus.add_device(DEFAULT_RSTVEC, boot_rom.get());
+}
+
+// htif
+
+void sim_t::idle()
+{
+ target.switch_to();
+}
+
+void sim_t::read_chunk(addr_t taddr, size_t len, void* dst)
+{
+ assert(len == 8);
+ auto data = debug_mmu->load_uint64(taddr);
+ memcpy(dst, &data, sizeof data);
+}
+
+void sim_t::write_chunk(addr_t taddr, size_t len, const void* src)
{
- htif->wait_for_packet();
- for(size_t j = 0; j < n; j+=interleave)
- for(int i = 0; i < (int)num_cores(); i++)
- procs[i]->step(interleave,noisy);
+ assert(len == 8);
+ uint64_t data;
+ memcpy(&data, src, sizeof data);
+ debug_mmu->store_uint64(taddr, data);
}