X86: Use IsSquashAfter if an instruction could affect fetch translation.
[gem5.git] / src / arch / mips / SConscript
index ded7b3fbe6ff9c5030766794e0d3ee34c3798251..46c0dd914c3272eee74ab5f48ef81d2d254df440 100644 (file)
@@ -35,25 +35,24 @@ Import('*')
 if env['TARGET_ISA'] == 'mips':
     Source('faults.cc')
     Source('isa.cc')
-    Source('misc_regfile.cc')
     Source('tlb.cc')
     Source('pagetable.cc')
     Source('utility.cc')
     Source('dsp.cc')
 
     SimObject('MipsTLB.py')
-    TraceFlag('MipsPRA')
+    DebugFlag('MipsPRA')
 
     if env['FULL_SYSTEM']:
-       SimObject('MipsSystem.py')
-       SimObject('MipsInterrupts.py')
+        SimObject('MipsSystem.py')
+        SimObject('MipsInterrupts.py')
         Source('idle_event.cc')
         Source('mips_core_specific.cc')
         Source('vtophys.cc')
         Source('system.cc')
         Source('stacktrace.cc')
         Source('linux/system.cc')
-       Source('interrupts.cc')
+        Source('interrupts.cc')
         Source('bare_iron/system.cc')
     else:
         Source('process.cc')