r600: fork and import gallium/radeon
[mesa.git] / src / gallium / drivers / r600 / r600_pipe.c
index 49aab6b7fb8f02367dc32a7a447ccf93355b508a..9ed7a17c5c7cf8d35fcbf6470330d64bd6a5bc14 100644 (file)
@@ -37,8 +37,8 @@
 #include "util/u_math.h"
 #include "vl/vl_decoder.h"
 #include "vl/vl_video_buffer.h"
-#include "radeon/radeon_video.h"
-#include "radeon/radeon_uvd.h"
+#include "radeon_video.h"
+#include "radeon_uvd.h"
 #include "os/os_time.h"
 
 static const struct debug_named_value r600_debug_options[] = {
@@ -111,6 +111,11 @@ static void r600_destroy_context(struct pipe_context *context)
        FREE(rctx->start_compute_cs_cmd.buf);
 
        r600_common_context_cleanup(&rctx->b);
+
+       r600_resource_reference(&rctx->trace_buf, NULL);
+       r600_resource_reference(&rctx->last_trace_buf, NULL);
+       radeon_clear_saved_cs(&rctx->last_gfx);
+
        FREE(rctx);
 }
 
@@ -125,7 +130,8 @@ static struct pipe_context *r600_create_context(struct pipe_screen *screen,
                return NULL;
 
        rctx->b.b.screen = screen;
-       rctx->b.b.priv = priv;
+       assert(!priv);
+       rctx->b.b.priv = NULL; /* for threaded_context_unwrap_sync */
        rctx->b.b.destroy = r600_destroy_context;
        rctx->b.set_atom_dirty = (void *)r600_set_atom_dirty;
 
@@ -137,7 +143,7 @@ static struct pipe_context *r600_create_context(struct pipe_screen *screen,
 
        r600_init_blit_functions(rctx);
 
-       if (rscreen->b.info.has_uvd) {
+       if (rscreen->b.info.has_hw_decode) {
                rctx->b.b.create_video_codec = r600_uvd_create_decoder;
                rctx->b.b.create_video_buffer = r600_video_buffer_create;
        } else {
@@ -145,6 +151,8 @@ static struct pipe_context *r600_create_context(struct pipe_screen *screen,
                rctx->b.b.create_video_buffer = vl_video_buffer_create;
        }
 
+       if (getenv("R600_TRACE"))
+               rctx->is_debug = true;
        r600_init_common_state_functions(rctx);
 
        switch (rctx->b.chip_class) {
@@ -286,6 +294,8 @@ static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
        case PIPE_CAP_POLYGON_OFFSET_UNITS_UNSCALED:
        case PIPE_CAP_CLEAR_TEXTURE:
        case PIPE_CAP_TGSI_MUL_ZERO_WINS:
+       case PIPE_CAP_CAN_BIND_CONST_BUFFER_AS_VERTEX:
+       case PIPE_CAP_ALLOW_MAPPED_BUFFERS_DURING_EXECUTION:
                return 1;
 
        case PIPE_CAP_DEVICE_RESET_STATUS_QUERY:
@@ -380,6 +390,18 @@ static int r600_get_param(struct pipe_screen* pscreen, enum pipe_cap param)
        case PIPE_CAP_TGSI_FS_FBFETCH:
        case PIPE_CAP_INT64:
        case PIPE_CAP_INT64_DIVMOD:
+       case PIPE_CAP_TGSI_TEX_TXF_LZ:
+       case PIPE_CAP_TGSI_CLOCK:
+       case PIPE_CAP_POLYGON_MODE_FILL_RECTANGLE:
+       case PIPE_CAP_SPARSE_BUFFER_PAGE_SIZE:
+       case PIPE_CAP_TGSI_BALLOT:
+       case PIPE_CAP_TGSI_TES_LAYER_VIEWPORT:
+       case PIPE_CAP_POST_DEPTH_COVERAGE:
+       case PIPE_CAP_BINDLESS_TEXTURE:
+       case PIPE_CAP_NIR_SAMPLERS_AS_DEREF:
+       case PIPE_CAP_QUERY_SO_OVERFLOW:
+       case PIPE_CAP_MEMOBJ:
+       case PIPE_CAP_LOAD_CONSTBUF:
                return 0;
 
        case PIPE_CAP_DOUBLES:
@@ -538,8 +560,6 @@ static int r600_get_shader_param(struct pipe_screen* pscreen,
                }
        case PIPE_SHADER_CAP_MAX_CONST_BUFFERS:
                return R600_MAX_USER_CONST_BUFFERS;
-       case PIPE_SHADER_CAP_MAX_PREDS:
-               return 0; /* nothing uses this */
        case PIPE_SHADER_CAP_TGSI_CONT_SUPPORTED:
                return 1;
        case PIPE_SHADER_CAP_TGSI_SQRT_SUPPORTED:
@@ -550,6 +570,8 @@ static int r600_get_shader_param(struct pipe_screen* pscreen,
        case PIPE_SHADER_CAP_INDIRECT_CONST_ADDR:
                return 1;
        case PIPE_SHADER_CAP_SUBROUTINES:
+       case PIPE_SHADER_CAP_INT64_ATOMICS:
+       case PIPE_SHADER_CAP_FP16:
                return 0;
        case PIPE_SHADER_CAP_INTEGERS:
        case PIPE_SHADER_CAP_TGSI_ANY_INOUT_DECL_RANGE:
@@ -577,6 +599,7 @@ static int r600_get_shader_param(struct pipe_screen* pscreen,
        case PIPE_SHADER_CAP_MAX_SHADER_BUFFERS:
        case PIPE_SHADER_CAP_MAX_SHADER_IMAGES:
        case PIPE_SHADER_CAP_LOWER_IF_THRESHOLD:
+       case PIPE_SHADER_CAP_TGSI_SKIP_MERGE_REGISTERS:
                return 0;
        case PIPE_SHADER_CAP_MAX_UNROLL_ITERATIONS_HINT:
                /* due to a bug in the shader compiler, some loops hang
@@ -615,7 +638,8 @@ static struct pipe_resource *r600_resource_create(struct pipe_screen *screen,
        return r600_resource_create_common(screen, templ);
 }
 
-struct pipe_screen *r600_screen_create(struct radeon_winsys *ws)
+struct pipe_screen *r600_screen_create(struct radeon_winsys *ws,
+                                      const struct pipe_screen_config *config)
 {
        struct r600_screen *rscreen = CALLOC_STRUCT(r600_screen);
 
@@ -645,7 +669,7 @@ struct pipe_screen *r600_screen_create(struct radeon_winsys *ws)
        if (debug_get_bool_option("R600_DEBUG_COMPUTE", FALSE))
                rscreen->b.debug_flags |= DBG_COMPUTE;
        if (debug_get_bool_option("R600_DUMP_SHADERS", FALSE))
-               rscreen->b.debug_flags |= DBG_FS | DBG_VS | DBG_GS | DBG_PS | DBG_CS | DBG_TCS | DBG_TES;
+               rscreen->b.debug_flags |= DBG_ALL_SHADERS | DBG_FS;
        if (!debug_get_bool_option("R600_HYPERZ", TRUE))
                rscreen->b.debug_flags |= DBG_NO_HYPERZ;