nouveau: Add support for SV_WORK_DIM
[mesa.git] / src / gallium / drivers / r600 / r600_state_common.c
index c50c7055851dbd7ce683725575b44b23f919de3a..4b282d0bc9ba378d1fda6713a6431238dee1a4b1 100644 (file)
@@ -34,6 +34,8 @@
 #include "util/u_upload_mgr.h"
 #include "util/u_math.h"
 #include "tgsi/tgsi_parse.h"
+#include "tgsi/tgsi_scan.h"
+#include "tgsi/tgsi_ureg.h"
 
 void r600_init_command_buffer(struct r600_command_buffer *cb, unsigned num_dw)
 {
@@ -47,28 +49,35 @@ void r600_release_command_buffer(struct r600_command_buffer *cb)
        FREE(cb->buf);
 }
 
+void r600_add_atom(struct r600_context *rctx,
+                  struct r600_atom *atom,
+                  unsigned id)
+{
+       assert(id < R600_NUM_ATOMS);
+       assert(rctx->atoms[id] == NULL);
+       rctx->atoms[id] = atom;
+       atom->id = id;
+}
+
 void r600_init_atom(struct r600_context *rctx,
                    struct r600_atom *atom,
                    unsigned id,
                    void (*emit)(struct r600_context *ctx, struct r600_atom *state),
                    unsigned num_dw)
 {
-       assert(id < R600_NUM_ATOMS);
-       assert(rctx->atoms[id] == NULL);
-       rctx->atoms[id] = atom;
        atom->emit = (void*)emit;
        atom->num_dw = num_dw;
-       atom->dirty = false;
+       r600_add_atom(rctx, atom, id);
 }
 
 void r600_emit_cso_state(struct r600_context *rctx, struct r600_atom *atom)
 {
-       r600_emit_command_buffer(rctx->b.rings.gfx.cs, ((struct r600_cso_state*)atom)->cb);
+       r600_emit_command_buffer(rctx->b.gfx.cs, ((struct r600_cso_state*)atom)->cb);
 }
 
 void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom)
 {
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct r600_alphatest_state *a = (struct r600_alphatest_state*)atom;
        unsigned alpha_ref = a->sx_alpha_ref;
 
@@ -76,10 +85,10 @@ void r600_emit_alphatest_state(struct r600_context *rctx, struct r600_atom *atom
                alpha_ref &= ~0x1FFF;
        }
 
-       r600_write_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
+       radeon_set_context_reg(cs, R_028410_SX_ALPHA_TEST_CONTROL,
                               a->sx_alpha_test_control |
                               S_028410_ALPHA_TEST_BYPASS(a->bypass));
-       r600_write_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
+       radeon_set_context_reg(cs, R_028438_SX_ALPHA_REF, alpha_ref);
 }
 
 static void r600_texture_barrier(struct pipe_context *ctx)
@@ -95,25 +104,52 @@ static void r600_texture_barrier(struct pipe_context *ctx)
 static unsigned r600_conv_pipe_prim(unsigned prim)
 {
        static const unsigned prim_conv[] = {
-               V_008958_DI_PT_POINTLIST,
-               V_008958_DI_PT_LINELIST,
-               V_008958_DI_PT_LINELOOP,
-               V_008958_DI_PT_LINESTRIP,
-               V_008958_DI_PT_TRILIST,
-               V_008958_DI_PT_TRISTRIP,
-               V_008958_DI_PT_TRIFAN,
-               V_008958_DI_PT_QUADLIST,
-               V_008958_DI_PT_QUADSTRIP,
-               V_008958_DI_PT_POLYGON,
-               V_008958_DI_PT_LINELIST_ADJ,
-               V_008958_DI_PT_LINESTRIP_ADJ,
-               V_008958_DI_PT_TRILIST_ADJ,
-               V_008958_DI_PT_TRISTRIP_ADJ,
-               V_008958_DI_PT_RECTLIST
+               [PIPE_PRIM_POINTS]                      = V_008958_DI_PT_POINTLIST,
+               [PIPE_PRIM_LINES]                       = V_008958_DI_PT_LINELIST,
+               [PIPE_PRIM_LINE_LOOP]                   = V_008958_DI_PT_LINELOOP,
+               [PIPE_PRIM_LINE_STRIP]                  = V_008958_DI_PT_LINESTRIP,
+               [PIPE_PRIM_TRIANGLES]                   = V_008958_DI_PT_TRILIST,
+               [PIPE_PRIM_TRIANGLE_STRIP]              = V_008958_DI_PT_TRISTRIP,
+               [PIPE_PRIM_TRIANGLE_FAN]                = V_008958_DI_PT_TRIFAN,
+               [PIPE_PRIM_QUADS]                       = V_008958_DI_PT_QUADLIST,
+               [PIPE_PRIM_QUAD_STRIP]                  = V_008958_DI_PT_QUADSTRIP,
+               [PIPE_PRIM_POLYGON]                     = V_008958_DI_PT_POLYGON,
+               [PIPE_PRIM_LINES_ADJACENCY]             = V_008958_DI_PT_LINELIST_ADJ,
+               [PIPE_PRIM_LINE_STRIP_ADJACENCY]        = V_008958_DI_PT_LINESTRIP_ADJ,
+               [PIPE_PRIM_TRIANGLES_ADJACENCY]         = V_008958_DI_PT_TRILIST_ADJ,
+               [PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY]    = V_008958_DI_PT_TRISTRIP_ADJ,
+               [PIPE_PRIM_PATCHES]                     = V_008958_DI_PT_PATCH,
+               [R600_PRIM_RECTANGLE_LIST]              = V_008958_DI_PT_RECTLIST
        };
+       assert(prim < ARRAY_SIZE(prim_conv));
        return prim_conv[prim];
 }
 
+unsigned r600_conv_prim_to_gs_out(unsigned mode)
+{
+       static const int prim_conv[] = {
+               [PIPE_PRIM_POINTS]                      = V_028A6C_OUTPRIM_TYPE_POINTLIST,
+               [PIPE_PRIM_LINES]                       = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
+               [PIPE_PRIM_LINE_LOOP]                   = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
+               [PIPE_PRIM_LINE_STRIP]                  = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
+               [PIPE_PRIM_TRIANGLES]                   = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_TRIANGLE_STRIP]              = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_TRIANGLE_FAN]                = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_QUADS]                       = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_QUAD_STRIP]                  = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_POLYGON]                     = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_LINES_ADJACENCY]             = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
+               [PIPE_PRIM_LINE_STRIP_ADJACENCY]        = V_028A6C_OUTPRIM_TYPE_LINESTRIP,
+               [PIPE_PRIM_TRIANGLES_ADJACENCY]         = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_TRIANGLE_STRIP_ADJACENCY]    = V_028A6C_OUTPRIM_TYPE_TRISTRIP,
+               [PIPE_PRIM_PATCHES]                     = V_028A6C_OUTPRIM_TYPE_POINTLIST,
+               [R600_PRIM_RECTANGLE_LIST]              = V_028A6C_OUTPRIM_TYPE_TRISTRIP
+       };
+       assert(mode < ARRAY_SIZE(prim_conv));
+
+       return prim_conv[mode];
+}
+
 /* common state between evergreen and r600 */
 
 static void r600_bind_blend_state_internal(struct r600_context *rctx,
@@ -126,11 +162,11 @@ static void r600_bind_blend_state_internal(struct r600_context *rctx,
        rctx->dual_src_blend = blend->dual_src_blend;
 
        if (!blend_disable) {
-               r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer);
+               r600_set_cso_state_with_cb(rctx, &rctx->blend_state, blend, &blend->buffer);
                color_control = blend->cb_color_control;
        } else {
                /* Blending is disabled. */
-               r600_set_cso_state_with_cb(&rctx->blend_state, blend, &blend->buffer_no_blend);
+               r600_set_cso_state_with_cb(rctx, &rctx->blend_state, blend, &blend->buffer_no_blend);
                color_control = blend->cb_color_control_no_blend;
        }
 
@@ -149,7 +185,7 @@ static void r600_bind_blend_state_internal(struct r600_context *rctx,
                update_cb = true;
        }
        if (update_cb) {
-               rctx->cb_misc_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
        }
 }
 
@@ -158,8 +194,8 @@ static void r600_bind_blend_state(struct pipe_context *ctx, void *state)
        struct r600_context *rctx = (struct r600_context *)ctx;
        struct r600_blend_state *blend = (struct r600_blend_state *)state;
 
-       if (blend == NULL) {
-               r600_set_cso_state_with_cb(&rctx->blend_state, NULL, NULL);
+       if (!blend) {
+               r600_set_cso_state_with_cb(rctx, &rctx->blend_state, NULL, NULL);
                return;
        }
 
@@ -172,15 +208,15 @@ static void r600_set_blend_color(struct pipe_context *ctx,
        struct r600_context *rctx = (struct r600_context *)ctx;
 
        rctx->blend_color.state = *state;
-       rctx->blend_color.atom.dirty = true;
+       r600_mark_atom_dirty(rctx, &rctx->blend_color.atom);
 }
 
 void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
 {
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct pipe_blend_color *state = &rctx->blend_color.state;
 
-       r600_write_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
+       radeon_set_context_reg_seq(cs, R_028414_CB_BLEND_RED, 4);
        radeon_emit(cs, fui(state->color[0])); /* R_028414_CB_BLEND_RED */
        radeon_emit(cs, fui(state->color[1])); /* R_028418_CB_BLEND_GREEN */
        radeon_emit(cs, fui(state->color[2])); /* R_02841C_CB_BLEND_BLUE */
@@ -189,16 +225,16 @@ void r600_emit_blend_color(struct r600_context *rctx, struct r600_atom *atom)
 
 void r600_emit_vgt_state(struct r600_context *rctx, struct r600_atom *atom)
 {
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct r600_vgt_state *a = (struct r600_vgt_state *)atom;
 
-       r600_write_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
-       r600_write_context_reg_seq(cs, R_028408_VGT_INDX_OFFSET, 2);
+       radeon_set_context_reg(cs, R_028A94_VGT_MULTI_PRIM_IB_RESET_EN, a->vgt_multi_prim_ib_reset_en);
+       radeon_set_context_reg_seq(cs, R_028408_VGT_INDX_OFFSET, 2);
        radeon_emit(cs, a->vgt_indx_offset); /* R_028408_VGT_INDX_OFFSET */
        radeon_emit(cs, a->vgt_multi_prim_ib_reset_indx); /* R_02840C_VGT_MULTI_PRIM_IB_RESET_INDX */
        if (a->last_draw_was_indirect) {
                a->last_draw_was_indirect = false;
-               r600_write_ctl_const(cs, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
+               radeon_set_ctl_const(cs, R_03CFF0_SQ_VTX_BASE_VTX_LOC, 0);
        }
 }
 
@@ -206,17 +242,10 @@ static void r600_set_clip_state(struct pipe_context *ctx,
                                const struct pipe_clip_state *state)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
-       struct pipe_constant_buffer cb;
 
        rctx->clip_state.state = *state;
-       rctx->clip_state.atom.dirty = true;
-
-       cb.buffer = NULL;
-       cb.user_buffer = state->ucp;
-       cb.buffer_offset = 0;
-       cb.buffer_size = 4*4*8;
-       ctx->set_constant_buffer(ctx, PIPE_SHADER_VERTEX, R600_UCP_CONST_BUFFER, &cb);
-       pipe_resource_reference(&cb.buffer, NULL);
+       r600_mark_atom_dirty(rctx, &rctx->clip_state.atom);
+       rctx->driver_consts[PIPE_SHADER_VERTEX].vs_ucp_dirty = true;
 }
 
 static void r600_set_stencil_ref(struct pipe_context *ctx,
@@ -225,15 +254,15 @@ static void r600_set_stencil_ref(struct pipe_context *ctx,
        struct r600_context *rctx = (struct r600_context *)ctx;
 
        rctx->stencil_ref.state = *state;
-       rctx->stencil_ref.atom.dirty = true;
+       r600_mark_atom_dirty(rctx, &rctx->stencil_ref.atom);
 }
 
 void r600_emit_stencil_ref(struct r600_context *rctx, struct r600_atom *atom)
 {
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct r600_stencil_ref_state *a = (struct r600_stencil_ref_state*)atom;
 
-       r600_write_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
+       radeon_set_context_reg_seq(cs, R_028430_DB_STENCILREFMASK, 2);
        radeon_emit(cs, /* R_028430_DB_STENCILREFMASK */
                         S_028430_STENCILREF(a->state.ref_value[0]) |
                         S_028430_STENCILMASK(a->state.valuemask[0]) |
@@ -272,12 +301,12 @@ static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
        struct r600_dsa_state *dsa = state;
        struct r600_stencil_ref ref;
 
-       if (state == NULL) {
-               r600_set_cso_state_with_cb(&rctx->dsa_state, NULL, NULL);
+       if (!state) {
+               r600_set_cso_state_with_cb(rctx, &rctx->dsa_state, NULL, NULL);
                return;
        }
 
-       r600_set_cso_state_with_cb(&rctx->dsa_state, dsa, &dsa->buffer);
+       r600_set_cso_state_with_cb(rctx, &rctx->dsa_state, dsa, &dsa->buffer);
 
        ref.ref_value[0] = rctx->stencil_ref.pipe_state.ref_value[0];
        ref.ref_value[1] = rctx->stencil_ref.pipe_state.ref_value[1];
@@ -292,7 +321,7 @@ static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
                         * we are having lockup on evergreen so do not enable
                         * hyperz when not writing zbuffer
                         */
-                       rctx->db_misc_state.atom.dirty = true;
+                       r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
                }
        }
 
@@ -303,7 +332,7 @@ static void r600_bind_dsa_state(struct pipe_context *ctx, void *state)
            rctx->alphatest_state.sx_alpha_ref != dsa->alpha_ref) {
                rctx->alphatest_state.sx_alpha_test_control = dsa->sx_alpha_test_control;
                rctx->alphatest_state.sx_alpha_ref = dsa->alpha_ref;
-               rctx->alphatest_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->alphatest_state.atom);
        }
 }
 
@@ -312,19 +341,21 @@ static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
        struct r600_rasterizer_state *rs = (struct r600_rasterizer_state *)state;
        struct r600_context *rctx = (struct r600_context *)ctx;
 
-       if (state == NULL)
+       if (!state)
                return;
 
        rctx->rasterizer = rs;
 
-       r600_set_cso_state_with_cb(&rctx->rasterizer_state, rs, &rs->buffer);
+       r600_set_cso_state_with_cb(rctx, &rctx->rasterizer_state, rs, &rs->buffer);
 
        if (rs->offset_enable &&
            (rs->offset_units != rctx->poly_offset_state.offset_units ||
-            rs->offset_scale != rctx->poly_offset_state.offset_scale)) {
+            rs->offset_scale != rctx->poly_offset_state.offset_scale ||
+            rs->offset_units_unscaled != rctx->poly_offset_state.offset_units_unscaled)) {
                rctx->poly_offset_state.offset_units = rs->offset_units;
                rctx->poly_offset_state.offset_scale = rs->offset_scale;
-               rctx->poly_offset_state.atom.dirty = true;
+               rctx->poly_offset_state.offset_units_unscaled = rs->offset_units_unscaled;
+               r600_mark_atom_dirty(rctx, &rctx->poly_offset_state.atom);
        }
 
        /* Update clip_misc_state. */
@@ -332,15 +363,10 @@ static void r600_bind_rs_state(struct pipe_context *ctx, void *state)
            rctx->clip_misc_state.clip_plane_enable != rs->clip_plane_enable) {
                rctx->clip_misc_state.pa_cl_clip_cntl = rs->pa_cl_clip_cntl;
                rctx->clip_misc_state.clip_plane_enable = rs->clip_plane_enable;
-               rctx->clip_misc_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->clip_misc_state.atom);
        }
 
-       /* Workaround for a missing scissor enable on r600. */
-       if (rctx->b.chip_class == R600 &&
-           rs->scissor_enable != rctx->scissor[0].enable) {
-               rctx->scissor[0].enable = rs->scissor_enable;
-               rctx->scissor[0].atom.dirty = true;
-       }
+       r600_set_scissor_enable(&rctx->b, rs->scissor_enable);
 
        /* Re-emit PA_SC_LINE_STIPPLE. */
        rctx->last_primitive_type = -1;
@@ -377,7 +403,7 @@ void r600_sampler_states_dirty(struct r600_context *rctx,
                state->atom.num_dw =
                        util_bitcount(state->dirty_mask & state->has_bordercolor_mask) * 11 +
                        util_bitcount(state->dirty_mask & ~state->has_bordercolor_mask) * 5;
-               state->atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &state->atom);
        }
 }
 
@@ -398,9 +424,9 @@ static void r600_bind_sampler_states(struct pipe_context *pipe,
 
        assert(start == 0); /* XXX fix below */
 
-       if (shader != PIPE_SHADER_VERTEX &&
-           shader != PIPE_SHADER_FRAGMENT) {
-               return;
+       if (!states) {
+               disable_mask = ~0u;
+               count = 0;
        }
 
        for (i = 0; i < count; i++) {
@@ -442,7 +468,7 @@ static void r600_bind_sampler_states(struct pipe_context *pipe,
                /* change in TA_CNTL_AUX need a pipeline flush */
                rctx->b.flags |= R600_CONTEXT_WAIT_3D_IDLE;
                rctx->seamless_cube_map.enabled = seamless_cube_map;
-               rctx->seamless_cube_map.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->seamless_cube_map.atom);
        }
 }
 
@@ -482,13 +508,13 @@ static void r600_bind_vertex_elements(struct pipe_context *ctx, void *state)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
 
-       r600_set_cso_state(&rctx->vertex_fetch_shader, state);
+       r600_set_cso_state(rctx, &rctx->vertex_fetch_shader, state);
 }
 
 static void r600_delete_vertex_elements(struct pipe_context *ctx, void *state)
 {
        struct r600_fetch_shader *shader = (struct r600_fetch_shader*)state;
-       pipe_resource_reference((struct pipe_resource**)&shader->buffer, NULL);
+       r600_resource_reference(&shader->buffer, NULL);
        FREE(shader);
 }
 
@@ -509,10 +535,9 @@ static void r600_set_index_buffer(struct pipe_context *ctx,
 void r600_vertex_buffers_dirty(struct r600_context *rctx)
 {
        if (rctx->vertex_buffer_state.dirty_mask) {
-               rctx->b.flags |= R600_CONTEXT_INV_VERTEX_CACHE;
                rctx->vertex_buffer_state.atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 12 : 11) *
                                               util_bitcount(rctx->vertex_buffer_state.dirty_mask);
-               rctx->vertex_buffer_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->vertex_buffer_state.atom);
        }
 }
 
@@ -566,10 +591,9 @@ void r600_sampler_views_dirty(struct r600_context *rctx,
                              struct r600_samplerview_state *state)
 {
        if (state->dirty_mask) {
-               rctx->b.flags |= R600_CONTEXT_INV_TEX_CACHE;
                state->atom.num_dw = (rctx->b.chip_class >= EVERGREEN ? 14 : 13) *
                                     util_bitcount(state->dirty_mask);
-               state->atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &state->atom);
        }
 }
 
@@ -592,9 +616,9 @@ static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
 
        assert(start == 0); /* XXX fix below */
 
-       if (shader == PIPE_SHADER_COMPUTE) {
-               evergreen_set_cs_sampler_view(pipe, start, count, views);
-               return;
+       if (!views) {
+               disable_mask = ~0u;
+               count = 0;
        }
 
        remaining_mask = dst->views.enabled_mask & disable_mask;
@@ -614,21 +638,21 @@ static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
                if (rviews[i]) {
                        struct r600_texture *rtex =
                                (struct r600_texture*)rviews[i]->base.texture;
+                       bool is_buffer = rviews[i]->base.texture->target == PIPE_BUFFER;
 
-                       if (rviews[i]->base.texture->target != PIPE_BUFFER) {
-                               if (rtex->is_depth && !rtex->is_flushing_texture) {
-                                       dst->views.compressed_depthtex_mask |= 1 << i;
-                               } else {
-                                       dst->views.compressed_depthtex_mask &= ~(1 << i);
-                               }
+                       if (!is_buffer && rtex->is_depth && !rtex->is_flushing_texture) {
+                               dst->views.compressed_depthtex_mask |= 1 << i;
+                       } else {
+                               dst->views.compressed_depthtex_mask &= ~(1 << i);
+                       }
 
-                               /* Track compressed colorbuffers. */
-                               if (rtex->cmask.size) {
-                                       dst->views.compressed_colortex_mask |= 1 << i;
-                               } else {
-                                       dst->views.compressed_colortex_mask &= ~(1 << i);
-                               }
+                       /* Track compressed colorbuffers. */
+                       if (!is_buffer && rtex->cmask.size) {
+                               dst->views.compressed_colortex_mask |= 1 << i;
+                       } else {
+                               dst->views.compressed_colortex_mask &= ~(1 << i);
                        }
+
                        /* Changing from array to non-arrays textures and vice versa requires
                         * updating TEX_ARRAY_OVERRIDE in sampler states on R6xx-R7xx. */
                        if (rctx->b.chip_class <= R700 &&
@@ -662,60 +686,69 @@ static void r600_set_sampler_views(struct pipe_context *pipe, unsigned shader,
        }
 }
 
-static void r600_set_viewport_states(struct pipe_context *ctx,
-                                     unsigned start_slot,
-                                     unsigned num_viewports,
-                                     const struct pipe_viewport_state *state)
+static void r600_update_compressed_colortex_mask(struct r600_samplerview_state *views)
 {
-       struct r600_context *rctx = (struct r600_context *)ctx;
-       int i;
+       uint32_t mask = views->enabled_mask;
 
-       for (i = start_slot; i < start_slot + num_viewports; i++) {
-               rctx->viewport[i].state = state[i - start_slot];
-               rctx->viewport[i].atom.dirty = true;
-       }
-}
+       while (mask) {
+               unsigned i = u_bit_scan(&mask);
+               struct pipe_resource *res = views->views[i]->base.texture;
 
-void r600_emit_viewport_state(struct r600_context *rctx, struct r600_atom *atom)
-{
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
-       struct r600_viewport_state *rstate = (struct r600_viewport_state *)atom;
-       struct pipe_viewport_state *state = &rstate->state;
-       int offset = rstate->idx * 6 * 4;
+               if (res && res->target != PIPE_BUFFER) {
+                       struct r600_texture *rtex = (struct r600_texture *)res;
 
-       r600_write_context_reg_seq(cs, R_02843C_PA_CL_VPORT_XSCALE_0 + offset, 6);
-       radeon_emit(cs, fui(state->scale[0]));     /* R_02843C_PA_CL_VPORT_XSCALE_0  */
-       radeon_emit(cs, fui(state->translate[0])); /* R_028440_PA_CL_VPORT_XOFFSET_0 */
-       radeon_emit(cs, fui(state->scale[1]));     /* R_028444_PA_CL_VPORT_YSCALE_0  */
-       radeon_emit(cs, fui(state->translate[1])); /* R_028448_PA_CL_VPORT_YOFFSET_0 */
-       radeon_emit(cs, fui(state->scale[2]));     /* R_02844C_PA_CL_VPORT_ZSCALE_0  */
-       radeon_emit(cs, fui(state->translate[2])); /* R_028450_PA_CL_VPORT_ZOFFSET_0 */
+                       if (rtex->cmask.size) {
+                               views->compressed_colortex_mask |= 1 << i;
+                       } else {
+                               views->compressed_colortex_mask &= ~(1 << i);
+                       }
+               }
+       }
 }
 
 /* Compute the key for the hw shader variant */
-static INLINE struct r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
+static inline union r600_shader_key r600_shader_selector_key(struct pipe_context * ctx,
                struct r600_pipe_shader_selector * sel)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
-       struct r600_shader_key key;
+       union r600_shader_key key;
        memset(&key, 0, sizeof(key));
 
-       if (sel->type == PIPE_SHADER_FRAGMENT) {
-               key.color_two_side = rctx->rasterizer && rctx->rasterizer->two_side;
-               key.alpha_to_one = rctx->alpha_to_one &&
-                                  rctx->rasterizer && rctx->rasterizer->multisample_enable &&
-                                  !rctx->framebuffer.cb0_is_integer;
-               key.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
-               /* Dual-source blending only makes sense with nr_cbufs == 1. */
-               if (key.nr_cbufs == 1 && rctx->dual_src_blend)
-                       key.nr_cbufs = 2;
-       } else if (sel->type == PIPE_SHADER_VERTEX) {
-               key.vs_as_es = (rctx->gs_shader != NULL);
+       switch (sel->type) {
+       case PIPE_SHADER_VERTEX: {
+               key.vs.as_ls = (rctx->tes_shader != NULL);
+               if (!key.vs.as_ls)
+                       key.vs.as_es = (rctx->gs_shader != NULL);
+
                if (rctx->ps_shader->current->shader.gs_prim_id_input && !rctx->gs_shader) {
-                       key.vs_as_gs_a = true;
-                       key.vs_prim_id_out = rctx->ps_shader->current->shader.input[rctx->ps_shader->current->shader.ps_prim_id_input].spi_sid;
+                       key.vs.as_gs_a = true;
+                       key.vs.prim_id_out = rctx->ps_shader->current->shader.input[rctx->ps_shader->current->shader.ps_prim_id_input].spi_sid;
                }
+               break;
        }
+       case PIPE_SHADER_GEOMETRY:
+               break;
+       case PIPE_SHADER_FRAGMENT: {
+               key.ps.color_two_side = rctx->rasterizer && rctx->rasterizer->two_side;
+               key.ps.alpha_to_one = rctx->alpha_to_one &&
+                                     rctx->rasterizer && rctx->rasterizer->multisample_enable &&
+                                     !rctx->framebuffer.cb0_is_integer;
+               key.ps.nr_cbufs = rctx->framebuffer.state.nr_cbufs;
+               /* Dual-source blending only makes sense with nr_cbufs == 1. */
+               if (key.ps.nr_cbufs == 1 && rctx->dual_src_blend)
+                       key.ps.nr_cbufs = 2;
+               break;
+       }
+       case PIPE_SHADER_TESS_EVAL:
+               key.tes.as_es = (rctx->gs_shader != NULL);
+               break;
+       case PIPE_SHADER_TESS_CTRL:
+               key.tcs.prim_mode = rctx->tes_shader->info.properties[TGSI_PROPERTY_TES_PRIM_MODE];
+               break;
+       default:
+               assert(0);
+       }
+
        return key;
 }
 
@@ -725,7 +758,7 @@ static int r600_shader_select(struct pipe_context *ctx,
         struct r600_pipe_shader_selector* sel,
         bool *dirty)
 {
-       struct r600_shader_key key;
+       union r600_shader_key key;
        struct r600_pipe_shader * shader = NULL;
        int r;
 
@@ -795,10 +828,48 @@ static void *r600_create_shader_state(struct pipe_context *ctx,
                               unsigned pipe_shader_type)
 {
        struct r600_pipe_shader_selector *sel = CALLOC_STRUCT(r600_pipe_shader_selector);
+       int i;
 
        sel->type = pipe_shader_type;
        sel->tokens = tgsi_dup_tokens(state->tokens);
        sel->so = state->stream_output;
+       tgsi_scan_shader(state->tokens, &sel->info);
+
+       switch (pipe_shader_type) {
+       case PIPE_SHADER_GEOMETRY:
+               sel->gs_output_prim =
+                       sel->info.properties[TGSI_PROPERTY_GS_OUTPUT_PRIM];
+               sel->gs_max_out_vertices =
+                       sel->info.properties[TGSI_PROPERTY_GS_MAX_OUTPUT_VERTICES];
+               sel->gs_num_invocations =
+                       sel->info.properties[TGSI_PROPERTY_GS_INVOCATIONS];
+               break;
+       case PIPE_SHADER_VERTEX:
+       case PIPE_SHADER_TESS_CTRL:
+               sel->lds_patch_outputs_written_mask = 0;
+               sel->lds_outputs_written_mask = 0;
+
+               for (i = 0; i < sel->info.num_outputs; i++) {
+                       unsigned name = sel->info.output_semantic_name[i];
+                       unsigned index = sel->info.output_semantic_index[i];
+
+                       switch (name) {
+                       case TGSI_SEMANTIC_TESSINNER:
+                       case TGSI_SEMANTIC_TESSOUTER:
+                       case TGSI_SEMANTIC_PATCH:
+                               sel->lds_patch_outputs_written_mask |=
+                                       1llu << r600_get_lds_unique_index(name, index);
+                               break;
+                       default:
+                               sel->lds_outputs_written_mask |=
+                                       1llu << r600_get_lds_unique_index(name, index);
+                       }
+               }
+               break;
+       default:
+               break;
+       }
+
        return sel;
 }
 
@@ -820,6 +891,18 @@ static void *r600_create_gs_state(struct pipe_context *ctx,
        return r600_create_shader_state(ctx, state, PIPE_SHADER_GEOMETRY);
 }
 
+static void *r600_create_tcs_state(struct pipe_context *ctx,
+                                        const struct pipe_shader_state *state)
+{
+       return r600_create_shader_state(ctx, state, PIPE_SHADER_TESS_CTRL);
+}
+
+static void *r600_create_tes_state(struct pipe_context *ctx,
+                                        const struct pipe_shader_state *state)
+{
+       return r600_create_shader_state(ctx, state, PIPE_SHADER_TESS_EVAL);
+}
+
 static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
@@ -830,6 +913,18 @@ static void r600_bind_ps_state(struct pipe_context *ctx, void *state)
        rctx->ps_shader = (struct r600_pipe_shader_selector *)state;
 }
 
+static struct tgsi_shader_info *r600_get_vs_info(struct r600_context *rctx)
+{
+       if (rctx->gs_shader)
+               return &rctx->gs_shader->info;
+       else if (rctx->tes_shader)
+               return &rctx->tes_shader->info;
+       else if (rctx->vs_shader)
+               return &rctx->vs_shader->info;
+       else
+               return NULL;
+}
+
 static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
@@ -838,6 +933,7 @@ static void r600_bind_vs_state(struct pipe_context *ctx, void *state)
                return;
 
        rctx->vs_shader = (struct r600_pipe_shader_selector *)state;
+       r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
        rctx->b.streamout.stride_in_dw = rctx->vs_shader->so.stride;
 }
 
@@ -846,12 +942,32 @@ static void r600_bind_gs_state(struct pipe_context *ctx, void *state)
        struct r600_context *rctx = (struct r600_context *)ctx;
 
        rctx->gs_shader = (struct r600_pipe_shader_selector *)state;
+       r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
 
        if (!state)
                return;
        rctx->b.streamout.stride_in_dw = rctx->gs_shader->so.stride;
 }
 
+static void r600_bind_tcs_state(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
+       rctx->tcs_shader = (struct r600_pipe_shader_selector *)state;
+}
+
+static void r600_bind_tes_state(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
+       rctx->tes_shader = (struct r600_pipe_shader_selector *)state;
+       r600_update_vs_writes_viewport_index(&rctx->b, r600_get_vs_info(rctx));
+
+       if (!state)
+               return;
+       rctx->b.streamout.stride_in_dw = rctx->tes_shader->so.stride;
+}
+
 static void r600_delete_shader_selector(struct pipe_context *ctx,
                struct r600_pipe_shader_selector *sel)
 {
@@ -905,19 +1021,41 @@ static void r600_delete_gs_state(struct pipe_context *ctx, void *state)
        r600_delete_shader_selector(ctx, sel);
 }
 
+static void r600_delete_tcs_state(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
+
+       if (rctx->tcs_shader == sel) {
+               rctx->tcs_shader = NULL;
+       }
+
+       r600_delete_shader_selector(ctx, sel);
+}
+
+static void r600_delete_tes_state(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct r600_pipe_shader_selector *sel = (struct r600_pipe_shader_selector *)state;
+
+       if (rctx->tes_shader == sel) {
+               rctx->tes_shader = NULL;
+       }
+
+       r600_delete_shader_selector(ctx, sel);
+}
 
 void r600_constant_buffers_dirty(struct r600_context *rctx, struct r600_constbuf_state *state)
 {
        if (state->dirty_mask) {
-               rctx->b.flags |= R600_CONTEXT_INV_CONST_CACHE;
                state->atom.num_dw = rctx->b.chip_class >= EVERGREEN ? util_bitcount(state->dirty_mask)*20
                                                                   : util_bitcount(state->dirty_mask)*19;
-               state->atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &state->atom);
        }
 }
 
 static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
-                                    struct pipe_constant_buffer *input)
+                                    const struct pipe_constant_buffer *input)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
        struct r600_constbuf_state *state = &rctx->constbuf_state[shader];
@@ -954,10 +1092,10 @@ static void r600_set_constant_buffer(struct pipe_context *ctx, uint shader, uint
                                tmpPtr[i] = util_cpu_to_le32(((uint32_t *)ptr)[i]);
                        }
 
-                       u_upload_data(rctx->b.uploader, 0, size, tmpPtr, &cb->buffer_offset, &cb->buffer);
+                       u_upload_data(rctx->b.uploader, 0, size, 256, tmpPtr, &cb->buffer_offset, &cb->buffer);
                        free(tmpPtr);
                } else {
-                       u_upload_data(rctx->b.uploader, 0, input->buffer_size, ptr, &cb->buffer_offset, &cb->buffer);
+                       u_upload_data(rctx->b.uploader, 0, input->buffer_size, 256, ptr, &cb->buffer_offset, &cb->buffer);
                }
                /* account it in gtt */
                rctx->b.gtt += input->buffer_size;
@@ -981,9 +1119,77 @@ static void r600_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask
                return;
 
        rctx->sample_mask.sample_mask = sample_mask;
-       rctx->sample_mask.atom.dirty = true;
+       r600_mark_atom_dirty(rctx, &rctx->sample_mask.atom);
 }
 
+static void r600_update_driver_const_buffers(struct r600_context *rctx)
+{
+       int sh, size;
+       void *ptr;
+       struct pipe_constant_buffer cb;
+       for (sh = 0; sh < PIPE_SHADER_TYPES; sh++) {
+               struct r600_shader_driver_constants_info *info = &rctx->driver_consts[sh];
+               if (!info->vs_ucp_dirty &&
+                   !info->texture_const_dirty &&
+                   !info->ps_sample_pos_dirty)
+                       continue;
+
+               ptr = info->constants;
+               size = info->alloc_size;
+               if (info->vs_ucp_dirty) {
+                       assert(sh == PIPE_SHADER_VERTEX);
+                       if (!size) {
+                               ptr = rctx->clip_state.state.ucp;
+                               size = R600_UCP_SIZE;
+                       } else {
+                               memcpy(ptr, rctx->clip_state.state.ucp, R600_UCP_SIZE);
+                       }
+                       info->vs_ucp_dirty = false;
+               }
+
+               if (info->ps_sample_pos_dirty) {
+                       assert(sh == PIPE_SHADER_FRAGMENT);
+                       if (!size) {
+                               ptr = rctx->sample_positions;
+                               size = R600_UCP_SIZE;
+                       } else {
+                               memcpy(ptr, rctx->sample_positions, R600_UCP_SIZE);
+                       }
+                       info->ps_sample_pos_dirty = false;
+               }
+
+               if (info->texture_const_dirty) {
+                       assert (ptr);
+                       assert (size);
+                       if (sh == PIPE_SHADER_VERTEX)
+                               memcpy(ptr, rctx->clip_state.state.ucp, R600_UCP_SIZE);
+                       if (sh == PIPE_SHADER_FRAGMENT)
+                               memcpy(ptr, rctx->sample_positions, R600_UCP_SIZE);
+               }
+               info->texture_const_dirty = false;
+
+               cb.buffer = NULL;
+               cb.user_buffer = ptr;
+               cb.buffer_offset = 0;
+               cb.buffer_size = size;
+               rctx->b.b.set_constant_buffer(&rctx->b.b, sh, R600_BUFFER_INFO_CONST_BUFFER, &cb);
+               pipe_resource_reference(&cb.buffer, NULL);
+       }
+}
+
+static void *r600_alloc_buf_consts(struct r600_context *rctx, int shader_type,
+                                  int array_size, uint32_t *base_offset)
+{
+       struct r600_shader_driver_constants_info *info = &rctx->driver_consts[shader_type];
+       if (array_size + R600_UCP_SIZE > info->alloc_size) {
+               info->constants = realloc(info->constants, array_size + R600_UCP_SIZE);
+               info->alloc_size = array_size + R600_UCP_SIZE;
+       }
+       memset(info->constants + (R600_UCP_SIZE / 4), 0, array_size);
+       info->texture_const_dirty = true;
+       *base_offset = R600_UCP_SIZE;
+       return info->constants;
+}
 /*
  * On r600/700 hw we don't have vertex fetch swizzle, though TBO
  * doesn't require full swizzles it does need masking and setting alpha
@@ -998,9 +1204,9 @@ static void r600_setup_buffer_constants(struct r600_context *rctx, int shader_ty
        struct r600_textures_info *samplers = &rctx->samplers[shader_type];
        int bits;
        uint32_t array_size;
-       struct pipe_constant_buffer cb;
        int i, j;
-
+       uint32_t *constants;
+       uint32_t base_offset;
        if (!samplers->views.dirty_buffer_constants)
                return;
 
@@ -1008,38 +1214,33 @@ static void r600_setup_buffer_constants(struct r600_context *rctx, int shader_ty
 
        bits = util_last_bit(samplers->views.enabled_mask);
        array_size = bits * 8 * sizeof(uint32_t) * 4;
-       samplers->buffer_constants = realloc(samplers->buffer_constants, array_size);
-       memset(samplers->buffer_constants, 0, array_size);
+
+       constants = r600_alloc_buf_consts(rctx, shader_type, array_size, &base_offset);
+
        for (i = 0; i < bits; i++) {
                if (samplers->views.enabled_mask & (1 << i)) {
-                       int offset = i * 8;
+                       int offset = (base_offset / 4) + i * 8;
                        const struct util_format_description *desc;
                        desc = util_format_description(samplers->views.views[i]->base.format);
 
                        for (j = 0; j < 4; j++)
                                if (j < desc->nr_channels)
-                                       samplers->buffer_constants[offset+j] = 0xffffffff;
+                                       constants[offset+j] = 0xffffffff;
                                else
-                                       samplers->buffer_constants[offset+j] = 0x0;
+                                       constants[offset+j] = 0x0;
                        if (desc->nr_channels < 4) {
                                if (desc->channel[0].pure_integer)
-                                       samplers->buffer_constants[offset+4] = 1;
+                                       constants[offset+4] = 1;
                                else
-                                       samplers->buffer_constants[offset+4] = fui(1.0);
+                                       constants[offset+4] = fui(1.0);
                        } else
-                               samplers->buffer_constants[offset + 4] = 0;
+                               constants[offset + 4] = 0;
 
-                       samplers->buffer_constants[offset + 5] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
-                       samplers->buffer_constants[offset + 6] = samplers->views.views[i]->base.texture->array_size / 6;
+                       constants[offset + 5] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
+                       constants[offset + 6] = samplers->views.views[i]->base.texture->array_size / 6;
                }
        }
 
-       cb.buffer = NULL;
-       cb.user_buffer = samplers->buffer_constants;
-       cb.buffer_offset = 0;
-       cb.buffer_size = array_size;
-       rctx->b.b.set_constant_buffer(&rctx->b.b, shader_type, R600_BUFFER_INFO_CONST_BUFFER, &cb);
-       pipe_resource_reference(&cb.buffer, NULL);
 }
 
 /* On evergreen we store two values
@@ -1051,9 +1252,9 @@ static void eg_setup_buffer_constants(struct r600_context *rctx, int shader_type
        struct r600_textures_info *samplers = &rctx->samplers[shader_type];
        int bits;
        uint32_t array_size;
-       struct pipe_constant_buffer cb;
        int i;
-
+       uint32_t *constants;
+       uint32_t base_offset;
        if (!samplers->views.dirty_buffer_constants)
                return;
 
@@ -1061,72 +1262,65 @@ static void eg_setup_buffer_constants(struct r600_context *rctx, int shader_type
 
        bits = util_last_bit(samplers->views.enabled_mask);
        array_size = bits * 2 * sizeof(uint32_t) * 4;
-       samplers->buffer_constants = realloc(samplers->buffer_constants, array_size);
-       memset(samplers->buffer_constants, 0, array_size);
+
+       constants = r600_alloc_buf_consts(rctx, shader_type, array_size,
+                                         &base_offset);
+
        for (i = 0; i < bits; i++) {
                if (samplers->views.enabled_mask & (1 << i)) {
-                       uint32_t offset = i * 2;
-                       samplers->buffer_constants[offset] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
-                       samplers->buffer_constants[offset + 1] = samplers->views.views[i]->base.texture->array_size / 6;
+                       uint32_t offset = (base_offset / 4) + i * 2;
+                       constants[offset] = samplers->views.views[i]->base.texture->width0 / util_format_get_blocksize(samplers->views.views[i]->base.format);
+                       constants[offset + 1] = samplers->views.views[i]->base.texture->array_size / 6;
                }
        }
-
-       cb.buffer = NULL;
-       cb.user_buffer = samplers->buffer_constants;
-       cb.buffer_offset = 0;
-       cb.buffer_size = array_size;
-       rctx->b.b.set_constant_buffer(&rctx->b.b, shader_type, R600_BUFFER_INFO_CONST_BUFFER, &cb);
-       pipe_resource_reference(&cb.buffer, NULL);
 }
 
 /* set sample xy locations as array of fragment shader constants */
 void r600_set_sample_locations_constant_buffer(struct r600_context *rctx)
 {
-       struct pipe_constant_buffer constbuf = {0};
-       float values[4*16] = {0.0f};
        int i;
        struct pipe_context *ctx = &rctx->b.b;
 
-       assert(rctx->framebuffer.nr_samples <= Elements(values)/4);
+       assert(rctx->framebuffer.nr_samples < R600_UCP_SIZE);
+       assert(rctx->framebuffer.nr_samples <= ARRAY_SIZE(rctx->sample_positions)/4);
+
+       memset(rctx->sample_positions, 0, 4 * 4 * 16);
        for (i = 0; i < rctx->framebuffer.nr_samples; i++) {
-               ctx->get_sample_position(ctx, rctx->framebuffer.nr_samples, i, &values[4*i]);
+               ctx->get_sample_position(ctx, rctx->framebuffer.nr_samples, i, &rctx->sample_positions[4*i]);
                /* Also fill in center-zeroed positions used for interpolateAtSample */
-               values[4*i + 2] = values[4*i + 0] - 0.5f;
-               values[4*i + 3] = values[4*i + 1] - 0.5f;
+               rctx->sample_positions[4*i + 2] = rctx->sample_positions[4*i + 0] - 0.5f;
+               rctx->sample_positions[4*i + 3] = rctx->sample_positions[4*i + 1] - 0.5f;
        }
 
-       constbuf.user_buffer = values;
-       constbuf.buffer_size = rctx->framebuffer.nr_samples * 4 * 4;
-       ctx->set_constant_buffer(ctx, PIPE_SHADER_FRAGMENT,
-               R600_SAMPLE_POSITIONS_CONST_BUFFER, &constbuf);
-       pipe_resource_reference(&constbuf.buffer, NULL);
+       rctx->driver_consts[PIPE_SHADER_FRAGMENT].ps_sample_pos_dirty = true;
 }
 
 static void update_shader_atom(struct pipe_context *ctx,
                               struct r600_shader_state *state,
                               struct r600_pipe_shader *shader)
 {
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
        state->shader = shader;
        if (shader) {
                state->atom.num_dw = shader->command_buffer.num_dw;
-               state->atom.dirty = true;
                r600_context_add_resource_size(ctx, (struct pipe_resource *)shader->bo);
        } else {
                state->atom.num_dw = 0;
-               state->atom.dirty = false;
        }
+       r600_mark_atom_dirty(rctx, &state->atom);
 }
 
 static void update_gs_block_state(struct r600_context *rctx, unsigned enable)
 {
        if (rctx->shader_stages.geom_enable != enable) {
                rctx->shader_stages.geom_enable = enable;
-               rctx->shader_stages.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
        }
 
        if (rctx->gs_rings.enable != enable) {
                rctx->gs_rings.enable = enable;
-               rctx->gs_rings.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->gs_rings.atom);
 
                if (enable && !rctx->gs_rings.esgs_ring.buffer) {
                        unsigned size = 0x1C000;
@@ -1146,25 +1340,119 @@ static void update_gs_block_state(struct r600_context *rctx, unsigned enable)
                if (enable) {
                        r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
                                        R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.esgs_ring);
-                       r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
-                                       R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
+                       if (rctx->tes_shader) {
+                               r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
+                                                        R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
+                       } else {
+                               r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
+                                                        R600_GS_RING_CONST_BUFFER, &rctx->gs_rings.gsvs_ring);
+                       }
                } else {
                        r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_GEOMETRY,
                                        R600_GS_RING_CONST_BUFFER, NULL);
                        r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_VERTEX,
                                        R600_GS_RING_CONST_BUFFER, NULL);
+                       r600_set_constant_buffer(&rctx->b.b, PIPE_SHADER_TESS_EVAL,
+                                       R600_GS_RING_CONST_BUFFER, NULL);
                }
        }
 }
 
+static void r600_update_clip_state(struct r600_context *rctx,
+                                  struct r600_pipe_shader *current)
+{
+       if (current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
+           current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write ||
+           current->shader.vs_position_window_space != rctx->clip_misc_state.clip_disable ||
+           current->shader.vs_out_viewport != rctx->clip_misc_state.vs_out_viewport) {
+               rctx->clip_misc_state.pa_cl_vs_out_cntl = current->pa_cl_vs_out_cntl;
+               rctx->clip_misc_state.clip_dist_write = current->shader.clip_dist_write;
+               rctx->clip_misc_state.clip_disable = current->shader.vs_position_window_space;
+               rctx->clip_misc_state.vs_out_viewport = current->shader.vs_out_viewport;
+               r600_mark_atom_dirty(rctx, &rctx->clip_misc_state.atom);
+       }
+}
+
+static void r600_generate_fixed_func_tcs(struct r600_context *rctx)
+{
+       struct ureg_src const0, const1;
+       struct ureg_dst tessouter, tessinner;
+       struct ureg_program *ureg = ureg_create(PIPE_SHADER_TESS_CTRL);
+
+       if (!ureg)
+               return; /* if we get here, we're screwed */
+
+       assert(!rctx->fixed_func_tcs_shader);
+
+       ureg_DECL_constant2D(ureg, 0, 3, R600_LDS_INFO_CONST_BUFFER);
+       const0 = ureg_src_dimension(ureg_src_register(TGSI_FILE_CONSTANT, 2),
+                                   R600_LDS_INFO_CONST_BUFFER);
+       const1 = ureg_src_dimension(ureg_src_register(TGSI_FILE_CONSTANT, 3),
+                                   R600_LDS_INFO_CONST_BUFFER);
+
+       tessouter = ureg_DECL_output(ureg, TGSI_SEMANTIC_TESSOUTER, 0);
+       tessinner = ureg_DECL_output(ureg, TGSI_SEMANTIC_TESSINNER, 0);
+
+       ureg_MOV(ureg, tessouter, const0);
+       ureg_MOV(ureg, tessinner, const1);
+       ureg_END(ureg);
+
+       rctx->fixed_func_tcs_shader =
+               ureg_create_shader_and_destroy(ureg, &rctx->b.b);
+}
+
+#define SELECT_SHADER_OR_FAIL(x) do {                                  \
+               r600_shader_select(ctx, rctx->x##_shader, &x##_dirty);  \
+               if (unlikely(!rctx->x##_shader->current))               \
+                       return false;                                   \
+       } while(0)
+
+#define UPDATE_SHADER(hw, sw) do {                                     \
+               if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) \
+                       update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
+       } while(0)
+
+#define UPDATE_SHADER_CLIP(hw, sw) do {                                        \
+               if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) { \
+                       update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
+                       clip_so_current = rctx->sw##_shader->current;   \
+               }                                                       \
+       } while(0)
+
+#define UPDATE_SHADER_GS(hw, hw2, sw) do {                             \
+               if (sw##_dirty || (rctx->hw_shader_stages[(hw)].shader != rctx->sw##_shader->current)) { \
+                       update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], rctx->sw##_shader->current); \
+                       update_shader_atom(ctx, &rctx->hw_shader_stages[(hw2)], rctx->sw##_shader->current->gs_copy_shader); \
+                       clip_so_current = rctx->sw##_shader->current->gs_copy_shader; \
+               }                                                       \
+       } while(0)
+
+#define SET_NULL_SHADER(hw) do {                                               \
+               if (rctx->hw_shader_stages[(hw)].shader)        \
+                       update_shader_atom(ctx, &rctx->hw_shader_stages[(hw)], NULL); \
+       } while (0)
+
 static bool r600_update_derived_state(struct r600_context *rctx)
 {
        struct pipe_context * ctx = (struct pipe_context*)rctx;
        bool ps_dirty = false, vs_dirty = false, gs_dirty = false;
+       bool tcs_dirty = false, tes_dirty = false, fixed_func_tcs_dirty = false;
        bool blend_disable;
        bool need_buf_const;
+       struct r600_pipe_shader *clip_so_current = NULL;
+
        if (!rctx->blitter->running) {
                unsigned i;
+               unsigned counter;
+
+               counter = p_atomic_read(&rctx->screen->b.compressed_colortex_counter);
+               if (counter != rctx->b.last_compressed_colortex_counter) {
+                       rctx->b.last_compressed_colortex_counter = counter;
+
+                       for (i = 0; i < PIPE_SHADER_TYPES; ++i) {
+                               r600_update_compressed_colortex_mask(&rctx->samplers[i].views);
+                       }
+               }
 
                /* Decompress textures if needed. */
                for (i = 0; i < PIPE_SHADER_TYPES; i++) {
@@ -1178,80 +1466,90 @@ static bool r600_update_derived_state(struct r600_context *rctx)
                }
        }
 
-       r600_shader_select(ctx, rctx->ps_shader, &ps_dirty);
-       if (unlikely(!rctx->ps_shader->current))
-               return false;
+       SELECT_SHADER_OR_FAIL(ps);
+
+       r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
 
        update_gs_block_state(rctx, rctx->gs_shader != NULL);
 
-       if (rctx->gs_shader) {
-               r600_shader_select(ctx, rctx->gs_shader, &gs_dirty);
-               if (unlikely(!rctx->gs_shader->current))
-                       return false;
+       if (rctx->gs_shader)
+               SELECT_SHADER_OR_FAIL(gs);
+
+       /* Hull Shader */
+       if (rctx->tcs_shader) {
+               SELECT_SHADER_OR_FAIL(tcs);
+
+               UPDATE_SHADER(EG_HW_STAGE_HS, tcs);
+       } else if (rctx->tes_shader) {
+               if (!rctx->fixed_func_tcs_shader) {
+                       r600_generate_fixed_func_tcs(rctx);
+                       if (!rctx->fixed_func_tcs_shader)
+                               return false;
 
+               }
+               SELECT_SHADER_OR_FAIL(fixed_func_tcs);
+
+               UPDATE_SHADER(EG_HW_STAGE_HS, fixed_func_tcs);
+       } else
+               SET_NULL_SHADER(EG_HW_STAGE_HS);
+
+       if (rctx->tes_shader) {
+               SELECT_SHADER_OR_FAIL(tes);
+       }
+
+       SELECT_SHADER_OR_FAIL(vs);
+
+       if (rctx->gs_shader) {
                if (!rctx->shader_stages.geom_enable) {
                        rctx->shader_stages.geom_enable = true;
-                       rctx->shader_stages.atom.dirty = true;
+                       r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
                }
 
                /* gs_shader provides GS and VS (copy shader) */
-               if (unlikely(rctx->geometry_shader.shader != rctx->gs_shader->current)) {
-                       update_shader_atom(ctx, &rctx->geometry_shader, rctx->gs_shader->current);
-                       update_shader_atom(ctx, &rctx->vertex_shader, rctx->gs_shader->current->gs_copy_shader);
-                       /* Update clip misc state. */
-                       if (rctx->gs_shader->current->gs_copy_shader->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
-                                       rctx->gs_shader->current->gs_copy_shader->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write ||
-                                       rctx->clip_misc_state.clip_disable != rctx->gs_shader->current->shader.vs_position_window_space) {
-                               rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->gs_shader->current->gs_copy_shader->pa_cl_vs_out_cntl;
-                               rctx->clip_misc_state.clip_dist_write = rctx->gs_shader->current->gs_copy_shader->shader.clip_dist_write;
-                               rctx->clip_misc_state.clip_disable = rctx->gs_shader->current->shader.vs_position_window_space;
-                               rctx->clip_misc_state.atom.dirty = true;
-                       }
-               }
-
-               r600_shader_select(ctx, rctx->vs_shader, &vs_dirty);
-               if (unlikely(!rctx->vs_shader->current))
-                       return false;
+               UPDATE_SHADER_GS(R600_HW_STAGE_GS, R600_HW_STAGE_VS, gs);
 
                /* vs_shader is used as ES */
-               if (unlikely(vs_dirty || rctx->export_shader.shader != rctx->vs_shader->current)) {
-                       update_shader_atom(ctx, &rctx->export_shader, rctx->vs_shader->current);
+
+               if (rctx->tes_shader) {
+                       /* VS goes to LS, TES goes to ES */
+                       UPDATE_SHADER(R600_HW_STAGE_ES, tes);
+                       UPDATE_SHADER(EG_HW_STAGE_LS, vs);
+               } else {
+                       /* vs_shader is used as ES */
+                       UPDATE_SHADER(R600_HW_STAGE_ES, vs);
+                       SET_NULL_SHADER(EG_HW_STAGE_LS);
                }
        } else {
-               if (unlikely(rctx->geometry_shader.shader)) {
-                       update_shader_atom(ctx, &rctx->geometry_shader, NULL);
-                       update_shader_atom(ctx, &rctx->export_shader, NULL);
+               if (unlikely(rctx->hw_shader_stages[R600_HW_STAGE_GS].shader)) {
+                       SET_NULL_SHADER(R600_HW_STAGE_GS);
+                       SET_NULL_SHADER(R600_HW_STAGE_ES);
                        rctx->shader_stages.geom_enable = false;
-                       rctx->shader_stages.atom.dirty = true;
+                       r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
                }
 
-               r600_shader_select(ctx, rctx->vs_shader, &vs_dirty);
-               if (unlikely(!rctx->vs_shader->current))
-                       return false;
-
-               if (unlikely(vs_dirty || rctx->vertex_shader.shader != rctx->vs_shader->current)) {
-                       update_shader_atom(ctx, &rctx->vertex_shader, rctx->vs_shader->current);
-
-                       /* Update clip misc state. */
-                       if (rctx->vs_shader->current->pa_cl_vs_out_cntl != rctx->clip_misc_state.pa_cl_vs_out_cntl ||
-                                       rctx->vs_shader->current->shader.clip_dist_write != rctx->clip_misc_state.clip_dist_write ||
-                                       rctx->clip_misc_state.clip_disable != rctx->vs_shader->current->shader.vs_position_window_space) {
-                               rctx->clip_misc_state.pa_cl_vs_out_cntl = rctx->vs_shader->current->pa_cl_vs_out_cntl;
-                               rctx->clip_misc_state.clip_dist_write = rctx->vs_shader->current->shader.clip_dist_write;
-                               rctx->clip_misc_state.clip_disable = rctx->vs_shader->current->shader.vs_position_window_space;
-                               rctx->clip_misc_state.atom.dirty = true;
-                       }
+               if (rctx->tes_shader) {
+                       /* if TES is loaded and no geometry, TES runs on hw VS, VS runs on hw LS */
+                       UPDATE_SHADER_CLIP(R600_HW_STAGE_VS, tes);
+                       UPDATE_SHADER(EG_HW_STAGE_LS, vs);
+               } else {
+                       SET_NULL_SHADER(EG_HW_STAGE_LS);
+                       UPDATE_SHADER_CLIP(R600_HW_STAGE_VS, vs);
                }
        }
 
+       /* Update clip misc state. */
+       if (clip_so_current) {
+               r600_update_clip_state(rctx, clip_so_current);
+               rctx->b.streamout.enabled_stream_buffers_mask = clip_so_current->enabled_stream_buffers_mask;
+       }
 
-       if (unlikely(ps_dirty || rctx->pixel_shader.shader != rctx->ps_shader->current ||
+       if (unlikely(ps_dirty || rctx->hw_shader_stages[R600_HW_STAGE_PS].shader != rctx->ps_shader->current ||
                rctx->rasterizer->sprite_coord_enable != rctx->ps_shader->current->sprite_coord_enable ||
                rctx->rasterizer->flatshade != rctx->ps_shader->current->flatshade)) {
 
                if (rctx->cb_misc_state.nr_ps_color_outputs != rctx->ps_shader->current->nr_ps_color_outputs) {
                        rctx->cb_misc_state.nr_ps_color_outputs = rctx->ps_shader->current->nr_ps_color_outputs;
-                       rctx->cb_misc_state.atom.dirty = true;
+                       r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
                }
 
                if (rctx->b.chip_class <= R700) {
@@ -1259,7 +1557,7 @@ static bool r600_update_derived_state(struct r600_context *rctx)
 
                        if (rctx->cb_misc_state.multiwrite != multiwrite) {
                                rctx->cb_misc_state.multiwrite = multiwrite;
-                               rctx->cb_misc_state.atom.dirty = true;
+                               r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
                        }
                }
 
@@ -1273,9 +1571,9 @@ static bool r600_update_derived_state(struct r600_context *rctx)
                                r600_update_ps_state(ctx, rctx->ps_shader->current);
                }
 
-               rctx->shader_stages.atom.dirty = true;
-               update_shader_atom(ctx, &rctx->pixel_shader, rctx->ps_shader->current);
+               r600_mark_atom_dirty(rctx, &rctx->shader_stages.atom);
        }
+       UPDATE_SHADER(R600_HW_STAGE_PS, ps);
 
        if (rctx->b.chip_class >= EVERGREEN) {
                evergreen_update_db_shader_control(rctx);
@@ -1315,6 +1613,8 @@ static bool r600_update_derived_state(struct r600_context *rctx)
                }
        }
 
+       r600_update_driver_const_buffers(rctx);
+
        if (rctx->b.chip_class < EVERGREEN && rctx->ps_shader && rctx->vs_shader) {
                if (!r600_adjust_gprs(rctx)) {
                        /* discard rendering */
@@ -1322,6 +1622,13 @@ static bool r600_update_derived_state(struct r600_context *rctx)
                }
        }
 
+       if (rctx->b.chip_class == EVERGREEN) {
+               if (!evergreen_adjust_gprs(rctx)) {
+                       /* discard rendering */
+                       return false;
+               }
+       }
+
        blend_disable = (rctx->dual_src_blend &&
                        rctx->ps_shader->current->nr_ps_color_outputs < 2);
 
@@ -1337,16 +1644,20 @@ static bool r600_update_derived_state(struct r600_context *rctx)
 
 void r600_emit_clip_misc_state(struct r600_context *rctx, struct r600_atom *atom)
 {
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct r600_clip_misc_state *state = &rctx->clip_misc_state;
 
-       r600_write_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
+       radeon_set_context_reg(cs, R_028810_PA_CL_CLIP_CNTL,
                               state->pa_cl_clip_cntl |
                               (state->clip_dist_write ? 0 : state->clip_plane_enable & 0x3F) |
                                S_028810_CLIP_DISABLE(state->clip_disable));
-       r600_write_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
+       radeon_set_context_reg(cs, R_02881C_PA_CL_VS_OUT_CNTL,
                               state->pa_cl_vs_out_cntl |
                               (state->clip_plane_enable & state->clip_dist_write));
+       /* reuse needs to be set off if we write oViewport */
+       if (rctx->b.chip_class >= EVERGREEN)
+               radeon_set_context_reg(cs, R_028AB4_VGT_REUSE_OFF,
+                                      S_028AB4_REUSE_OFF(state->vs_out_viewport));
 }
 
 static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info *dinfo)
@@ -1354,8 +1665,10 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
        struct r600_context *rctx = (struct r600_context *)ctx;
        struct pipe_draw_info info = *dinfo;
        struct pipe_index_buffer ib = {};
-       unsigned i;
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
+       bool render_cond_bit = rctx->b.render_cond && !rctx->b.render_cond_force_off;
+       uint64_t mask;
+       unsigned num_patches, dirty_fb_counter;
 
        if (!info.indirect && !info.count && (info.indexed || !info.count_from_stream_output)) {
                return;
@@ -1367,8 +1680,15 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
        }
 
        /* make sure that the gfx ring is only one active */
-       if (rctx->b.rings.dma.cs && rctx->b.rings.dma.cs->cdw) {
-               rctx->b.rings.dma.flush(rctx, RADEON_FLUSH_ASYNC, NULL);
+       if (radeon_emitted(rctx->b.dma.cs, 0)) {
+               rctx->b.dma.flush(rctx, RADEON_FLUSH_ASYNC, NULL);
+       }
+
+       /* Re-emit the framebuffer state if needed. */
+       dirty_fb_counter = p_atomic_read(&rctx->b.screen->dirty_fb_counter);
+       if (dirty_fb_counter != rctx->b.last_dirty_fb_counter) {
+               rctx->b.last_dirty_fb_counter = dirty_fb_counter;
+               r600_mark_atom_dirty(rctx, &rctx->framebuffer.atom);
        }
 
        if (!r600_update_derived_state(rctx)) {
@@ -1408,7 +1728,6 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                                        data += info.indirect_offset / sizeof(unsigned);
                                        start = data[2] * ib.index_size;
                                        count = data[0];
-                                       rctx->b.ws->buffer_unmap(indirect_resource->cs_buf);
                                }
                                else {
                                        start = 0;
@@ -1416,7 +1735,7 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                                }
                        }
 
-                       u_upload_alloc(rctx->b.uploader, start, count * 2,
+                       u_upload_alloc(rctx->b.uploader, start, count * 2, 256,
                                       &out_offset, &out_buffer, &ptr);
 
                        util_shorten_ubyte_elts_to_userptr(
@@ -1437,7 +1756,7 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                if (ib.user_buffer && (R600_BIG_ENDIAN || info.indirect ||
                                                 info.instance_count > 1 ||
                                                 info.count*ib.index_size > 20)) {
-                       u_upload_data(rctx->b.uploader, 0, info.count * ib.index_size,
+                       u_upload_data(rctx->b.uploader, 0, info.count * ib.index_size, 256,
                                      ib.user_buffer, &ib.offset, &ib.buffer);
                        ib.user_buffer = NULL;
                }
@@ -1453,24 +1772,25 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                rctx->vgt_state.vgt_multi_prim_ib_reset_en = info.primitive_restart;
                rctx->vgt_state.vgt_multi_prim_ib_reset_indx = info.restart_index;
                rctx->vgt_state.vgt_indx_offset = info.index_bias;
-               rctx->vgt_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->vgt_state.atom);
        }
 
        /* Workaround for hardware deadlock on certain R600 ASICs: write into a CB register. */
        if (rctx->b.chip_class == R600) {
                rctx->b.flags |= R600_CONTEXT_PS_PARTIAL_FLUSH;
-               rctx->cb_misc_state.atom.dirty = true;
+               r600_mark_atom_dirty(rctx, &rctx->cb_misc_state.atom);
        }
 
+       if (rctx->b.chip_class >= EVERGREEN)
+               evergreen_setup_tess_constants(rctx, &info, &num_patches);
+
        /* Emit states. */
        r600_need_cs_space(rctx, ib.user_buffer ? 5 : 0, TRUE);
        r600_flush_emit(rctx);
 
-       for (i = 0; i < R600_NUM_ATOMS; i++) {
-               if (rctx->atoms[i] == NULL || !rctx->atoms[i]->dirty) {
-                       continue;
-               }
-               r600_emit_atom(rctx, rctx->atoms[i]);
+       mask = rctx->dirty_atoms;
+       while (mask != 0) {
+               r600_emit_atom(rctx, rctx->atoms[u_bit_scan64(&mask)]);
        }
 
        if (rctx->b.chip_class == CAYMAN) {
@@ -1487,16 +1807,23 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                        ia_switch_on_eop = true;
                }
 
-               if (rctx->b.streamout.streamout_enabled ||
-                   rctx->b.streamout.prims_gen_query_enabled)
+               if (r600_get_strmout_en(&rctx->b))
                        partial_vs_wave = true;
 
-               r600_write_context_reg(cs, CM_R_028AA8_IA_MULTI_VGT_PARAM,
+               radeon_set_context_reg(cs, CM_R_028AA8_IA_MULTI_VGT_PARAM,
                                       S_028AA8_SWITCH_ON_EOP(ia_switch_on_eop) |
                                       S_028AA8_PARTIAL_VS_WAVE_ON(partial_vs_wave) |
                                       S_028AA8_PRIMGROUP_SIZE(primgroup_size - 1));
        }
 
+       if (rctx->b.chip_class >= EVERGREEN) {
+               uint32_t ls_hs_config = evergreen_get_ls_hs_config(rctx, &info,
+                                                                  num_patches);
+
+               evergreen_set_ls_hs_config(rctx, cs, ls_hs_config);
+               evergreen_set_lds_alloc(rctx, cs, rctx->lds_alloc);
+       }
+
        /* On R6xx, CULL_FRONT=1 culls all points, lines, and rectangles,
         * even though it should have no effect on those. */
        if (rctx->b.chip_class == R600 && rctx->rasterizer) {
@@ -1504,7 +1831,7 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                unsigned prim = info.mode;
 
                if (rctx->gs_shader) {
-                       prim = rctx->gs_shader->current->shader.gs_output_prim;
+                       prim = rctx->gs_shader->gs_output_prim;
                }
                prim = r600_conv_prim_to_gs_out(prim); /* decrease the number of types to 3 */
 
@@ -1513,12 +1840,12 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                    info.mode == R600_PRIM_RECTANGLE_LIST) {
                        su_sc_mode_cntl &= C_028814_CULL_FRONT;
                }
-               r600_write_context_reg(cs, R_028814_PA_SU_SC_MODE_CNTL, su_sc_mode_cntl);
+               radeon_set_context_reg(cs, R_028814_PA_SU_SC_MODE_CNTL, su_sc_mode_cntl);
        }
 
        /* Update start instance. */
        if (!info.indirect && rctx->last_start_instance != info.start_instance) {
-               r600_write_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
+               radeon_set_ctl_const(cs, R_03CFF4_SQ_VTX_START_INST_LOC, info.start_instance);
                rctx->last_start_instance = info.start_instance;
        }
 
@@ -1532,10 +1859,10 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                         info.mode == PIPE_PRIM_LINE_LOOP)
                        ls_mask = 2;
 
-               r600_write_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
+               radeon_set_context_reg(cs, R_028A0C_PA_SC_LINE_STIPPLE,
                                       S_028A0C_AUTO_RESET_CNTL(ls_mask) |
                                       (rctx->rasterizer ? rctx->rasterizer->pa_sc_line_stipple : 0));
-               r600_write_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
+               radeon_set_config_reg(cs, R_008958_VGT_PRIMITIVE_TYPE,
                                      r600_conv_pipe_prim(info.mode));
 
                rctx->last_primitive_type = info.mode;
@@ -1543,8 +1870,8 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
 
        /* Draw packets. */
        if (!info.indirect) {
-               cs->buf[cs->cdw++] = PKT3(PKT3_NUM_INSTANCES, 0, rctx->b.predicate_drawing);
-               cs->buf[cs->cdw++] = info.instance_count;
+               radeon_emit(cs, PKT3(PKT3_NUM_INSTANCES, 0, 0));
+               radeon_emit(cs, info.instance_count);
        }
 
        if (unlikely(info.indirect)) {
@@ -1555,63 +1882,65 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                rctx->vgt_state.last_draw_was_indirect = true;
                rctx->last_start_instance = -1;
 
-               cs->buf[cs->cdw++] = PKT3(EG_PKT3_SET_BASE, 2, rctx->b.predicate_drawing);
-               cs->buf[cs->cdw++] = EG_DRAW_INDEX_INDIRECT_PATCH_TABLE_BASE;
-               cs->buf[cs->cdw++] = va;
-               cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
+               radeon_emit(cs, PKT3(EG_PKT3_SET_BASE, 2, 0));
+               radeon_emit(cs, EG_DRAW_INDEX_INDIRECT_PATCH_TABLE_BASE);
+               radeon_emit(cs, va);
+               radeon_emit(cs, (va >> 32UL) & 0xFF);
 
-               cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->b.predicate_drawing);
-               cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx,
-                                                          (struct r600_resource*)info.indirect,
-                                                          RADEON_USAGE_READ, RADEON_PRIO_MIN);
+               radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
+               radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
+                                                         (struct r600_resource*)info.indirect,
+                                                         RADEON_USAGE_READ,
+                                                          RADEON_PRIO_DRAW_INDIRECT));
        }
 
        if (info.indexed) {
-               cs->buf[cs->cdw++] = PKT3(PKT3_INDEX_TYPE, 0, rctx->b.predicate_drawing);
-               cs->buf[cs->cdw++] = ib.index_size == 4 ?
-                                       (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
-                                       (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0));
+               radeon_emit(cs, PKT3(PKT3_INDEX_TYPE, 0, 0));
+               radeon_emit(cs, ib.index_size == 4 ?
+                               (VGT_INDEX_32 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_32_BIT : 0)) :
+                               (VGT_INDEX_16 | (R600_BIG_ENDIAN ? VGT_DMA_SWAP_16_BIT : 0)));
 
                if (ib.user_buffer) {
                        unsigned size_bytes = info.count*ib.index_size;
                        unsigned size_dw = align(size_bytes, 4) / 4;
-                       cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_IMMD, 1 + size_dw, rctx->b.predicate_drawing);
-                       cs->buf[cs->cdw++] = info.count;
-                       cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_IMMEDIATE;
-                       memcpy(cs->buf+cs->cdw, ib.user_buffer, size_bytes);
-                       cs->cdw += size_dw;
+                       radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_IMMD, 1 + size_dw, render_cond_bit));
+                       radeon_emit(cs, info.count);
+                       radeon_emit(cs, V_0287F0_DI_SRC_SEL_IMMEDIATE);
+                       radeon_emit_array(cs, ib.user_buffer, size_dw);
                } else {
                        uint64_t va = r600_resource(ib.buffer)->gpu_address + ib.offset;
 
                        if (likely(!info.indirect)) {
-                               cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX, 3, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = va;
-                               cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
-                               cs->buf[cs->cdw++] = info.count;
-                               cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
-                               cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx,
-                                                                          (struct r600_resource*)ib.buffer,
-                                                                          RADEON_USAGE_READ, RADEON_PRIO_MIN);
+                               radeon_emit(cs, PKT3(PKT3_DRAW_INDEX, 3, render_cond_bit));
+                               radeon_emit(cs, va);
+                               radeon_emit(cs, (va >> 32UL) & 0xFF);
+                               radeon_emit(cs, info.count);
+                               radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
+                               radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
+                               radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
+                                                                         (struct r600_resource*)ib.buffer,
+                                                                         RADEON_USAGE_READ,
+                                                                          RADEON_PRIO_INDEX_BUFFER));
                        }
                        else {
                                uint32_t max_size = (ib.buffer->width0 - ib.offset) / ib.index_size;
 
-                               cs->buf[cs->cdw++] = PKT3(EG_PKT3_INDEX_BASE, 1, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = va;
-                               cs->buf[cs->cdw++] = (va >> 32UL) & 0xFF;
+                               radeon_emit(cs, PKT3(EG_PKT3_INDEX_BASE, 1, 0));
+                               radeon_emit(cs, va);
+                               radeon_emit(cs, (va >> 32UL) & 0xFF);
 
-                               cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx,
-                                                                          (struct r600_resource*)ib.buffer,
-                                                                          RADEON_USAGE_READ, RADEON_PRIO_MIN);
+                               radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
+                               radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
+                                                                         (struct r600_resource*)ib.buffer,
+                                                                         RADEON_USAGE_READ,
+                                                                          RADEON_PRIO_INDEX_BUFFER));
 
-                               cs->buf[cs->cdw++] = PKT3(EG_PKT3_INDEX_BUFFER_SIZE, 0, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = max_size;
+                               radeon_emit(cs, PKT3(EG_PKT3_INDEX_BUFFER_SIZE, 0, 0));
+                               radeon_emit(cs, max_size);
 
-                               cs->buf[cs->cdw++] = PKT3(EG_PKT3_DRAW_INDEX_INDIRECT, 1, rctx->b.predicate_drawing);
-                               cs->buf[cs->cdw++] = info.indirect_offset;
-                               cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_DMA;
+                               radeon_emit(cs, PKT3(EG_PKT3_DRAW_INDEX_INDIRECT, 1, render_cond_bit));
+                               radeon_emit(cs, info.indirect_offset);
+                               radeon_emit(cs, V_0287F0_DI_SRC_SEL_DMA);
                        }
                }
        } else {
@@ -1619,35 +1948,49 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                        struct r600_so_target *t = (struct r600_so_target*)info.count_from_stream_output;
                        uint64_t va = t->buf_filled_size->gpu_address + t->buf_filled_size_offset;
 
-                       r600_write_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
+                       radeon_set_context_reg(cs, R_028B30_VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE, t->stride_in_dw);
 
-                       cs->buf[cs->cdw++] = PKT3(PKT3_COPY_DW, 4, 0);
-                       cs->buf[cs->cdw++] = COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG;
-                       cs->buf[cs->cdw++] = va & 0xFFFFFFFFUL;     /* src address lo */
-                       cs->buf[cs->cdw++] = (va >> 32UL) & 0xFFUL; /* src address hi */
-                       cs->buf[cs->cdw++] = R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2; /* dst register */
-                       cs->buf[cs->cdw++] = 0; /* unused */
+                       radeon_emit(cs, PKT3(PKT3_COPY_DW, 4, 0));
+                       radeon_emit(cs, COPY_DW_SRC_IS_MEM | COPY_DW_DST_IS_REG);
+                       radeon_emit(cs, va & 0xFFFFFFFFUL);     /* src address lo */
+                       radeon_emit(cs, (va >> 32UL) & 0xFFUL); /* src address hi */
+                       radeon_emit(cs, R_028B2C_VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE >> 2); /* dst register */
+                       radeon_emit(cs, 0); /* unused */
 
-                       cs->buf[cs->cdw++] = PKT3(PKT3_NOP, 0, 0);
-                       cs->buf[cs->cdw++] = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx,
-                                                                  t->buf_filled_size, RADEON_USAGE_READ,
-                                                                  RADEON_PRIO_MIN);
+                       radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
+                       radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx,
+                                                                 t->buf_filled_size, RADEON_USAGE_READ,
+                                                                 RADEON_PRIO_SO_FILLED_SIZE));
                }
 
                if (likely(!info.indirect)) {
-                       cs->buf[cs->cdw++] = PKT3(PKT3_DRAW_INDEX_AUTO, 1, rctx->b.predicate_drawing);
-                       cs->buf[cs->cdw++] = info.count;
+                       radeon_emit(cs, PKT3(PKT3_DRAW_INDEX_AUTO, 1, render_cond_bit));
+                       radeon_emit(cs, info.count);
                }
                else {
-                       cs->buf[cs->cdw++] = PKT3(EG_PKT3_DRAW_INDIRECT, 1, rctx->b.predicate_drawing);
-                       cs->buf[cs->cdw++] = info.indirect_offset;
+                       radeon_emit(cs, PKT3(EG_PKT3_DRAW_INDIRECT, 1, render_cond_bit));
+                       radeon_emit(cs, info.indirect_offset);
+               }
+               radeon_emit(cs, V_0287F0_DI_SRC_SEL_AUTO_INDEX |
+                               (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0));
+       }
+
+       /* SMX returns CONTEXT_DONE too early workaround */
+       if (rctx->b.family == CHIP_R600 ||
+           rctx->b.family == CHIP_RV610 ||
+           rctx->b.family == CHIP_RV630 ||
+           rctx->b.family == CHIP_RV635) {
+               /* if we have gs shader or streamout
+                  we need to do a wait idle after every draw */
+               if (rctx->gs_shader || r600_get_strmout_en(&rctx->b)) {
+                       radeon_set_config_reg(cs, R_008040_WAIT_UNTIL, S_008040_WAIT_3D_IDLE(1));
                }
-               cs->buf[cs->cdw++] = V_0287F0_DI_SRC_SEL_AUTO_INDEX |
-                                       (info.count_from_stream_output ? S_0287F0_USE_OPAQUE(1) : 0);
        }
 
-       if (rctx->screen->b.trace_bo) {
-               r600_trace_emit(rctx);
+       /* ES ring rolling over at EOP - workaround */
+       if (rctx->b.chip_class == R600) {
+               radeon_emit(cs, PKT3(PKT3_EVENT_WRITE, 0, 0));
+               radeon_emit(cs, EVENT_TYPE(EVENT_TYPE_SQ_NON_EVENT));
        }
 
        /* Set the depth buffer as dirty. */
@@ -1656,6 +1999,9 @@ static void r600_draw_vbo(struct pipe_context *ctx, const struct pipe_draw_info
                struct r600_texture *rtex = (struct r600_texture *)surf->texture;
 
                rtex->dirty_level_mask |= 1 << surf->u.tex.level;
+
+               if (rtex->surface.flags & RADEON_SURF_SBUFFER)
+                       rtex->stencil_dirty_level_mask |= 1 << surf->u.tex.level;
        }
        if (rctx->framebuffer.compressed_cb_mask) {
                struct pipe_surface *surf;
@@ -1741,17 +2087,6 @@ unsigned r600_tex_wrap(unsigned wrap)
        }
 }
 
-unsigned r600_tex_filter(unsigned filter)
-{
-       switch (filter) {
-       default:
-       case PIPE_TEX_FILTER_NEAREST:
-               return V_03C000_SQ_TEX_XY_FILTER_POINT;
-       case PIPE_TEX_FILTER_LINEAR:
-               return V_03C000_SQ_TEX_XY_FILTER_BILINEAR;
-       }
-}
-
 unsigned r600_tex_mipfilter(unsigned filter)
 {
        switch (filter) {
@@ -1812,7 +2147,7 @@ bool sampler_state_needs_border_color(const struct pipe_sampler_state *state)
 void r600_emit_shader(struct r600_context *rctx, struct r600_atom *a)
 {
 
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
+       struct radeon_winsys_cs *cs = rctx->b.gfx.cs;
        struct r600_pipe_shader *shader = ((struct r600_shader_state*)a)->shader;
 
        if (!shader)
@@ -1820,8 +2155,8 @@ void r600_emit_shader(struct r600_context *rctx, struct r600_atom *a)
 
        r600_emit_command_buffer(cs, &shader->command_buffer);
        radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
-       radeon_emit(cs, r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, shader->bo,
-                                             RADEON_USAGE_READ, RADEON_PRIO_SHADER_DATA));
+       radeon_emit(cs, radeon_add_to_buffer_list(&rctx->b, &rctx->b.gfx, shader->bo,
+                                             RADEON_USAGE_READ, RADEON_PRIO_USER_SHADER));
 }
 
 unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format,
@@ -1854,22 +2189,22 @@ unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format,
        /* Get swizzle. */
        for (i = 0; i < 4; i++) {
                switch (swizzle[i]) {
-               case UTIL_FORMAT_SWIZZLE_Y:
+               case PIPE_SWIZZLE_Y:
                        result |= swizzle_bit[1] << swizzle_shift[i];
                        break;
-               case UTIL_FORMAT_SWIZZLE_Z:
+               case PIPE_SWIZZLE_Z:
                        result |= swizzle_bit[2] << swizzle_shift[i];
                        break;
-               case UTIL_FORMAT_SWIZZLE_W:
+               case PIPE_SWIZZLE_W:
                        result |= swizzle_bit[3] << swizzle_shift[i];
                        break;
-               case UTIL_FORMAT_SWIZZLE_0:
+               case PIPE_SWIZZLE_0:
                        result |= V_038010_SQ_SEL_0 << swizzle_shift[i];
                        break;
-               case UTIL_FORMAT_SWIZZLE_1:
+               case PIPE_SWIZZLE_1:
                        result |= V_038010_SQ_SEL_1 << swizzle_shift[i];
                        break;
-               default: /* UTIL_FORMAT_SWIZZLE_X */
+               default: /* PIPE_SWIZZLE_X */
                        result |= swizzle_bit[0] << swizzle_shift[i];
                }
        }
@@ -1880,16 +2215,19 @@ unsigned r600_get_swizzle_combined(const unsigned char *swizzle_format,
 uint32_t r600_translate_texformat(struct pipe_screen *screen,
                                  enum pipe_format format,
                                  const unsigned char *swizzle_view,
-                                 uint32_t *word4_p, uint32_t *yuv_format_p)
+                                 uint32_t *word4_p, uint32_t *yuv_format_p,
+                                 bool do_endian_swap)
 {
        struct r600_screen *rscreen = (struct r600_screen *)screen;
        uint32_t result = 0, word4 = 0, yuv_format = 0;
        const struct util_format_description *desc;
        boolean uniform = TRUE;
-       bool enable_s3tc = rscreen->b.info.drm_minor >= 9;
        bool is_srgb_valid = FALSE;
        const unsigned char swizzle_xxxx[4] = {0, 0, 0, 0};
        const unsigned char swizzle_yyyy[4] = {1, 1, 1, 1};
+       const unsigned char swizzle_xxxy[4] = {0, 0, 0, 1};
+       const unsigned char swizzle_zyx1[4] = {2, 1, 0, 5};
+       const unsigned char swizzle_zyxw[4] = {2, 1, 0, 3};
 
        int i;
        const uint32_t sign_bit[4] = {
@@ -1898,11 +2236,41 @@ uint32_t r600_translate_texformat(struct pipe_screen *screen,
                S_038010_FORMAT_COMP_Z(V_038010_SQ_FORMAT_COMP_SIGNED),
                S_038010_FORMAT_COMP_W(V_038010_SQ_FORMAT_COMP_SIGNED)
        };
+
+       /* Need to replace the specified texture formats in case of big-endian.
+        * These formats are formats that have channels with number of bits
+        * not divisible by 8.
+        * Mesa conversion functions don't swap bits for those formats, and because
+        * we transmit this over a serial bus to the GPU (PCIe), the
+        * bit-endianess is important!!!
+        * In case we have an "opposite" format, just use that for the swizzling
+        * information. If we don't have such an "opposite" format, we need
+        * to use a fixed swizzle info instead (see below)
+        */
+       if (format == PIPE_FORMAT_R4A4_UNORM && do_endian_swap)
+               format = PIPE_FORMAT_A4R4_UNORM;
+
        desc = util_format_description(format);
 
        /* Depth and stencil swizzling is handled separately. */
        if (desc->colorspace != UTIL_FORMAT_COLORSPACE_ZS) {
-               word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
+               /* Need to check for specific texture formats that don't have
+                * an "opposite" format we can use. For those formats, we directly
+                * specify the swizzling, which is the LE swizzling as defined in
+                * u_format.csv
+                */
+               if (do_endian_swap) {
+                       if (format == PIPE_FORMAT_L4A4_UNORM)
+                               word4 |= r600_get_swizzle_combined(swizzle_xxxy, swizzle_view, FALSE);
+                       else if (format == PIPE_FORMAT_B4G4R4A4_UNORM)
+                               word4 |= r600_get_swizzle_combined(swizzle_zyxw, swizzle_view, FALSE);
+                       else if (format == PIPE_FORMAT_B4G4R4X4_UNORM || format == PIPE_FORMAT_B5G6R5_UNORM)
+                               word4 |= r600_get_swizzle_combined(swizzle_zyx1, swizzle_view, FALSE);
+                       else
+                               word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
+               } else {
+                       word4 |= r600_get_swizzle_combined(desc->swizzle, swizzle_view, FALSE);
+               }
        }
 
        /* Colorspace (return non-RGB formats directly). */
@@ -1981,9 +2349,6 @@ uint32_t r600_translate_texformat(struct pipe_screen *screen,
        }
 
        if (desc->layout == UTIL_FORMAT_LAYOUT_RGTC) {
-               if (!enable_s3tc)
-                       goto out_unknown;
-
                switch (format) {
                case PIPE_FORMAT_RGTC1_SNORM:
                case PIPE_FORMAT_LATC1_SNORM:
@@ -2005,10 +2370,6 @@ uint32_t r600_translate_texformat(struct pipe_screen *screen,
        }
 
        if (desc->layout == UTIL_FORMAT_LAYOUT_S3TC) {
-
-               if (!enable_s3tc)
-                       goto out_unknown;
-
                if (!util_format_s3tc_enabled) {
                        goto out_unknown;
                }
@@ -2037,9 +2398,6 @@ uint32_t r600_translate_texformat(struct pipe_screen *screen,
        }
 
        if (desc->layout == UTIL_FORMAT_LAYOUT_BPTC) {
-               if (!enable_s3tc)
-                       goto out_unknown;
-
                if (rscreen->b.chip_class < EVERGREEN)
                        goto out_unknown;
 
@@ -2253,7 +2611,8 @@ out_unknown:
        return ~0;
 }
 
-uint32_t r600_translate_colorformat(enum chip_class chip, enum pipe_format format)
+uint32_t r600_translate_colorformat(enum chip_class chip, enum pipe_format format,
+                                               bool do_endian_swap)
 {
        const struct util_format_description *desc = util_format_description(format);
        int channel = util_format_get_first_non_void_channel(format);
@@ -2311,7 +2670,7 @@ uint32_t r600_translate_colorformat(enum chip_class chip, enum pipe_format forma
                                        return V_0280A0_COLOR_32_32;
                        }
                } else if (HAS_SIZE(8,24,0,0)) {
-                       return V_0280A0_COLOR_24_8;
+                       return (do_endian_swap ? V_0280A0_COLOR_8_24 : V_0280A0_COLOR_24_8);
                } else if (HAS_SIZE(24,8,0,0)) {
                        return V_0280A0_COLOR_8_24;
                }
@@ -2353,7 +2712,7 @@ uint32_t r600_translate_colorformat(enum chip_class chip, enum pipe_format forma
        return ~0U;
 }
 
-uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
+uint32_t r600_colorformat_endian_swap(uint32_t colorformat, bool do_endian_swap)
 {
        if (R600_BIG_ENDIAN) {
                switch(colorformat) {
@@ -2363,22 +2722,38 @@ uint32_t r600_colorformat_endian_swap(uint32_t colorformat)
                        return ENDIAN_NONE;
 
                /* 16-bit buffers. */
+               case V_0280A0_COLOR_8_8:
+                       /*
+                        * No need to do endian swaps on array formats,
+                        * as mesa<-->pipe formats conversion take into account
+                        * the endianess
+                        */
+                       return ENDIAN_NONE;
+
                case V_0280A0_COLOR_5_6_5:
                case V_0280A0_COLOR_1_5_5_5:
                case V_0280A0_COLOR_4_4_4_4:
                case V_0280A0_COLOR_16:
-               case V_0280A0_COLOR_8_8:
-                       return ENDIAN_8IN16;
+                       return (do_endian_swap ? ENDIAN_8IN16 : ENDIAN_NONE);
 
                /* 32-bit buffers. */
                case V_0280A0_COLOR_8_8_8_8:
+                       /*
+                        * No need to do endian swaps on array formats,
+                        * as mesa<-->pipe formats conversion take into account
+                        * the endianess
+                        */
+                       return ENDIAN_NONE;
+
                case V_0280A0_COLOR_2_10_10_10:
                case V_0280A0_COLOR_8_24:
                case V_0280A0_COLOR_24_8:
                case V_0280A0_COLOR_32_FLOAT:
+                       return (do_endian_swap ? ENDIAN_8IN32 : ENDIAN_NONE);
+
                case V_0280A0_COLOR_16_16_FLOAT:
                case V_0280A0_COLOR_16_16:
-                       return ENDIAN_8IN32;
+                       return ENDIAN_8IN16;
 
                /* 64-bit buffers. */
                case V_0280A0_COLOR_16_16_16_16:
@@ -2411,7 +2786,7 @@ static void r600_invalidate_buffer(struct pipe_context *ctx, struct pipe_resourc
 
        /* Reallocate the buffer in the same pipe_resource. */
        r600_init_resource(&rctx->screen->b, rbuffer, rbuffer->b.b.width0,
-                          alignment, TRUE);
+                          alignment);
 
        /* We changed the buffer, now we need to bind it where the old one was bound. */
        /* Vertex buffers. */
@@ -2425,7 +2800,8 @@ static void r600_invalidate_buffer(struct pipe_context *ctx, struct pipe_resourc
        }
        /* Streamout buffers. */
        for (i = 0; i < rctx->b.streamout.num_targets; i++) {
-               if (rctx->b.streamout.targets[i]->b.buffer == &rbuffer->b.b) {
+               if (rctx->b.streamout.targets[i] &&
+                   rctx->b.streamout.targets[i]->b.buffer == &rbuffer->b.b) {
                        if (rctx->b.streamout.begin_emitted) {
                                r600_emit_streamout_end(&rctx->b);
                        }
@@ -2483,16 +2859,33 @@ static void r600_invalidate_buffer(struct pipe_context *ctx, struct pipe_resourc
        }
 }
 
-static void r600_set_occlusion_query_state(struct pipe_context *ctx, bool enable)
+static void r600_set_active_query_state(struct pipe_context *ctx, boolean enable)
 {
        struct r600_context *rctx = (struct r600_context*)ctx;
 
-       if (rctx->db_misc_state.occlusion_query_enabled != enable) {
-               rctx->db_misc_state.occlusion_query_enabled = enable;
-               rctx->db_misc_state.atom.dirty = true;
+       /* Pipeline stat & streamout queries. */
+       if (enable) {
+               rctx->b.flags &= ~R600_CONTEXT_STOP_PIPELINE_STATS;
+               rctx->b.flags |= R600_CONTEXT_START_PIPELINE_STATS;
+       } else {
+               rctx->b.flags &= ~R600_CONTEXT_START_PIPELINE_STATS;
+               rctx->b.flags |= R600_CONTEXT_STOP_PIPELINE_STATS;
+       }
+
+       /* Occlusion queries. */
+       if (rctx->db_misc_state.occlusion_queries_disabled != !enable) {
+               rctx->db_misc_state.occlusion_queries_disabled = !enable;
+               r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
        }
 }
 
+static void r600_set_occlusion_query_state(struct pipe_context *ctx, bool enable)
+{
+       struct r600_context *rctx = (struct r600_context*)ctx;
+
+       r600_mark_atom_dirty(rctx, &rctx->db_misc_state.atom);
+}
+
 static void r600_need_gfx_cs_space(struct pipe_context *ctx, unsigned num_dw,
                                    bool include_draw_vbo)
 {
@@ -2505,6 +2898,8 @@ void r600_init_common_state_functions(struct r600_context *rctx)
        rctx->b.b.create_fs_state = r600_create_ps_state;
        rctx->b.b.create_vs_state = r600_create_vs_state;
        rctx->b.b.create_gs_state = r600_create_gs_state;
+       rctx->b.b.create_tcs_state = r600_create_tcs_state;
+       rctx->b.b.create_tes_state = r600_create_tes_state;
        rctx->b.b.create_vertex_elements_state = r600_create_vertex_fetch_shader;
        rctx->b.b.bind_blend_state = r600_bind_blend_state;
        rctx->b.b.bind_depth_stencil_alpha_state = r600_bind_dsa_state;
@@ -2514,6 +2909,8 @@ void r600_init_common_state_functions(struct r600_context *rctx)
        rctx->b.b.bind_vertex_elements_state = r600_bind_vertex_elements;
        rctx->b.b.bind_vs_state = r600_bind_vs_state;
        rctx->b.b.bind_gs_state = r600_bind_gs_state;
+       rctx->b.b.bind_tcs_state = r600_bind_tcs_state;
+       rctx->b.b.bind_tes_state = r600_bind_tes_state;
        rctx->b.b.delete_blend_state = r600_delete_blend_state;
        rctx->b.b.delete_depth_stencil_alpha_state = r600_delete_dsa_state;
        rctx->b.b.delete_fs_state = r600_delete_ps_state;
@@ -2522,39 +2919,22 @@ void r600_init_common_state_functions(struct r600_context *rctx)
        rctx->b.b.delete_vertex_elements_state = r600_delete_vertex_elements;
        rctx->b.b.delete_vs_state = r600_delete_vs_state;
        rctx->b.b.delete_gs_state = r600_delete_gs_state;
+       rctx->b.b.delete_tcs_state = r600_delete_tcs_state;
+       rctx->b.b.delete_tes_state = r600_delete_tes_state;
        rctx->b.b.set_blend_color = r600_set_blend_color;
        rctx->b.b.set_clip_state = r600_set_clip_state;
        rctx->b.b.set_constant_buffer = r600_set_constant_buffer;
        rctx->b.b.set_sample_mask = r600_set_sample_mask;
        rctx->b.b.set_stencil_ref = r600_set_pipe_stencil_ref;
-       rctx->b.b.set_viewport_states = r600_set_viewport_states;
        rctx->b.b.set_vertex_buffers = r600_set_vertex_buffers;
        rctx->b.b.set_index_buffer = r600_set_index_buffer;
        rctx->b.b.set_sampler_views = r600_set_sampler_views;
        rctx->b.b.sampler_view_destroy = r600_sampler_view_destroy;
        rctx->b.b.texture_barrier = r600_texture_barrier;
        rctx->b.b.set_stream_output_targets = r600_set_streamout_targets;
+       rctx->b.b.set_active_query_state = r600_set_active_query_state;
        rctx->b.b.draw_vbo = r600_draw_vbo;
        rctx->b.invalidate_buffer = r600_invalidate_buffer;
        rctx->b.set_occlusion_query_state = r600_set_occlusion_query_state;
        rctx->b.need_gfx_cs_space = r600_need_gfx_cs_space;
 }
-
-void r600_trace_emit(struct r600_context *rctx)
-{
-       struct r600_screen *rscreen = rctx->screen;
-       struct radeon_winsys_cs *cs = rctx->b.rings.gfx.cs;
-       uint64_t va;
-       uint32_t reloc;
-
-       va = rscreen->b.trace_bo->gpu_address;
-       reloc = r600_context_bo_reloc(&rctx->b, &rctx->b.rings.gfx, rscreen->b.trace_bo,
-                                     RADEON_USAGE_READWRITE, RADEON_PRIO_MIN);
-       radeon_emit(cs, PKT3(PKT3_MEM_WRITE, 3, 0));
-       radeon_emit(cs, va & 0xFFFFFFFFUL);
-       radeon_emit(cs, (va >> 32UL) & 0xFFUL);
-       radeon_emit(cs, cs->cdw);
-       radeon_emit(cs, rscreen->b.cs_count);
-       radeon_emit(cs, PKT3(PKT3_NOP, 0, 0));
-       radeon_emit(cs, reloc);
-}