radeonsi: Add support for loading integers from constant memory
[mesa.git] / src / gallium / drivers / radeonsi / si_state.c
index ac1d3ff8e0239a705f18bbed51a7e644fc03cc1d..79665d68845da895c1e8c1a46c1cea7e144e70ed 100644 (file)
 
 #include "util/u_memory.h"
 #include "util/u_framebuffer.h"
+#include "util/u_blitter.h"
+#include "util/u_pack_color.h"
+#include "tgsi/tgsi_parse.h"
 #include "radeonsi_pipe.h"
 #include "si_state.h"
 #include "sid.h"
 
+/*
+ * inferred framebuffer and blender state
+ */
+static void si_update_fb_blend_state(struct r600_context *rctx)
+{
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+       struct si_state_blend *blend = rctx->queued.named.blend;
+       uint32_t mask;
+
+       if (pm4 == NULL || blend == NULL)
+               return;
+
+       mask = (1ULL << ((unsigned)rctx->framebuffer.nr_cbufs * 4)) - 1;
+       mask &= blend->cb_target_mask;
+       si_pm4_set_reg(pm4, R_028238_CB_TARGET_MASK, mask);
+
+       si_pm4_set_state(rctx, fb_blend, pm4);
+}
+
 /*
  * Blender functions
  */
@@ -169,6 +191,7 @@ static void si_bind_blend_state(struct pipe_context *ctx, void *state)
 {
        struct r600_context *rctx = (struct r600_context *)ctx;
        si_pm4_bind_state(rctx, blend, (struct si_state_blend *)state);
+       si_update_fb_blend_state(rctx);
 }
 
 static void si_delete_blend_state(struct pipe_context *ctx, void *state)
@@ -465,6 +488,157 @@ static void si_delete_rs_state(struct pipe_context *ctx, void *state)
        si_pm4_delete_state(rctx, rasterizer, (struct si_state_rasterizer *)state);
 }
 
+/*
+ * infeered state between dsa and stencil ref
+ */
+static void si_update_dsa_stencil_ref(struct r600_context *rctx)
+{
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+       struct pipe_stencil_ref *ref = &rctx->stencil_ref;
+        struct si_state_dsa *dsa = rctx->queued.named.dsa;
+
+        if (pm4 == NULL)
+                return;
+
+       si_pm4_set_reg(pm4, R_028430_DB_STENCILREFMASK,
+                      S_028430_STENCILTESTVAL(ref->ref_value[0]) |
+                      S_028430_STENCILMASK(dsa->valuemask[0]) |
+                      S_028430_STENCILWRITEMASK(dsa->writemask[0]));
+       si_pm4_set_reg(pm4, R_028434_DB_STENCILREFMASK_BF,
+                      S_028434_STENCILTESTVAL_BF(ref->ref_value[1]) |
+                      S_028434_STENCILMASK_BF(dsa->valuemask[1]) |
+                      S_028434_STENCILWRITEMASK_BF(dsa->writemask[1]));
+
+       si_pm4_set_state(rctx, dsa_stencil_ref, pm4);
+}
+
+static void si_set_pipe_stencil_ref(struct pipe_context *ctx,
+                                   const struct pipe_stencil_ref *state)
+{
+        struct r600_context *rctx = (struct r600_context *)ctx;
+        rctx->stencil_ref = *state;
+       si_update_dsa_stencil_ref(rctx);
+}
+
+
+/*
+ * DSA
+ */
+
+/* transnates straight */
+static uint32_t si_translate_ds_func(int func)
+{
+        return func;
+}
+
+static void *si_create_dsa_state(struct pipe_context *ctx,
+                                const struct pipe_depth_stencil_alpha_state *state)
+{
+       struct si_state_dsa *dsa = CALLOC_STRUCT(si_state_dsa);
+       struct si_pm4_state *pm4 = &dsa->pm4;
+       unsigned db_depth_control, /* alpha_test_control, */ alpha_ref;
+       unsigned db_render_override, db_render_control;
+
+       if (dsa == NULL) {
+               return NULL;
+       }
+
+       dsa->valuemask[0] = state->stencil[0].valuemask;
+       dsa->valuemask[1] = state->stencil[1].valuemask;
+       dsa->writemask[0] = state->stencil[0].writemask;
+       dsa->writemask[1] = state->stencil[1].writemask;
+
+       db_depth_control = S_028800_Z_ENABLE(state->depth.enabled) |
+               S_028800_Z_WRITE_ENABLE(state->depth.writemask) |
+               S_028800_ZFUNC(state->depth.func);
+
+       /* stencil */
+       if (state->stencil[0].enabled) {
+               db_depth_control |= S_028800_STENCIL_ENABLE(1);
+               db_depth_control |= S_028800_STENCILFUNC(si_translate_ds_func(state->stencil[0].func));
+               //db_depth_control |= S_028800_STENCILFAIL(r600_translate_stencil_op(state->stencil[0].fail_op));
+               //db_depth_control |= S_028800_STENCILZPASS(r600_translate_stencil_op(state->stencil[0].zpass_op));
+               //db_depth_control |= S_028800_STENCILZFAIL(r600_translate_stencil_op(state->stencil[0].zfail_op));
+
+               if (state->stencil[1].enabled) {
+                       db_depth_control |= S_028800_BACKFACE_ENABLE(1);
+                       db_depth_control |= S_028800_STENCILFUNC_BF(si_translate_ds_func(state->stencil[1].func));
+                       //db_depth_control |= S_028800_STENCILFAIL_BF(r600_translate_stencil_op(state->stencil[1].fail_op));
+                       //db_depth_control |= S_028800_STENCILZPASS_BF(r600_translate_stencil_op(state->stencil[1].zpass_op));
+                       //db_depth_control |= S_028800_STENCILZFAIL_BF(r600_translate_stencil_op(state->stencil[1].zfail_op));
+               }
+       }
+
+       /* alpha */
+       //alpha_test_control = 0;
+       alpha_ref = 0;
+       if (state->alpha.enabled) {
+               //alpha_test_control = S_028410_ALPHA_FUNC(state->alpha.func);
+               //alpha_test_control |= S_028410_ALPHA_TEST_ENABLE(1);
+               alpha_ref = fui(state->alpha.ref_value);
+       }
+       dsa->alpha_ref = alpha_ref;
+
+       /* misc */
+       db_render_control = 0;
+       db_render_override = S_02800C_FORCE_HIZ_ENABLE(V_02800C_FORCE_DISABLE) |
+               S_02800C_FORCE_HIS_ENABLE0(V_02800C_FORCE_DISABLE) |
+               S_02800C_FORCE_HIS_ENABLE1(V_02800C_FORCE_DISABLE);
+       /* TODO db_render_override depends on query */
+       si_pm4_set_reg(pm4, R_028020_DB_DEPTH_BOUNDS_MIN, 0x00000000);
+       si_pm4_set_reg(pm4, R_028024_DB_DEPTH_BOUNDS_MAX, 0x00000000);
+       si_pm4_set_reg(pm4, R_028028_DB_STENCIL_CLEAR, 0x00000000);
+       si_pm4_set_reg(pm4, R_02802C_DB_DEPTH_CLEAR, 0x3F800000);
+       //si_pm4_set_reg(pm4, R_028410_SX_ALPHA_TEST_CONTROL, alpha_test_control);
+       si_pm4_set_reg(pm4, R_028800_DB_DEPTH_CONTROL, db_depth_control);
+       si_pm4_set_reg(pm4, R_028000_DB_RENDER_CONTROL, db_render_control);
+       si_pm4_set_reg(pm4, R_02800C_DB_RENDER_OVERRIDE, db_render_override);
+       si_pm4_set_reg(pm4, R_028AC0_DB_SRESULTS_COMPARE_STATE0, 0x0);
+       si_pm4_set_reg(pm4, R_028AC4_DB_SRESULTS_COMPARE_STATE1, 0x0);
+       si_pm4_set_reg(pm4, R_028AC8_DB_PRELOAD_CONTROL, 0x0);
+       si_pm4_set_reg(pm4, R_028B70_DB_ALPHA_TO_MASK, 0x0000AA00);
+       dsa->db_render_override = db_render_override;
+
+       return dsa;
+}
+
+static void si_bind_dsa_state(struct pipe_context *ctx, void *state)
+{
+        struct r600_context *rctx = (struct r600_context *)ctx;
+        struct si_state_dsa *dsa = state;
+
+        if (state == NULL)
+                return;
+
+       si_pm4_bind_state(rctx, dsa, dsa);
+       si_update_dsa_stencil_ref(rctx);
+
+       // TODO
+        rctx->alpha_ref = dsa->alpha_ref;
+        rctx->alpha_ref_dirty = true;
+}
+
+static void si_delete_dsa_state(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       si_pm4_delete_state(rctx, dsa, (struct si_state_dsa *)state);
+}
+
+static void *si_create_db_flush_dsa(struct r600_context *rctx)
+{
+       struct pipe_depth_stencil_alpha_state dsa;
+        struct si_state_dsa *state;
+
+       memset(&dsa, 0, sizeof(dsa));
+
+       state = rctx->context.create_depth_stencil_alpha_state(&rctx->context, &dsa);
+       si_pm4_set_reg(&state->pm4, R_028000_DB_RENDER_CONTROL,
+                      S_028000_DEPTH_COPY(1) |
+                      S_028000_STENCIL_COPY(1) |
+                      S_028000_COPY_CENTROID(1));
+        return state;
+}
+
 /*
  * format translation
  */
@@ -811,6 +985,337 @@ static uint32_t si_translate_dbformat(enum pipe_format format)
        }
 }
 
+/*
+ * Texture translation
+ */
+
+static uint32_t si_translate_texformat(struct pipe_screen *screen,
+                                      enum pipe_format format,
+                                      const struct util_format_description *desc,
+                                      int first_non_void)
+{
+       boolean uniform = TRUE;
+       int i;
+
+       /* Colorspace (return non-RGB formats directly). */
+       switch (desc->colorspace) {
+       /* Depth stencil formats */
+       case UTIL_FORMAT_COLORSPACE_ZS:
+               switch (format) {
+               case PIPE_FORMAT_Z16_UNORM:
+                       return V_008F14_IMG_DATA_FORMAT_16;
+               case PIPE_FORMAT_X24S8_UINT:
+               case PIPE_FORMAT_Z24X8_UNORM:
+               case PIPE_FORMAT_Z24_UNORM_S8_UINT:
+                       return V_008F14_IMG_DATA_FORMAT_24_8;
+               case PIPE_FORMAT_S8X24_UINT:
+               case PIPE_FORMAT_X8Z24_UNORM:
+               case PIPE_FORMAT_S8_UINT_Z24_UNORM:
+                       return V_008F14_IMG_DATA_FORMAT_8_24;
+               case PIPE_FORMAT_S8_UINT:
+                       return V_008F14_IMG_DATA_FORMAT_8;
+               case PIPE_FORMAT_Z32_FLOAT:
+                       return V_008F14_IMG_DATA_FORMAT_32;
+               case PIPE_FORMAT_Z32_FLOAT_S8X24_UINT:
+                       return V_008F14_IMG_DATA_FORMAT_X24_8_32;
+               default:
+                       goto out_unknown;
+               }
+
+       case UTIL_FORMAT_COLORSPACE_YUV:
+               goto out_unknown; /* TODO */
+
+       case UTIL_FORMAT_COLORSPACE_SRGB:
+               break;
+
+       default:
+               break;
+       }
+
+       /* TODO compressed formats */
+
+       if (format == PIPE_FORMAT_R9G9B9E5_FLOAT) {
+               return V_008F14_IMG_DATA_FORMAT_5_9_9_9;
+       } else if (format == PIPE_FORMAT_R11G11B10_FLOAT) {
+               return V_008F14_IMG_DATA_FORMAT_10_11_11;
+       }
+
+       /* R8G8Bx_SNORM - TODO CxV8U8 */
+
+       /* See whether the components are of the same size. */
+       for (i = 1; i < desc->nr_channels; i++) {
+               uniform = uniform && desc->channel[0].size == desc->channel[i].size;
+       }
+
+       /* Non-uniform formats. */
+       if (!uniform) {
+               switch(desc->nr_channels) {
+               case 3:
+                       if (desc->channel[0].size == 5 &&
+                           desc->channel[1].size == 6 &&
+                           desc->channel[2].size == 5) {
+                               return V_008F14_IMG_DATA_FORMAT_5_6_5;
+                       }
+                       goto out_unknown;
+               case 4:
+                       if (desc->channel[0].size == 5 &&
+                           desc->channel[1].size == 5 &&
+                           desc->channel[2].size == 5 &&
+                           desc->channel[3].size == 1) {
+                               return V_008F14_IMG_DATA_FORMAT_1_5_5_5;
+                       }
+                       if (desc->channel[0].size == 10 &&
+                           desc->channel[1].size == 10 &&
+                           desc->channel[2].size == 10 &&
+                           desc->channel[3].size == 2) {
+                               return V_008F14_IMG_DATA_FORMAT_2_10_10_10;
+                       }
+                       goto out_unknown;
+               }
+               goto out_unknown;
+       }
+
+       if (first_non_void < 0 || first_non_void > 3)
+               goto out_unknown;
+
+       /* uniform formats */
+       switch (desc->channel[first_non_void].size) {
+       case 4:
+               switch (desc->nr_channels) {
+               case 2:
+                       return V_008F14_IMG_DATA_FORMAT_4_4;
+               case 4:
+                       return V_008F14_IMG_DATA_FORMAT_4_4_4_4;
+               }
+               break;
+       case 8:
+               switch (desc->nr_channels) {
+               case 1:
+                       return V_008F14_IMG_DATA_FORMAT_8;
+               case 2:
+                       return V_008F14_IMG_DATA_FORMAT_8_8;
+               case 4:
+                       return V_008F14_IMG_DATA_FORMAT_8_8_8_8;
+               }
+               break;
+       case 16:
+               switch (desc->nr_channels) {
+               case 1:
+                       return V_008F14_IMG_DATA_FORMAT_16;
+               case 2:
+                       return V_008F14_IMG_DATA_FORMAT_16_16;
+               case 4:
+                       return V_008F14_IMG_DATA_FORMAT_16_16_16_16;
+               }
+               break;
+       case 32:
+               switch (desc->nr_channels) {
+               case 1:
+                       return V_008F14_IMG_DATA_FORMAT_32;
+               case 2:
+                       return V_008F14_IMG_DATA_FORMAT_32_32;
+               case 3:
+                       return V_008F14_IMG_DATA_FORMAT_32_32_32;
+               case 4:
+                       return V_008F14_IMG_DATA_FORMAT_32_32_32_32;
+               }
+       }
+
+out_unknown:
+       /* R600_ERR("Unable to handle texformat %d %s\n", format, util_format_name(format)); */
+       return ~0;
+}
+
+static unsigned si_tex_wrap(unsigned wrap)
+{
+       switch (wrap) {
+       default:
+       case PIPE_TEX_WRAP_REPEAT:
+               return V_008F30_SQ_TEX_WRAP;
+       case PIPE_TEX_WRAP_CLAMP:
+               return V_008F30_SQ_TEX_CLAMP_HALF_BORDER;
+       case PIPE_TEX_WRAP_CLAMP_TO_EDGE:
+               return V_008F30_SQ_TEX_CLAMP_LAST_TEXEL;
+       case PIPE_TEX_WRAP_CLAMP_TO_BORDER:
+               return V_008F30_SQ_TEX_CLAMP_BORDER;
+       case PIPE_TEX_WRAP_MIRROR_REPEAT:
+               return V_008F30_SQ_TEX_MIRROR;
+       case PIPE_TEX_WRAP_MIRROR_CLAMP:
+               return V_008F30_SQ_TEX_MIRROR_ONCE_HALF_BORDER;
+       case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_EDGE:
+               return V_008F30_SQ_TEX_MIRROR_ONCE_LAST_TEXEL;
+       case PIPE_TEX_WRAP_MIRROR_CLAMP_TO_BORDER:
+               return V_008F30_SQ_TEX_MIRROR_ONCE_BORDER;
+       }
+}
+
+static unsigned si_tex_filter(unsigned filter)
+{
+       switch (filter) {
+       default:
+       case PIPE_TEX_FILTER_NEAREST:
+               return V_008F38_SQ_TEX_XY_FILTER_POINT;
+       case PIPE_TEX_FILTER_LINEAR:
+               return V_008F38_SQ_TEX_XY_FILTER_BILINEAR;
+       }
+}
+
+static unsigned si_tex_mipfilter(unsigned filter)
+{
+       switch (filter) {
+       case PIPE_TEX_MIPFILTER_NEAREST:
+               return V_008F38_SQ_TEX_Z_FILTER_POINT;
+       case PIPE_TEX_MIPFILTER_LINEAR:
+               return V_008F38_SQ_TEX_Z_FILTER_LINEAR;
+       default:
+       case PIPE_TEX_MIPFILTER_NONE:
+               return V_008F38_SQ_TEX_Z_FILTER_NONE;
+       }
+}
+
+static unsigned si_tex_compare(unsigned compare)
+{
+       switch (compare) {
+       default:
+       case PIPE_FUNC_NEVER:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_NEVER;
+       case PIPE_FUNC_LESS:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_LESS;
+       case PIPE_FUNC_EQUAL:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_EQUAL;
+       case PIPE_FUNC_LEQUAL:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_LESSEQUAL;
+       case PIPE_FUNC_GREATER:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATER;
+       case PIPE_FUNC_NOTEQUAL:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_NOTEQUAL;
+       case PIPE_FUNC_GEQUAL:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_GREATEREQUAL;
+       case PIPE_FUNC_ALWAYS:
+               return V_008F30_SQ_TEX_DEPTH_COMPARE_ALWAYS;
+       }
+}
+
+static unsigned si_tex_dim(unsigned dim)
+{
+       switch (dim) {
+       default:
+       case PIPE_TEXTURE_1D:
+               return V_008F1C_SQ_RSRC_IMG_1D;
+       case PIPE_TEXTURE_1D_ARRAY:
+               return V_008F1C_SQ_RSRC_IMG_1D_ARRAY;
+       case PIPE_TEXTURE_2D:
+       case PIPE_TEXTURE_RECT:
+               return V_008F1C_SQ_RSRC_IMG_2D;
+       case PIPE_TEXTURE_2D_ARRAY:
+               return V_008F1C_SQ_RSRC_IMG_2D_ARRAY;
+       case PIPE_TEXTURE_3D:
+               return V_008F1C_SQ_RSRC_IMG_3D;
+       case PIPE_TEXTURE_CUBE:
+               return V_008F1C_SQ_RSRC_IMG_CUBE;
+       }
+}
+
+/*
+ * Format support testing
+ */
+
+static bool si_is_sampler_format_supported(struct pipe_screen *screen, enum pipe_format format)
+{
+       return si_translate_texformat(screen, format, util_format_description(format),
+                                     util_format_get_first_non_void_channel(format)) != ~0U;
+}
+
+uint32_t si_translate_vertexformat(struct pipe_screen *screen,
+                                  enum pipe_format format,
+                                  const struct util_format_description *desc,
+                                  int first_non_void)
+{
+       uint32_t result;
+
+       if (desc->channel[first_non_void].type == UTIL_FORMAT_TYPE_FIXED)
+               return ~0;
+
+       result = si_translate_texformat(screen, format, desc, first_non_void);
+       if (result == V_008F0C_BUF_DATA_FORMAT_INVALID ||
+           result > V_008F0C_BUF_DATA_FORMAT_32_32_32_32)
+               result = ~0;
+
+       return result;
+}
+
+static bool si_is_vertex_format_supported(struct pipe_screen *screen, enum pipe_format format)
+{
+       return si_translate_vertexformat(screen, format, util_format_description(format),
+                                        util_format_get_first_non_void_channel(format)) != ~0U;
+}
+
+static bool si_is_colorbuffer_format_supported(enum pipe_format format)
+{
+       return si_translate_colorformat(format) != ~0U &&
+               si_translate_colorswap(format) != ~0U;
+}
+
+static bool si_is_zs_format_supported(enum pipe_format format)
+{
+       return si_translate_dbformat(format) != ~0U;
+}
+
+bool si_is_format_supported(struct pipe_screen *screen,
+                           enum pipe_format format,
+                           enum pipe_texture_target target,
+                           unsigned sample_count,
+                           unsigned usage)
+{
+       unsigned retval = 0;
+
+       if (target >= PIPE_MAX_TEXTURE_TYPES) {
+               R600_ERR("r600: unsupported texture type %d\n", target);
+               return FALSE;
+       }
+
+       if (!util_format_is_supported(format, usage))
+               return FALSE;
+
+       /* Multisample */
+       if (sample_count > 1)
+               return FALSE;
+
+       if ((usage & PIPE_BIND_SAMPLER_VIEW) &&
+           si_is_sampler_format_supported(screen, format)) {
+               retval |= PIPE_BIND_SAMPLER_VIEW;
+       }
+
+       if ((usage & (PIPE_BIND_RENDER_TARGET |
+                     PIPE_BIND_DISPLAY_TARGET |
+                     PIPE_BIND_SCANOUT |
+                     PIPE_BIND_SHARED)) &&
+           si_is_colorbuffer_format_supported(format)) {
+               retval |= usage &
+                         (PIPE_BIND_RENDER_TARGET |
+                          PIPE_BIND_DISPLAY_TARGET |
+                          PIPE_BIND_SCANOUT |
+                          PIPE_BIND_SHARED);
+       }
+
+       if ((usage & PIPE_BIND_DEPTH_STENCIL) &&
+           si_is_zs_format_supported(format)) {
+               retval |= PIPE_BIND_DEPTH_STENCIL;
+       }
+
+       if ((usage & PIPE_BIND_VERTEX_BUFFER) &&
+           si_is_vertex_format_supported(screen, format)) {
+               retval |= PIPE_BIND_VERTEX_BUFFER;
+       }
+
+       if (usage & PIPE_BIND_TRANSFER_READ)
+               retval |= PIPE_BIND_TRANSFER_READ;
+       if (usage & PIPE_BIND_TRANSFER_WRITE)
+               retval |= PIPE_BIND_TRANSFER_WRITE;
+
+       return retval == usage;
+}
+
 /*
  * framebuffer handling
  */
@@ -1116,6 +1621,628 @@ static void si_set_framebuffer_state(struct pipe_context *ctx,
 
        si_pm4_set_state(rctx, framebuffer, pm4);
        si_update_fb_rs_state(rctx);
+       si_update_fb_blend_state(rctx);
+}
+
+/*
+ * shaders
+ */
+
+static void *si_create_shader_state(struct pipe_context *ctx,
+                             const struct pipe_shader_state *state)
+{
+       struct si_pipe_shader *shader = CALLOC_STRUCT(si_pipe_shader);
+
+       shader->tokens = tgsi_dup_tokens(state->tokens);
+       shader->so = state->stream_output;
+
+       return shader;
+}
+
+static void si_bind_vs_shader(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_shader *shader = state;
+
+       if (rctx->vs_shader == state)
+               return;
+
+       rctx->shader_dirty = true;
+       rctx->vs_shader = shader;
+       si_pm4_bind_state(rctx, vs, shader->pm4);
+}
+
+static void si_bind_ps_shader(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_shader *shader = state;
+
+       if (rctx->ps_shader == state)
+               return;
+
+       rctx->shader_dirty = true;
+       rctx->ps_shader = shader;
+       si_pm4_bind_state(rctx, ps, shader->pm4);
+}
+
+static void si_delete_vs_shader(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_shader *shader = (struct si_pipe_shader *)state;
+
+       if (rctx->vs_shader == shader) {
+               rctx->vs_shader = NULL;
+       }
+
+       si_pm4_delete_state(rctx, vs, shader->pm4);
+       free(shader->tokens);
+       si_pipe_shader_destroy(ctx, shader);
+       free(shader);
+}
+
+static void si_delete_ps_shader(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_shader *shader = (struct si_pipe_shader *)state;
+
+       if (rctx->ps_shader == shader) {
+               rctx->ps_shader = NULL;
+       }
+
+       si_pm4_delete_state(rctx, ps, shader->pm4);
+       free(shader->tokens);
+       si_pipe_shader_destroy(ctx, shader);
+       free(shader);
+}
+
+/*
+ * Samplers
+ */
+
+static struct pipe_sampler_view *si_create_sampler_view(struct pipe_context *ctx,
+                                                       struct pipe_resource *texture,
+                                                       const struct pipe_sampler_view *state)
+{
+       struct si_pipe_sampler_view *view = CALLOC_STRUCT(si_pipe_sampler_view);
+       struct r600_resource_texture *tmp = (struct r600_resource_texture*)texture;
+       const struct util_format_description *desc = util_format_description(state->format);
+       unsigned blocksize = util_format_get_blocksize(tmp->real_format);
+       unsigned format, num_format, /*endian,*/ tiling_index;
+       uint32_t pitch = 0;
+       unsigned char state_swizzle[4], swizzle[4];
+       unsigned height, depth, width;
+       int first_non_void;
+       uint64_t va;
+
+       if (view == NULL)
+               return NULL;
+
+       /* initialize base object */
+       view->base = *state;
+       view->base.texture = NULL;
+       pipe_reference(NULL, &texture->reference);
+       view->base.texture = texture;
+       view->base.reference.count = 1;
+       view->base.context = ctx;
+
+       state_swizzle[0] = state->swizzle_r;
+       state_swizzle[1] = state->swizzle_g;
+       state_swizzle[2] = state->swizzle_b;
+       state_swizzle[3] = state->swizzle_a;
+       util_format_compose_swizzles(desc->swizzle, state_swizzle, swizzle);
+
+       first_non_void = util_format_get_first_non_void_channel(state->format);
+       switch (desc->channel[first_non_void].type) {
+       case UTIL_FORMAT_TYPE_FLOAT:
+               num_format = V_008F14_IMG_NUM_FORMAT_FLOAT;
+               break;
+       case UTIL_FORMAT_TYPE_SIGNED:
+               num_format = V_008F14_IMG_NUM_FORMAT_SNORM;
+               break;
+       case UTIL_FORMAT_TYPE_UNSIGNED:
+       default:
+               num_format = V_008F14_IMG_NUM_FORMAT_UNORM;
+       }
+
+       format = si_translate_texformat(ctx->screen, state->format, desc, first_non_void);
+       if (format == ~0) {
+               format = 0;
+       }
+
+       if (tmp->depth && !tmp->is_flushing_texture) {
+               r600_texture_depth_flush(ctx, texture, TRUE);
+               tmp = tmp->flushed_depth_texture;
+       }
+
+       /* not supported any more */
+       //endian = si_colorformat_endian_swap(format);
+
+       height = texture->height0;
+       depth = texture->depth0;
+       width = texture->width0;
+       pitch = align(tmp->pitch_in_blocks[0] *
+                     util_format_get_blockwidth(state->format), 8);
+
+       if (texture->target == PIPE_TEXTURE_1D_ARRAY) {
+               height = 1;
+               depth = texture->array_size;
+       } else if (texture->target == PIPE_TEXTURE_2D_ARRAY) {
+               depth = texture->array_size;
+       }
+
+       tiling_index = 8;
+       switch (tmp->surface.level[state->u.tex.first_level].mode) {
+       case RADEON_SURF_MODE_LINEAR_ALIGNED:
+               tiling_index = 8;
+               break;
+       case RADEON_SURF_MODE_1D:
+               tiling_index = 9;
+               break;
+       case RADEON_SURF_MODE_2D:
+               if (tmp->resource.b.b.bind & PIPE_BIND_SCANOUT) {
+                       switch (blocksize) {
+                       case 1:
+                               tiling_index = 10;
+                               break;
+                       case 2:
+                               tiling_index = 11;
+                               break;
+                       case 4:
+                               tiling_index = 12;
+                               break;
+                       }
+                       break;
+               } else switch (blocksize) {
+               case 1:
+                       tiling_index = 14;
+                       break;
+               case 2:
+                       tiling_index = 15;
+                       break;
+               case 4:
+                       tiling_index = 16;
+                       break;
+               case 8:
+                       tiling_index = 17;
+                       break;
+               default:
+                       tiling_index = 13;
+               }
+               break;
+       }
+
+       va = r600_resource_va(ctx->screen, texture);
+       if (state->u.tex.last_level) {
+               view->state[0] = (va + tmp->offset[1]) >> 8;
+       } else {
+               view->state[0] = (va + tmp->offset[0]) >> 8;
+       }
+       view->state[1] = (S_008F14_BASE_ADDRESS_HI((va + tmp->offset[0]) >> 40) |
+                         S_008F14_DATA_FORMAT(format) |
+                         S_008F14_NUM_FORMAT(num_format));
+       view->state[2] = (S_008F18_WIDTH(width - 1) |
+                         S_008F18_HEIGHT(height - 1));
+       view->state[3] = (S_008F1C_DST_SEL_X(si_map_swizzle(swizzle[0])) |
+                         S_008F1C_DST_SEL_Y(si_map_swizzle(swizzle[1])) |
+                         S_008F1C_DST_SEL_Z(si_map_swizzle(swizzle[2])) |
+                         S_008F1C_DST_SEL_W(si_map_swizzle(swizzle[3])) |
+                         S_008F1C_BASE_LEVEL(state->u.tex.first_level) |
+                         S_008F1C_LAST_LEVEL(state->u.tex.last_level) |
+                         S_008F1C_TILING_INDEX(tiling_index) |
+                         S_008F1C_TYPE(si_tex_dim(texture->target)));
+       view->state[4] = (S_008F20_DEPTH(depth - 1) | S_008F20_PITCH(pitch - 1));
+       view->state[5] = (S_008F24_BASE_ARRAY(state->u.tex.first_layer) |
+                         S_008F24_LAST_ARRAY(state->u.tex.last_layer));
+       view->state[6] = 0;
+       view->state[7] = 0;
+
+       return &view->base;
+}
+
+static void si_sampler_view_destroy(struct pipe_context *ctx,
+                                   struct pipe_sampler_view *state)
+{
+       struct r600_pipe_sampler_view *resource = (struct r600_pipe_sampler_view *)state;
+
+       pipe_resource_reference(&state->texture, NULL);
+       FREE(resource);
+}
+
+static void *si_create_sampler_state(struct pipe_context *ctx,
+                                    const struct pipe_sampler_state *state)
+{
+       struct si_pipe_sampler_state *rstate = CALLOC_STRUCT(si_pipe_sampler_state);
+       union util_color uc;
+       unsigned aniso_flag_offset = state->max_anisotropy > 1 ? 2 : 0;
+       unsigned border_color_type;
+
+       if (rstate == NULL) {
+               return NULL;
+       }
+
+       util_pack_color(state->border_color.f, PIPE_FORMAT_B8G8R8A8_UNORM, &uc);
+       switch (uc.ui) {
+       case 0x000000FF:
+               border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_BLACK;
+               break;
+       case 0x00000000:
+               border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_TRANS_BLACK;
+               break;
+       case 0xFFFFFFFF:
+               border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_OPAQUE_WHITE;
+               break;
+       default: /* Use border color pointer */
+               border_color_type = V_008F3C_SQ_TEX_BORDER_COLOR_REGISTER;
+       }
+
+       rstate->val[0] = (S_008F30_CLAMP_X(si_tex_wrap(state->wrap_s)) |
+                         S_008F30_CLAMP_Y(si_tex_wrap(state->wrap_t)) |
+                         S_008F30_CLAMP_Z(si_tex_wrap(state->wrap_r)) |
+                         (state->max_anisotropy & 0x7) << 9 | /* XXX */
+                         S_008F30_DEPTH_COMPARE_FUNC(si_tex_compare(state->compare_func)) |
+                         S_008F30_FORCE_UNNORMALIZED(!state->normalized_coords) |
+                         aniso_flag_offset << 16 | /* XXX */
+                         S_008F30_DISABLE_CUBE_WRAP(!state->seamless_cube_map));
+       rstate->val[1] = (S_008F34_MIN_LOD(S_FIXED(CLAMP(state->min_lod, 0, 15), 8)) |
+                         S_008F34_MAX_LOD(S_FIXED(CLAMP(state->max_lod, 0, 15), 8)));
+       rstate->val[2] = (S_008F38_LOD_BIAS(S_FIXED(CLAMP(state->lod_bias, -16, 16), 8)) |
+                         S_008F38_XY_MAG_FILTER(si_tex_filter(state->mag_img_filter)) |
+                         S_008F38_XY_MIN_FILTER(si_tex_filter(state->min_img_filter)) |
+                         S_008F38_MIP_FILTER(si_tex_mipfilter(state->min_mip_filter)));
+       rstate->val[3] = S_008F3C_BORDER_COLOR_TYPE(border_color_type);
+
+#if 0
+       if (border_color_type == 3) {
+               si_pm4_set_reg(pm4, R_00A404_TD_PS_SAMPLER0_BORDER_RED, fui(state->border_color.f[0]));
+               si_pm4_set_reg(pm4, R_00A408_TD_PS_SAMPLER0_BORDER_GREEN, fui(state->border_color.f[1]));
+               si_pm4_set_reg(pm4, R_00A40C_TD_PS_SAMPLER0_BORDER_BLUE, fui(state->border_color.f[2]));
+               si_pm4_set_reg(pm4, R_00A410_TD_PS_SAMPLER0_BORDER_ALPHA, fui(state->border_color.f[3]));
+       }
+#endif
+       return rstate;
+}
+
+static void si_set_vs_sampler_view(struct pipe_context *ctx, unsigned count,
+                                  struct pipe_sampler_view **views)
+{
+       assert(count == 0);
+}
+
+static void si_set_ps_sampler_view(struct pipe_context *ctx, unsigned count,
+                                  struct pipe_sampler_view **views)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_sampler_view **resource = (struct si_pipe_sampler_view **)views;
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+       struct r600_resource *bo;
+       int i;
+       int has_depth = 0;
+       uint64_t va;
+       char *ptr;
+
+       if (!count)
+               goto out;
+
+       si_pm4_inval_texture_cache(pm4);
+
+       bo = (struct r600_resource*)
+               pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_IMMUTABLE,
+                                  count * sizeof(resource[0]->state));
+       ptr = rctx->ws->buffer_map(bo->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
+
+       for (i = 0; i < count; i++, ptr += sizeof(resource[0]->state)) {
+               struct r600_resource_texture *tex = (void *)resource[i]->base.texture;
+
+               pipe_sampler_view_reference(
+                       (struct pipe_sampler_view **)&rctx->ps_samplers.views[i],
+                       views[i]);
+
+               si_pm4_add_bo(pm4, &tex->resource, RADEON_USAGE_READ);
+
+               if (resource[i]) {
+                       if (tex->depth)
+                               has_depth = 1;
+
+                       memcpy(ptr, resource[i]->state, sizeof(resource[0]->state));
+               } else
+                       memset(ptr, 0, sizeof(resource[0]->state));
+       }
+
+       rctx->ws->buffer_unmap(bo->cs_buf);
+
+       for (i = count; i < NUM_TEX_UNITS; i++) {
+               if (rctx->ps_samplers.views[i])
+                       pipe_sampler_view_reference((struct pipe_sampler_view **)&rctx->ps_samplers.views[i], NULL);
+       }
+
+       va = r600_resource_va(ctx->screen, (void *)bo);
+       si_pm4_add_bo(pm4, bo, RADEON_USAGE_READ);
+       si_pm4_set_reg(pm4, R_00B040_SPI_SHADER_USER_DATA_PS_4, va);
+       si_pm4_set_reg(pm4, R_00B044_SPI_SHADER_USER_DATA_PS_5, va >> 32);
+
+out:
+       si_pm4_set_state(rctx, ps_sampler_views, pm4);
+       rctx->have_depth_texture = has_depth;
+       rctx->ps_samplers.n_views = count;
+}
+
+static void si_bind_vs_sampler(struct pipe_context *ctx, unsigned count, void **states)
+{
+       assert(0);
+}
+
+static void si_bind_ps_sampler(struct pipe_context *ctx, unsigned count, void **states)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pipe_sampler_state **rstates = (struct si_pipe_sampler_state **)states;
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+       struct r600_resource *bo;
+       uint64_t va;
+       char *ptr;
+       int i;
+
+       if (!count)
+               goto out;
+
+       si_pm4_inval_texture_cache(pm4);
+
+       bo = (struct r600_resource*)
+               pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_IMMUTABLE,
+                                  count * sizeof(rstates[0]->val));
+       ptr = rctx->ws->buffer_map(bo->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
+
+       for (i = 0; i < count; i++, ptr += sizeof(rstates[0]->val)) {
+               memcpy(ptr, rstates[i]->val, sizeof(rstates[0]->val));
+       }
+
+       rctx->ws->buffer_unmap(bo->cs_buf);
+
+       memcpy(rctx->ps_samplers.samplers, states, sizeof(void*) * count);
+
+       va = r600_resource_va(ctx->screen, (void *)bo);
+       si_pm4_add_bo(pm4, bo, RADEON_USAGE_READ);
+       si_pm4_set_reg(pm4, R_00B038_SPI_SHADER_USER_DATA_PS_2, va);
+       si_pm4_set_reg(pm4, R_00B03C_SPI_SHADER_USER_DATA_PS_3, va >> 32);
+
+out:
+       si_pm4_set_state(rctx, ps_sampler, pm4);
+       rctx->ps_samplers.n_samplers = count;
+}
+
+static void si_set_sample_mask(struct pipe_context *pipe, unsigned sample_mask)
+{
+}
+
+static void si_delete_sampler_state(struct pipe_context *ctx, void *state)
+{
+       free(state);
+}
+
+/*
+ * Constants
+ */
+static void si_set_constant_buffer(struct pipe_context *ctx, uint shader, uint index,
+                           struct pipe_constant_buffer *cb)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct r600_resource *rbuffer = cb ? r600_resource(cb->buffer) : NULL;
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+       uint64_t va_offset;
+       uint32_t offset;
+
+       /* Note that the state tracker can unbind constant buffers by
+        * passing NULL here.
+        */
+       if (cb == NULL) {
+               FREE(pm4);
+               return;
+       }
+
+       si_pm4_inval_shader_cache(pm4);
+
+       if (cb->user_buffer)
+               r600_upload_const_buffer(rctx, &rbuffer, cb->user_buffer, cb->buffer_size, &offset);
+       else
+               offset = 0;
+       va_offset = r600_resource_va(ctx->screen, (void*)rbuffer);
+       va_offset += offset;
+
+       si_pm4_add_bo(pm4, rbuffer, RADEON_USAGE_READ);
+
+       switch (shader) {
+       case PIPE_SHADER_VERTEX:
+               si_pm4_set_reg(pm4, R_00B130_SPI_SHADER_USER_DATA_VS_0, va_offset);
+               si_pm4_set_reg(pm4, R_00B134_SPI_SHADER_USER_DATA_VS_1, va_offset >> 32);
+               si_pm4_set_state(rctx, vs_const, pm4);
+               break;
+
+       case PIPE_SHADER_FRAGMENT:
+               si_pm4_set_reg(pm4, R_00B030_SPI_SHADER_USER_DATA_PS_0, va_offset);
+               si_pm4_set_reg(pm4, R_00B034_SPI_SHADER_USER_DATA_PS_1, va_offset >> 32);
+               si_pm4_set_state(rctx, ps_const, pm4);
+               break;
+
+       default:
+               R600_ERR("unsupported %d\n", shader);
+               return;
+       }
+
+       if (cb->buffer != &rbuffer->b.b)
+               pipe_resource_reference((struct pipe_resource**)&rbuffer, NULL);
+}
+
+/*
+ * Vertex elements & buffers
+ */
+
+static void *si_create_vertex_elements(struct pipe_context *ctx,
+                                      unsigned count,
+                                      const struct pipe_vertex_element *elements)
+{
+       struct si_vertex_element *v = CALLOC_STRUCT(si_vertex_element);
+
+       assert(count < 32);
+       if (!v)
+               return NULL;
+
+       v->count = count;
+       memcpy(v->elements, elements, sizeof(struct pipe_vertex_element) * count);
+
+       return v;
+}
+
+static void si_bind_vertex_elements(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_vertex_element *v = (struct si_vertex_element*)state;
+
+       rctx->vertex_elements = v;
+}
+
+static void si_delete_vertex_element(struct pipe_context *ctx, void *state)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
+       if (rctx->vertex_elements == state)
+               rctx->vertex_elements = NULL;
+       FREE(state);
+}
+
+static void si_set_vertex_buffers(struct pipe_context *ctx, unsigned count,
+                                 const struct pipe_vertex_buffer *buffers)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
+       util_copy_vertex_buffers(rctx->vertex_buffer, &rctx->nr_vertex_buffers, buffers, count);
+}
+
+static void si_set_index_buffer(struct pipe_context *ctx,
+                               const struct pipe_index_buffer *ib)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+
+       if (ib) {
+               pipe_resource_reference(&rctx->index_buffer.buffer, ib->buffer);
+               memcpy(&rctx->index_buffer, ib, sizeof(*ib));
+       } else {
+               pipe_resource_reference(&rctx->index_buffer.buffer, NULL);
+       }
+}
+
+/*
+ * Stream out
+ */
+
+static struct pipe_stream_output_target *
+si_create_so_target(struct pipe_context *ctx,
+                   struct pipe_resource *buffer,
+                   unsigned buffer_offset,
+                   unsigned buffer_size)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct r600_so_target *t;
+       void *ptr;
+
+       t = CALLOC_STRUCT(r600_so_target);
+       if (!t) {
+               return NULL;
+       }
+
+       t->b.reference.count = 1;
+       t->b.context = ctx;
+       pipe_resource_reference(&t->b.buffer, buffer);
+       t->b.buffer_offset = buffer_offset;
+       t->b.buffer_size = buffer_size;
+
+       t->filled_size = (struct r600_resource*)
+               pipe_buffer_create(ctx->screen, PIPE_BIND_CUSTOM, PIPE_USAGE_STATIC, 4);
+       ptr = rctx->ws->buffer_map(t->filled_size->cs_buf, rctx->cs, PIPE_TRANSFER_WRITE);
+       memset(ptr, 0, t->filled_size->buf->size);
+       rctx->ws->buffer_unmap(t->filled_size->cs_buf);
+
+       return &t->b;
+}
+
+static void si_so_target_destroy(struct pipe_context *ctx,
+                                struct pipe_stream_output_target *target)
+{
+       struct r600_so_target *t = (struct r600_so_target*)target;
+       pipe_resource_reference(&t->b.buffer, NULL);
+       pipe_resource_reference((struct pipe_resource**)&t->filled_size, NULL);
+       FREE(t);
+}
+
+static void si_set_so_targets(struct pipe_context *ctx,
+                             unsigned num_targets,
+                             struct pipe_stream_output_target **targets,
+                             unsigned append_bitmask)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       unsigned i;
+
+       /* Stop streamout. */
+       if (rctx->num_so_targets) {
+               r600_context_streamout_end(rctx);
+       }
+
+       /* Set the new targets. */
+       for (i = 0; i < num_targets; i++) {
+               pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], targets[i]);
+       }
+       for (; i < rctx->num_so_targets; i++) {
+               pipe_so_target_reference((struct pipe_stream_output_target**)&rctx->so_targets[i], NULL);
+       }
+
+       rctx->num_so_targets = num_targets;
+       rctx->streamout_start = num_targets != 0;
+       rctx->streamout_append_bitmask = append_bitmask;
+}
+
+/*
+ * Misc
+ */
+#if 0
+static uint32_t r600_translate_stencil_op(int s_op)
+{
+       switch (s_op) {
+       case PIPE_STENCIL_OP_KEEP:
+               return V_028800_STENCIL_KEEP;
+       case PIPE_STENCIL_OP_ZERO:
+               return V_028800_STENCIL_ZERO;
+       case PIPE_STENCIL_OP_REPLACE:
+               return V_028800_STENCIL_REPLACE;
+       case PIPE_STENCIL_OP_INCR:
+               return V_028800_STENCIL_INCR;
+       case PIPE_STENCIL_OP_DECR:
+               return V_028800_STENCIL_DECR;
+       case PIPE_STENCIL_OP_INCR_WRAP:
+               return V_028800_STENCIL_INCR_WRAP;
+       case PIPE_STENCIL_OP_DECR_WRAP:
+               return V_028800_STENCIL_DECR_WRAP;
+       case PIPE_STENCIL_OP_INVERT:
+               return V_028800_STENCIL_INVERT;
+       default:
+               R600_ERR("Unknown stencil op %d", s_op);
+               assert(0);
+               break;
+       }
+       return 0;
+}
+#endif
+
+static void si_set_polygon_stipple(struct pipe_context *ctx,
+                                  const struct pipe_poly_stipple *state)
+{
+}
+
+static void si_texture_barrier(struct pipe_context *ctx)
+{
+       struct r600_context *rctx = (struct r600_context *)ctx;
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+
+       si_pm4_inval_texture_cache(pm4);
+       si_pm4_inval_fb_cache(pm4, rctx->framebuffer.nr_cbufs);
+       si_pm4_set_state(rctx, texture_barrier, pm4);
 }
 
 void si_init_state_functions(struct r600_context *rctx)
@@ -1129,9 +2256,91 @@ void si_init_state_functions(struct r600_context *rctx)
        rctx->context.bind_rasterizer_state = si_bind_rs_state;
        rctx->context.delete_rasterizer_state = si_delete_rs_state;
 
+       rctx->context.create_depth_stencil_alpha_state = si_create_dsa_state;
+       rctx->context.bind_depth_stencil_alpha_state = si_bind_dsa_state;
+       rctx->context.delete_depth_stencil_alpha_state = si_delete_dsa_state;
+       rctx->custom_dsa_flush = si_create_db_flush_dsa(rctx);
+
        rctx->context.set_clip_state = si_set_clip_state;
        rctx->context.set_scissor_state = si_set_scissor_state;
        rctx->context.set_viewport_state = si_set_viewport_state;
+       rctx->context.set_stencil_ref = si_set_pipe_stencil_ref;
 
        rctx->context.set_framebuffer_state = si_set_framebuffer_state;
+
+       rctx->context.create_vs_state = si_create_shader_state;
+       rctx->context.create_fs_state = si_create_shader_state;
+       rctx->context.bind_vs_state = si_bind_vs_shader;
+       rctx->context.bind_fs_state = si_bind_ps_shader;
+       rctx->context.delete_vs_state = si_delete_vs_shader;
+       rctx->context.delete_fs_state = si_delete_ps_shader;
+
+       rctx->context.create_sampler_state = si_create_sampler_state;
+       rctx->context.bind_vertex_sampler_states = si_bind_vs_sampler;
+       rctx->context.bind_fragment_sampler_states = si_bind_ps_sampler;
+       rctx->context.delete_sampler_state = si_delete_sampler_state;
+
+       rctx->context.create_sampler_view = si_create_sampler_view;
+       rctx->context.set_vertex_sampler_views = si_set_vs_sampler_view;
+       rctx->context.set_fragment_sampler_views = si_set_ps_sampler_view;
+       rctx->context.sampler_view_destroy = si_sampler_view_destroy;
+
+       rctx->context.set_sample_mask = si_set_sample_mask;
+
+       rctx->context.set_constant_buffer = si_set_constant_buffer;
+
+       rctx->context.create_vertex_elements_state = si_create_vertex_elements;
+       rctx->context.bind_vertex_elements_state = si_bind_vertex_elements;
+       rctx->context.delete_vertex_elements_state = si_delete_vertex_element;
+       rctx->context.set_vertex_buffers = si_set_vertex_buffers;
+       rctx->context.set_index_buffer = si_set_index_buffer;
+
+       rctx->context.create_stream_output_target = si_create_so_target;
+       rctx->context.stream_output_target_destroy = si_so_target_destroy;
+       rctx->context.set_stream_output_targets = si_set_so_targets;
+
+       rctx->context.texture_barrier = si_texture_barrier;
+       rctx->context.set_polygon_stipple = si_set_polygon_stipple;
+
+       rctx->context.draw_vbo = si_draw_vbo;
+}
+
+void si_init_config(struct r600_context *rctx)
+{
+       struct si_pm4_state *pm4 = CALLOC_STRUCT(si_pm4_state);
+
+       si_pm4_set_reg(pm4, R_028A4C_PA_SC_MODE_CNTL_1, 0x0);
+
+       si_pm4_set_reg(pm4, R_028A10_VGT_OUTPUT_PATH_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A14_VGT_HOS_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A18_VGT_HOS_MAX_TESS_LEVEL, 0x0);
+       si_pm4_set_reg(pm4, R_028A1C_VGT_HOS_MIN_TESS_LEVEL, 0x0);
+       si_pm4_set_reg(pm4, R_028A20_VGT_HOS_REUSE_DEPTH, 0x0);
+       si_pm4_set_reg(pm4, R_028A24_VGT_GROUP_PRIM_TYPE, 0x0);
+       si_pm4_set_reg(pm4, R_028A28_VGT_GROUP_FIRST_DECR, 0x0);
+       si_pm4_set_reg(pm4, R_028A2C_VGT_GROUP_DECR, 0x0);
+       si_pm4_set_reg(pm4, R_028A30_VGT_GROUP_VECT_0_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A34_VGT_GROUP_VECT_1_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A38_VGT_GROUP_VECT_0_FMT_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A3C_VGT_GROUP_VECT_1_FMT_CNTL, 0x0);
+       si_pm4_set_reg(pm4, R_028A40_VGT_GS_MODE, 0x0);
+       si_pm4_set_reg(pm4, R_028A84_VGT_PRIMITIVEID_EN, 0x0);
+       si_pm4_set_reg(pm4, R_028A8C_VGT_PRIMITIVEID_RESET, 0x0);
+       si_pm4_set_reg(pm4, R_028B94_VGT_STRMOUT_CONFIG, 0x0);
+       si_pm4_set_reg(pm4, R_028B98_VGT_STRMOUT_BUFFER_CONFIG, 0x0);
+       si_pm4_set_reg(pm4, R_028AA8_IA_MULTI_VGT_PARAM,
+                      S_028AA8_SWITCH_ON_EOP(1) |
+                      S_028AA8_PARTIAL_VS_WAVE_ON(1) |
+                      S_028AA8_PRIMGROUP_SIZE(63));
+       si_pm4_set_reg(pm4, R_028AB4_VGT_REUSE_OFF, 0x00000000);
+       si_pm4_set_reg(pm4, R_028AB8_VGT_VTX_CNT_EN, 0x0);
+       si_pm4_set_reg(pm4, R_008A14_PA_CL_ENHANCE, (3 << 1) | 1);
+
+       si_pm4_set_reg(pm4, R_028B54_VGT_SHADER_STAGES_EN, 0);
+       si_pm4_set_reg(pm4, R_028BD4_PA_SC_CENTROID_PRIORITY_0, 0x76543210);
+       si_pm4_set_reg(pm4, R_028BD8_PA_SC_CENTROID_PRIORITY_1, 0xfedcba98);
+
+       si_pm4_set_reg(pm4, R_028804_DB_EQAA, 0x110000);
+
+       si_pm4_set_state(rctx, init, pm4);
 }