#include "brw_eu_defines.h"
#include "brw_reg_type.h"
-#include "common/gen_device_info.h"
+#include "dev/gen_device_info.h"
#ifdef __cplusplus
extern "C" {
unsigned high, unsigned low,
uint64_t value);
-#define FC(name, high, low, assertions) \
+#define FC(name, hi4, lo4, hi12, lo12, assertions) \
static inline void \
brw_inst_set_##name(const struct gen_device_info *devinfo, \
brw_inst *inst, uint64_t v) \
{ \
assert(assertions); \
- (void) devinfo; \
- brw_inst_set_bits(inst, high, low, v); \
+ if (devinfo->gen >= 12) \
+ brw_inst_set_bits(inst, hi12, lo12, v); \
+ else \
+ brw_inst_set_bits(inst, hi4, lo4, v); \
} \
static inline uint64_t \
brw_inst_##name(const struct gen_device_info *devinfo, \
const brw_inst *inst) \
{ \
assert(assertions); \
- (void) devinfo; \
- return brw_inst_bits(inst, high, low); \
+ if (devinfo->gen >= 12) \
+ return brw_inst_bits(inst, hi12, lo12); \
+ else \
+ return brw_inst_bits(inst, hi4, lo4); \
}
-/* A simple macro for fields which stay in the same place on all generations. */
-#define F(name, high, low) FC(name, high, low, true)
+/* A simple macro for fields which stay in the same place on all generations,
+ * except for Gen12!
+ */
+#define F(name, hi4, lo4, hi12, lo12) FC(name, hi4, lo4, hi12, lo12, true)
-#define BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, hi7, lo7, hi8, lo8) \
+#define BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12, lo12) \
unsigned high, low; \
- if (devinfo->gen >= 8) { \
+ if (devinfo->gen >= 12) { \
+ high = hi12; low = lo12; \
+ } else if (devinfo->gen >= 8) { \
high = hi8; low = lo8; \
} else if (devinfo->gen >= 7) { \
high = hi7; low = lo7; \
* bit locations across generations. GCC appears to combine cases where the
* bits are identical, removing some of the inefficiency.
*/
-#define FF(name, hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, hi7, lo7, hi8, lo8)\
+#define FF(name, hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12, lo12) \
static inline void \
brw_inst_set_##name(const struct gen_device_info *devinfo, \
brw_inst *inst, uint64_t value) \
{ \
- BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, hi7, lo7, hi8, lo8) \
+ BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12, lo12) \
brw_inst_set_bits(inst, high, low, value); \
} \
static inline uint64_t \
brw_inst_##name(const struct gen_device_info *devinfo, const brw_inst *inst) \
{ \
- BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, hi7, lo7, hi8, lo8) \
+ BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12, lo12) \
return brw_inst_bits(inst, high, low); \
}
/* A macro for fields which moved as of Gen8+. */
-#define F8(name, gen4_high, gen4_low, gen8_high, gen8_low) \
+#define F8(name, gen4_high, gen4_low, gen8_high, gen8_low, \
+ gen12_high, gen12_low) \
FF(name, \
/* 4: */ gen4_high, gen4_low, \
/* 4.5: */ gen4_high, gen4_low, \
/* 5: */ gen4_high, gen4_low, \
/* 6: */ gen4_high, gen4_low, \
/* 7: */ gen4_high, gen4_low, \
- /* 8: */ gen8_high, gen8_low);
-
-F(src1_vstride, 120, 117)
-F(src1_width, 116, 114)
-F(src1_da16_swiz_w, 115, 114)
-F(src1_da16_swiz_z, 113, 112)
-F(src1_hstride, 113, 112)
-F(src1_address_mode, 111, 111)
+ /* 8: */ gen8_high, gen8_low, \
+ /* 12: */ gen12_high, gen12_low);
+
+/* Macro for fields that gained extra discontiguous MSBs in Gen12 (specified
+ * by hi12ex-lo12ex).
+ */
+#define FFDC(name, hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12ex, lo12ex, hi12, lo12, assertions) \
+static inline void \
+brw_inst_set_##name(const struct gen_device_info *devinfo, \
+ brw_inst *inst, uint64_t value) \
+{ \
+ assert(assertions); \
+ if (devinfo->gen >= 12) { \
+ const unsigned k = hi12 - lo12 + 1; \
+ if (hi12ex != -1 && lo12ex != -1) \
+ brw_inst_set_bits(inst, hi12ex, lo12ex, value >> k); \
+ brw_inst_set_bits(inst, hi12, lo12, value & ((1ull << k) - 1)); \
+ } else { \
+ BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, -1, -1); \
+ brw_inst_set_bits(inst, high, low, value); \
+ } \
+} \
+static inline uint64_t \
+brw_inst_##name(const struct gen_device_info *devinfo, const brw_inst *inst) \
+{ \
+ assert(assertions); \
+ if (devinfo->gen >= 12) { \
+ const unsigned k = hi12 - lo12 + 1; \
+ return (hi12ex == -1 || lo12ex == -1 ? 0 : \
+ brw_inst_bits(inst, hi12ex, lo12ex) << k) | \
+ brw_inst_bits(inst, hi12, lo12); \
+ } else { \
+ BOUNDS(hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, -1, -1); \
+ return brw_inst_bits(inst, high, low); \
+ } \
+}
+
+#define FD(name, hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12ex, lo12ex, hi12, lo12) \
+ FFDC(name, hi4, lo4, hi45, lo45, hi5, lo5, hi6, lo6, \
+ hi7, lo7, hi8, lo8, hi12ex, lo12ex, hi12, lo12, true)
+
+/* Macro for fields that didn't move across generations until Gen12, and then
+ * gained extra discontiguous bits.
+ */
+#define FDC(name, hi4, lo4, hi12ex, lo12ex, hi12, lo12, assertions) \
+ FFDC(name, hi4, lo4, hi4, lo4, hi4, lo4, hi4, lo4, \
+ hi4, lo4, hi4, lo4, hi12ex, lo12ex, hi12, lo12, assertions)
+
+
+/* Macro for the 2-bit register file field, which on Gen12+ is stored as the
+ * variable length combination of an IsImm (hi12) bit and an additional file
+ * (lo12) bit.
+ */
+#define FI(name, hi4, lo4, hi8, lo8, hi12, lo12) \
+static inline void \
+brw_inst_set_##name(const struct gen_device_info *devinfo, \
+ brw_inst *inst, uint64_t value) \
+{ \
+ if (devinfo->gen >= 12) { \
+ brw_inst_set_bits(inst, hi12, hi12, value >> 1); \
+ if ((value >> 1) == 0) \
+ brw_inst_set_bits(inst, lo12, lo12, value & 1); \
+ } else { \
+ BOUNDS(hi4, lo4, hi4, lo4, hi4, lo4, hi4, lo4, \
+ hi4, lo4, hi8, lo8, -1, -1); \
+ brw_inst_set_bits(inst, high, low, value); \
+ } \
+} \
+static inline uint64_t \
+brw_inst_##name(const struct gen_device_info *devinfo, const brw_inst *inst) \
+{ \
+ if (devinfo->gen >= 12) { \
+ return (brw_inst_bits(inst, hi12, hi12) << 1) | \
+ (brw_inst_bits(inst, hi12, hi12) == 0 ? \
+ brw_inst_bits(inst, lo12, lo12) : 1); \
+ } else { \
+ BOUNDS(hi4, lo4, hi4, lo4, hi4, lo4, hi4, lo4, \
+ hi4, lo4, hi8, lo8, -1, -1); \
+ return brw_inst_bits(inst, high, low); \
+ } \
+}
+
+/* Macro for fields that become a constant in Gen12+ not actually represented
+ * in the instruction.
+ */
+#define FK(name, hi4, lo4, const12) \
+static inline void \
+brw_inst_set_##name(const struct gen_device_info *devinfo, \
+ brw_inst *inst, uint64_t v) \
+{ \
+ if (devinfo->gen >= 12) \
+ assert(v == (const12)); \
+ else \
+ brw_inst_set_bits(inst, hi4, lo4, v); \
+} \
+static inline uint64_t \
+brw_inst_##name(const struct gen_device_info *devinfo, \
+ const brw_inst *inst) \
+{ \
+ if (devinfo->gen >= 12) \
+ return (const12); \
+ else \
+ return brw_inst_bits(inst, hi4, lo4); \
+}
+
+F(src1_vstride, /* 4+ */ 120, 117, /* 12+ */ 119, 116)
+F(src1_width, /* 4+ */ 116, 114, /* 12+ */ 115, 113)
+F(src1_da16_swiz_w, /* 4+ */ 115, 114, /* 12+ */ -1, -1)
+F(src1_da16_swiz_z, /* 4+ */ 113, 112, /* 12+ */ -1, -1)
+F(src1_hstride, /* 4+ */ 113, 112, /* 12+ */ 97, 96)
+F(src1_address_mode, /* 4+ */ 111, 111, /* 12+ */ 112, 112)
/** Src1.SrcMod @{ */
-F(src1_negate, 110, 110)
-F(src1_abs, 109, 109)
+F(src1_negate, /* 4+ */ 110, 110, /* 12+ */ 121, 121)
+F(src1_abs, /* 4+ */ 109, 109, /* 12+ */ 120, 120)
/** @} */
-F8(src1_ia_subreg_nr, /* 4+ */ 108, 106, /* 8+ */ 108, 105)
-F(src1_da_reg_nr, 108, 101)
-F(src1_da16_subreg_nr, 100, 100)
-F(src1_da1_subreg_nr, 100, 96)
-F(src1_da16_swiz_y, 99, 98)
-F(src1_da16_swiz_x, 97, 96)
-F8(src1_reg_hw_type, /* 4+ */ 46, 44, /* 8+ */ 94, 91)
-F8(src1_reg_file, /* 4+ */ 43, 42, /* 8+ */ 90, 89)
-F(src0_vstride, 88, 85)
-F(src0_width, 84, 82)
-F(src0_da16_swiz_w, 83, 82)
-F(src0_da16_swiz_z, 81, 80)
-F(src0_hstride, 81, 80)
-F(src0_address_mode, 79, 79)
+F8(src1_ia_subreg_nr, /* 4+ */ 108, 106, /* 8+ */ 108, 105, /* 12+ */ 111, 108)
+F(src1_da_reg_nr, /* 4+ */ 108, 101, /* 12+ */ 111, 104)
+F(src1_da16_subreg_nr, /* 4+ */ 100, 100, /* 12+ */ -1, -1)
+F(src1_da1_subreg_nr, /* 4+ */ 100, 96, /* 12+ */ 103, 99)
+F(src1_da16_swiz_y, /* 4+ */ 99, 98, /* 12+ */ -1, -1)
+F(src1_da16_swiz_x, /* 4+ */ 97, 96, /* 12+ */ -1, -1)
+F8(src1_reg_hw_type, /* 4+ */ 46, 44, /* 8+ */ 94, 91, /* 12+ */ 91, 88)
+FI(src1_reg_file, /* 4+ */ 43, 42, /* 8+ */ 90, 89, /* 12+ */ 47, 98)
+F(src1_is_imm, /* 4+ */ -1, -1, /* 12+ */ 47, 47)
+F(src0_vstride, /* 4+ */ 88, 85, /* 12+ */ 87, 84)
+F(src0_width, /* 4+ */ 84, 82, /* 12+ */ 83, 81)
+F(src0_da16_swiz_w, /* 4+ */ 83, 82, /* 12+ */ -1, -1)
+F(src0_da16_swiz_z, /* 4+ */ 81, 80, /* 12+ */ -1, -1)
+F(src0_hstride, /* 4+ */ 81, 80, /* 12+ */ 65, 64)
+F(src0_address_mode, /* 4+ */ 79, 79, /* 12+ */ 80, 80)
/** Src0.SrcMod @{ */
-F(src0_negate, 78, 78)
-F(src0_abs, 77, 77)
+F(src0_negate, /* 4+ */ 78, 78, /* 12+ */ 45, 45)
+F(src0_abs, /* 4+ */ 77, 77, /* 12+ */ 44, 44)
/** @} */
-F8(src0_ia_subreg_nr, /* 4+ */ 76, 74, /* 8+ */ 76, 73)
-F(src0_da_reg_nr, 76, 69)
-F(src0_da16_subreg_nr, 68, 68)
-F(src0_da1_subreg_nr, 68, 64)
-F(src0_da16_swiz_y, 67, 66)
-F(src0_da16_swiz_x, 65, 64)
-F(dst_address_mode, 63, 63)
-F(dst_hstride, 62, 61)
-F8(dst_ia_subreg_nr, /* 4+ */ 60, 58, /* 8+ */ 60, 57)
-F(dst_da_reg_nr, 60, 53)
-F(dst_da16_subreg_nr, 52, 52)
-F(dst_da1_subreg_nr, 52, 48)
-F(da16_writemask, 51, 48) /* Dst.ChanEn */
-F8(src0_reg_hw_type, /* 4+ */ 41, 39, /* 8+ */ 46, 43)
-F8(src0_reg_file, /* 4+ */ 38, 37, /* 8+ */ 42, 41)
-F8(dst_reg_hw_type, /* 4+ */ 36, 34, /* 8+ */ 40, 37)
-F8(dst_reg_file, /* 4+ */ 33, 32, /* 8+ */ 36, 35)
-F8(mask_control, /* 4+ */ 9, 9, /* 8+ */ 34, 34)
+F8(src0_ia_subreg_nr, /* 4+ */ 76, 74, /* 8+ */ 76, 73, /* 12+ */ 79, 76)
+F(src0_da_reg_nr, /* 4+ */ 76, 69, /* 12+ */ 79, 72)
+F(src0_da16_subreg_nr, /* 4+ */ 68, 68, /* 12+ */ -1, -1)
+F(src0_da1_subreg_nr, /* 4+ */ 68, 64, /* 12+ */ 71, 67)
+F(src0_da16_swiz_y, /* 4+ */ 67, 66, /* 12+ */ -1, -1)
+F(src0_da16_swiz_x, /* 4+ */ 65, 64, /* 12+ */ -1, -1)
+F(dst_address_mode, /* 4+ */ 63, 63, /* 12+ */ 35, 35)
+F(dst_hstride, /* 4+ */ 62, 61, /* 12+ */ 49, 48)
+F8(dst_ia_subreg_nr, /* 4+ */ 60, 58, /* 8+ */ 60, 57, /* 12+ */ 63, 60)
+F(dst_da_reg_nr, /* 4+ */ 60, 53, /* 12+ */ 63, 56)
+F(dst_da16_subreg_nr, /* 4+ */ 52, 52, /* 12+ */ -1, -1)
+F(dst_da1_subreg_nr, /* 4+ */ 52, 48, /* 12+ */ 55, 51)
+F(da16_writemask, /* 4+ */ 51, 48, /* 12+ */ -1, -1) /* Dst.ChanEn */
+F8(src0_reg_hw_type, /* 4+ */ 41, 39, /* 8+ */ 46, 43, /* 12+ */ 43, 40)
+FI(src0_reg_file, /* 4+ */ 38, 37, /* 8+ */ 42, 41, /* 12+ */ 46, 66)
+F(src0_is_imm, /* 4+ */ -1, -1, /* 12+ */ 46, 46)
+F8(dst_reg_hw_type, /* 4+ */ 36, 34, /* 8+ */ 40, 37, /* 12+ */ 39, 36)
+F8(dst_reg_file, /* 4+ */ 33, 32, /* 8+ */ 36, 35, /* 12+ */ 50, 50)
+F8(mask_control, /* 4+ */ 9, 9, /* 8+ */ 34, 34, /* 12+ */ 31, 31)
FF(flag_reg_nr,
/* 4-6: doesn't exist */ -1, -1, -1, -1, -1, -1, -1, -1,
/* 7: */ 90, 90,
- /* 8: */ 33, 33)
-F8(flag_subreg_nr, /* 4+ */ 89, 89, /* 8+ */ 32, 32)
-F(saturate, 31, 31)
-F(debug_control, 30, 30)
-F(cmpt_control, 29, 29)
-FC(branch_control, 28, 28, devinfo->gen >= 8)
-FC(acc_wr_control, 28, 28, devinfo->gen >= 6)
-FC(mask_control_ex, 28, 28, devinfo->is_g4x || devinfo->gen == 5)
-F(cond_modifier, 27, 24)
-FC(math_function, 27, 24, devinfo->gen >= 6)
-F(exec_size, 23, 21)
-F(pred_inv, 20, 20)
-F(pred_control, 19, 16)
-F(thread_control, 15, 14)
-F(qtr_control, 13, 12)
+ /* 8: */ 33, 33,
+ /* 12: */ 23, 23)
+F8(flag_subreg_nr, /* 4+ */ 89, 89, /* 8+ */ 32, 32, /* 12+ */ 22, 22)
+F(saturate, /* 4+ */ 31, 31, /* 12+ */ 34, 34)
+F(debug_control, /* 4+ */ 30, 30, /* 12+ */ 30, 30)
+F(cmpt_control, /* 4+ */ 29, 29, /* 12+ */ 29, 29)
+FC(branch_control, /* 4+ */ 28, 28, /* 12+ */ 33, 33, devinfo->gen >= 8)
+FC(acc_wr_control, /* 4+ */ 28, 28, /* 12+ */ 33, 33, devinfo->gen >= 6)
+FC(mask_control_ex, /* 4+ */ 28, 28, /* 12+ */ -1, -1, devinfo->is_g4x || devinfo->gen == 5)
+F(cond_modifier, /* 4+ */ 27, 24, /* 12+ */ 95, 92)
+FC(math_function, /* 4+ */ 27, 24, /* 12+ */ 95, 92, devinfo->gen >= 6)
+F(exec_size, /* 4+ */ 23, 21, /* 12+ */ 18, 16)
+F(pred_inv, /* 4+ */ 20, 20, /* 12+ */ 28, 28)
+F(pred_control, /* 4+ */ 19, 16, /* 12+ */ 27, 24)
+F(thread_control, /* 4+ */ 15, 14, /* 12+ */ -1, -1)
+F(atomic_control, /* 4+ */ -1, -1, /* 12+ */ 32, 32)
+F(qtr_control, /* 4+ */ 13, 12, /* 12+ */ 21, 20)
FF(nib_control,
/* 4-6: doesn't exist */ -1, -1, -1, -1, -1, -1, -1, -1,
/* 7: */ 47, 47,
- /* 8: */ 11, 11)
-F8(no_dd_check, /* 4+ */ 11, 11, /* 8+ */ 10, 10)
-F8(no_dd_clear, /* 4+ */ 10, 10, /* 8+ */ 9, 9)
-F(access_mode, 8, 8)
+ /* 8: */ 11, 11,
+ /* 12: */ 19, 19)
+F8(no_dd_check, /* 4+ */ 11, 11, /* 8+ */ 10, 10, /* 12+ */ -1, -1)
+F8(no_dd_clear, /* 4+ */ 10, 10, /* 8+ */ 9, 9, /* 12+ */ -1, -1)
+F(swsb, /* 4+ */ -1, -1, /* 12+ */ 15, 8)
+FK(access_mode, /* 4+ */ 8, 8, /* 12+ */ BRW_ALIGN_1)
/* Bit 7 is Reserved (for future Opcode expansion) */
-F(opcode, 6, 0)
+F(hw_opcode, /* 4+ */ 6, 0, /* 12+ */ 6, 0)
/**
* Three-source instructions:
* @{
*/
-F(3src_src2_reg_nr, 125, 118) /* same in align1 */
-F(3src_a16_src2_subreg_nr, 117, 115) /* Extra discontiguous bit on CHV? */
-F(3src_a16_src2_swizzle, 114, 107)
-F(3src_a16_src2_rep_ctrl, 106, 106)
-F(3src_src1_reg_nr, 104, 97) /* same in align1 */
-F(3src_a16_src1_subreg_nr, 96, 94) /* Extra discontiguous bit on CHV? */
-F(3src_a16_src1_swizzle, 93, 86)
-F(3src_a16_src1_rep_ctrl, 85, 85)
-F(3src_src0_reg_nr, 83, 76) /* same in align1 */
-F(3src_a16_src0_subreg_nr, 75, 73) /* Extra discontiguous bit on CHV? */
-F(3src_a16_src0_swizzle, 72, 65)
-F(3src_a16_src0_rep_ctrl, 64, 64)
-F(3src_dst_reg_nr, 63, 56) /* same in align1 */
-F(3src_a16_dst_subreg_nr, 55, 53)
-F(3src_a16_dst_writemask, 52, 49)
-F8(3src_a16_nib_ctrl, 47, 47, 11, 11) /* only exists on IVB+ */
-F8(3src_a16_dst_hw_type, 45, 44, 48, 46) /* only exists on IVB+ */
-F8(3src_a16_src_hw_type, 43, 42, 45, 43)
-F8(3src_src2_negate, 41, 41, 42, 42)
-F8(3src_src2_abs, 40, 40, 41, 41)
-F8(3src_src1_negate, 39, 39, 40, 40)
-F8(3src_src1_abs, 38, 38, 39, 39)
-F8(3src_src0_negate, 37, 37, 38, 38)
-F8(3src_src0_abs, 36, 36, 37, 37)
-F8(3src_a16_flag_reg_nr, 34, 34, 33, 33)
-F8(3src_a16_flag_subreg_nr, 33, 33, 32, 32)
+F(3src_src2_reg_nr, /* 4+ */ 125, 118, /* 12+ */ 127, 120) /* same in align1 */
+F(3src_a16_src2_subreg_nr, /* 4+ */ 117, 115, /* 12+ */ -1, -1) /* Extra discontiguous bit on CHV? */
+F(3src_a16_src2_swizzle, /* 4+ */ 114, 107, /* 12+ */ -1, -1)
+F(3src_a16_src2_rep_ctrl, /* 4+ */ 106, 106, /* 12+ */ -1, -1)
+F(3src_src1_reg_nr, /* 4+ */ 104, 97, /* 12+ */ 111, 104) /* same in align1 */
+F(3src_a16_src1_subreg_nr, /* 4+ */ 96, 94, /* 12+ */ -1, -1) /* Extra discontiguous bit on CHV? */
+F(3src_a16_src1_swizzle, /* 4+ */ 93, 86, /* 12+ */ -1, -1)
+F(3src_a16_src1_rep_ctrl, /* 4+ */ 85, 85, /* 12+ */ -1, -1)
+F(3src_src0_reg_nr, /* 4+ */ 83, 76, /* 12+ */ 79, 72) /* same in align1 */
+F(3src_a16_src0_subreg_nr, /* 4+ */ 75, 73, /* 12+ */ -1, -1) /* Extra discontiguous bit on CHV? */
+F(3src_a16_src0_swizzle, /* 4+ */ 72, 65, /* 12+ */ -1, -1)
+F(3src_a16_src0_rep_ctrl, /* 4+ */ 64, 64, /* 12+ */ -1, -1)
+F(3src_dst_reg_nr, /* 4+ */ 63, 56, /* 12+ */ 63, 56) /* same in align1 */
+F(3src_a16_dst_subreg_nr, /* 4+ */ 55, 53, /* 12+ */ -1, -1)
+F(3src_a16_dst_writemask, /* 4+ */ 52, 49, /* 12+ */ -1, -1)
+F8(3src_a16_nib_ctrl, /* 4+ */ 47, 47, /* 8+ */ 11, 11, /* 12+ */ -1, -1) /* only exists on IVB+ */
+F8(3src_a16_dst_hw_type, /* 4+ */ 45, 44, /* 8+ */ 48, 46, /* 12+ */ -1, -1) /* only exists on IVB+ */
+F8(3src_a16_src_hw_type, /* 4+ */ 43, 42, /* 8+ */ 45, 43, /* 12+ */ -1, -1)
+F8(3src_src2_negate, /* 4+ */ 41, 41, /* 8+ */ 42, 42, /* 12+ */ 85, 85)
+F8(3src_src2_abs, /* 4+ */ 40, 40, /* 8+ */ 41, 41, /* 12+ */ 84, 84)
+F8(3src_src1_negate, /* 4+ */ 39, 39, /* 8+ */ 40, 40, /* 12+ */ 87, 87)
+F8(3src_src1_abs, /* 4+ */ 38, 38, /* 8+ */ 39, 39, /* 12+ */ 86, 86)
+F8(3src_src0_negate, /* 4+ */ 37, 37, /* 8+ */ 38, 38, /* 12+ */ 45, 45)
+F8(3src_src0_abs, /* 4+ */ 36, 36, /* 8+ */ 37, 37, /* 12+ */ 44, 44)
+F8(3src_a16_src1_type, /* 4+ */ -1, -1, /* 8+ */ 36, 36, /* 12+ */ -1, -1)
+F8(3src_a16_src2_type, /* 4+ */ -1, -1, /* 8+ */ 35, 35, /* 12+ */ -1, -1)
+F8(3src_a16_flag_reg_nr, /* 4+ */ 34, 34, /* 8+ */ 33, 33, /* 12+ */ -1, -1)
+F8(3src_a16_flag_subreg_nr, /* 4+ */ 33, 33, /* 8+ */ 32, 32, /* 12+ */ -1, -1)
FF(3src_a16_dst_reg_file,
/* 4-5: doesn't exist - no 3-source instructions */ -1, -1, -1, -1, -1, -1,
/* 6: */ 32, 32,
- /* 7-8: doesn't exist - no MRFs */ -1, -1, -1, -1)
-F(3src_saturate, 31, 31)
-F(3src_debug_control, 30, 30)
-F(3src_cmpt_control, 29, 29)
-F(3src_acc_wr_control, 28, 28)
-F(3src_cond_modifier, 27, 24)
-F(3src_exec_size, 23, 21)
-F(3src_pred_inv, 20, 20)
-F(3src_pred_control, 19, 16)
-F(3src_thread_control, 15, 14)
-F(3src_qtr_control, 13, 12)
-F8(3src_no_dd_check, 11, 11, 10, 10)
-F8(3src_no_dd_clear, 10, 10, 9, 9)
-F8(3src_mask_control, 9, 9, 34, 34)
-F(3src_access_mode, 8, 8)
+ /* 7-8: doesn't exist - no MRFs */ -1, -1, -1, -1,
+ /* 12: */ -1, -1)
+F(3src_saturate, /* 4+ */ 31, 31, /* 12+ */ 34, 34)
+F(3src_debug_control, /* 4+ */ 30, 30, /* 12+ */ 30, 30)
+F(3src_cmpt_control, /* 4+ */ 29, 29, /* 12+ */ 29, 29)
+F(3src_acc_wr_control, /* 4+ */ 28, 28, /* 12+ */ 33, 33)
+F(3src_cond_modifier, /* 4+ */ 27, 24, /* 12+ */ 95, 92)
+F(3src_exec_size, /* 4+ */ 23, 21, /* 12+ */ 18, 16)
+F(3src_pred_inv, /* 4+ */ 20, 20, /* 12+ */ 28, 28)
+F(3src_pred_control, /* 4+ */ 19, 16, /* 12+ */ 27, 24)
+F(3src_thread_control, /* 4+ */ 15, 14, /* 12+ */ -1, -1)
+F(3src_atomic_control, /* 4+ */ -1, -1, /* 12+ */ 32, 32)
+F(3src_qtr_control, /* 4+ */ 13, 12, /* 12+ */ 21, 20)
+F8(3src_no_dd_check, /* 4+ */ 11, 11, /* 8+ */ 10, 10, /* 12+ */ -1, -1)
+F8(3src_no_dd_clear, /* 4+ */ 10, 10, /* 8+ */ 9, 9, /* 12+ */ -1, -1)
+F8(3src_mask_control, /* 4+ */ 9, 9, /* 8+ */ 34, 34, /* 12+ */ 31, 31)
+FK(3src_access_mode, /* 4+ */ 8, 8, /* 12+ */ BRW_ALIGN_1)
+F(3src_swsb, /* 4+ */ -1, -1, /* 12+ */ 15, 8)
/* Bit 7 is Reserved (for future Opcode expansion) */
-F(3src_opcode, 6, 0)
+F(3src_hw_opcode, /* 4+ */ 6, 0, /* 12+ */ 6, 0)
/** @} */
#define REG_TYPE(reg) \
brw_inst_set_3src_a16_##reg##_type(const struct gen_device_info *devinfo, \
brw_inst *inst, enum brw_reg_type type) \
{ \
- unsigned hw_type = brw_reg_type_to_hw_3src_type(devinfo, type); \
+ unsigned hw_type = brw_reg_type_to_a16_hw_3src_type(devinfo, type); \
brw_inst_set_3src_a16_##reg##_hw_type(devinfo, inst, hw_type); \
} \
\
const brw_inst *inst) \
{ \
unsigned hw_type = brw_inst_3src_a16_##reg##_hw_type(devinfo, inst); \
- return brw_hw_3src_type_to_reg_type(devinfo, hw_type); \
+ return brw_a16_hw_3src_type_to_reg_type(devinfo, hw_type); \
}
REG_TYPE(dst)
REG_TYPE(src)
#undef REG_TYPE
+/**
+ * Three-source align1 instructions:
+ * @{
+ */
+/* Reserved 127:126 */
+/* src2_reg_nr same in align16 */
+FC(3src_a1_src2_subreg_nr, /* 4+ */ 117, 113, /* 12+ */ 119, 115, devinfo->gen >= 10)
+FC(3src_a1_src2_hstride, /* 4+ */ 112, 111, /* 12+ */ 113, 112, devinfo->gen >= 10)
+/* Reserved 110:109. src2 vstride is an implied parameter */
+FC(3src_a1_src2_hw_type, /* 4+ */ 108, 106, /* 12+ */ 82, 80, devinfo->gen >= 10)
+/* Reserved 105 */
+/* src1_reg_nr same in align16 */
+FC(3src_a1_src1_subreg_nr, /* 4+ */ 96, 92, /* 12+ */ 103, 99, devinfo->gen >= 10)
+FC(3src_a1_src1_hstride, /* 4+ */ 91, 90, /* 12+ */ 97, 96, devinfo->gen >= 10)
+FDC(3src_a1_src1_vstride, /* 4+ */ 89, 88, /* 12+ */ 91, 91, 83, 83, devinfo->gen >= 10)
+FC(3src_a1_src1_hw_type, /* 4+ */ 87, 85, /* 12+ */ 90, 88, devinfo->gen >= 10)
+/* Reserved 84 */
+/* src0_reg_nr same in align16 */
+FC(3src_a1_src0_subreg_nr, /* 4+ */ 75, 71, /* 12+ */ 71, 67, devinfo->gen >= 10)
+FC(3src_a1_src0_hstride, /* 4+ */ 70, 69, /* 12+ */ 65, 64, devinfo->gen >= 10)
+FDC(3src_a1_src0_vstride, /* 4+ */ 68, 67, /* 12+ */ 43, 43, 35, 35, devinfo->gen >= 10)
+FC(3src_a1_src0_hw_type, /* 4+ */ 66, 64, /* 12+ */ 42, 40, devinfo->gen >= 10)
+/* dst_reg_nr same in align16 */
+FC(3src_a1_dst_subreg_nr, /* 4+ */ 55, 54, /* 12+ */ 55, 54, devinfo->gen >= 10)
+FC(3src_a1_special_acc, /* 4+ */ 55, 52, /* 12+ */ 54, 51, devinfo->gen >= 10) /* aliases dst_subreg_nr */
+/* Reserved 51:50 */
+FC(3src_a1_dst_hstride, /* 4+ */ 49, 49, /* 12+ */ 48, 48, devinfo->gen >= 10)
+FC(3src_a1_dst_hw_type, /* 4+ */ 48, 46, /* 12+ */ 38, 36, devinfo->gen >= 10)
+FI(3src_a1_src2_reg_file, /* 4+ */ -1, -1, /* 8+ */ 45, 45, /* 12+ */ 47, 114)
+FC(3src_a1_src1_reg_file, /* 4+ */ 44, 44, /* 12+ */ 98, 98, devinfo->gen >= 10)
+FI(3src_a1_src0_reg_file, /* 4+ */ -1, -1, /* 8+ */ 43, 43, /* 12+ */ 46, 66)
+
+F(3src_a1_src2_is_imm, /* 4+ */ -1, -1, /* 12+ */ 47, 47)
+F(3src_a1_src0_is_imm, /* 4+ */ -1, -1, /* 12+ */ 46, 46)
+
+/* Source Modifier fields same in align16 */
+FC(3src_a1_dst_reg_file, /* 4+ */ 36, 36, /* 12+ */ 50, 50, devinfo->gen >= 10)
+FC(3src_a1_exec_type, /* 4+ */ 35, 35, /* 12+ */ 39, 39, devinfo->gen >= 10)
+/* Fields below this same in align16 */
+/** @} */
+
+#define REG_TYPE(reg) \
+static inline void \
+brw_inst_set_3src_a1_##reg##_type(const struct gen_device_info *devinfo, \
+ brw_inst *inst, enum brw_reg_type type) \
+{ \
+ UNUSED enum gen10_align1_3src_exec_type exec_type = \
+ (enum gen10_align1_3src_exec_type) brw_inst_3src_a1_exec_type(devinfo, \
+ inst); \
+ if (brw_reg_type_is_floating_point(type)) { \
+ assert(exec_type == BRW_ALIGN1_3SRC_EXEC_TYPE_FLOAT); \
+ } else { \
+ assert(exec_type == BRW_ALIGN1_3SRC_EXEC_TYPE_INT); \
+ } \
+ unsigned hw_type = brw_reg_type_to_a1_hw_3src_type(devinfo, type); \
+ brw_inst_set_3src_a1_##reg##_hw_type(devinfo, inst, hw_type); \
+} \
+ \
+static inline enum brw_reg_type \
+brw_inst_3src_a1_##reg##_type(const struct gen_device_info *devinfo, \
+ const brw_inst *inst) \
+{ \
+ enum gen10_align1_3src_exec_type exec_type = \
+ (enum gen10_align1_3src_exec_type) brw_inst_3src_a1_exec_type(devinfo, \
+ inst); \
+ unsigned hw_type = brw_inst_3src_a1_##reg##_hw_type(devinfo, inst); \
+ return brw_a1_hw_3src_type_to_reg_type(devinfo, hw_type, exec_type); \
+}
+
+REG_TYPE(dst)
+REG_TYPE(src0)
+REG_TYPE(src1)
+REG_TYPE(src2)
+#undef REG_TYPE
+
+/**
+ * Three-source align1 instruction immediates:
+ * @{
+ */
+static inline uint16_t
+brw_inst_3src_a1_src0_imm(ASSERTED const struct gen_device_info *devinfo,
+ const brw_inst *insn)
+{
+ assert(devinfo->gen >= 10);
+ if (devinfo->gen >= 12)
+ return brw_inst_bits(insn, 79, 64);
+ else
+ return brw_inst_bits(insn, 82, 67);
+}
+
+static inline uint16_t
+brw_inst_3src_a1_src2_imm(ASSERTED const struct gen_device_info *devinfo,
+ const brw_inst *insn)
+{
+ assert(devinfo->gen >= 10);
+ if (devinfo->gen >= 12)
+ return brw_inst_bits(insn, 127, 112);
+ else
+ return brw_inst_bits(insn, 124, 109);
+}
+
+static inline void
+brw_inst_set_3src_a1_src0_imm(ASSERTED const struct gen_device_info *devinfo,
+ brw_inst *insn, uint16_t value)
+{
+ assert(devinfo->gen >= 10);
+ if (devinfo->gen >= 12)
+ brw_inst_set_bits(insn, 79, 64, value);
+ else
+ brw_inst_set_bits(insn, 82, 67, value);
+}
+
+static inline void
+brw_inst_set_3src_a1_src2_imm(ASSERTED const struct gen_device_info *devinfo,
+ brw_inst *insn, uint16_t value)
+{
+ assert(devinfo->gen >= 10);
+ if (devinfo->gen >= 12)
+ brw_inst_set_bits(insn, 127, 112, value);
+ else
+ brw_inst_set_bits(insn, 124, 109, value);
+}
+/** @} */
+
/**
* Flow control instruction bits:
* @{
{
assert(devinfo->gen >= 6);
+ if (devinfo->gen >= 12)
+ brw_inst_set_src1_is_imm(devinfo, inst, 1);
+
if (devinfo->gen >= 8) {
brw_inst_set_bits(inst, 95, 64, (uint32_t)value);
} else {
{
assert(devinfo->gen >= 6);
+ if (devinfo->gen >= 12)
+ brw_inst_set_src0_is_imm(devinfo, inst, 1);
+
if (devinfo->gen >= 8) {
brw_inst_set_bits(inst, 127, 96, (uint32_t)value);
} else {
FJ(gen6_jump_count, 63, 48, devinfo->gen == 6)
FJ(gen4_jump_count, 111, 96, devinfo->gen < 6)
-FC(gen4_pop_count, 115, 112, devinfo->gen < 6)
+FC(gen4_pop_count, /* 4+ */ 115, 112, /* 12+ */ -1, -1, devinfo->gen < 6)
+/** @} */
+
+/**
+ * SEND instructions:
+ * @{
+ */
+FC(send_ex_desc_ia_subreg_nr, /* 4+ */ 82, 80, /* 12+ */ 42, 40, devinfo->gen >= 9)
+FC(send_src0_address_mode, /* 4+ */ 79, 79, /* 12+ */ -1, -1, devinfo->gen >= 9)
+FC(send_sel_reg32_desc, /* 4+ */ 77, 77, /* 12+ */ 48, 48, devinfo->gen >= 9)
+FC(send_sel_reg32_ex_desc, /* 4+ */ 61, 61, /* 12+ */ 49, 49, devinfo->gen >= 9)
+F8(send_src0_reg_file, /* 4+ */ 38, 37, /* 8+ */ 42, 41, /* 12+ */ 66, 66)
+FC(send_src1_reg_nr, /* 4+ */ 51, 44, /* 12+ */ 111, 104, devinfo->gen >= 9)
+FC(send_src1_reg_file, /* 4+ */ 36, 36, /* 12+ */ 98, 98, devinfo->gen >= 9)
+FC(send_dst_reg_file, /* 4+ */ 35, 35, /* 12+ */ 50, 50, devinfo->gen >= 9)
/** @} */
/* Message descriptor bits */
#define MD(x) ((x) + 96)
+#define MD12(x) ((x) >= 30 ? (x) - 30 + 122 : \
+ (x) >= 25 ? (x) - 25 + 67 : \
+ (x) >= 20 ? (x) - 20 + 51 : \
+ (x) >= 11 ? (x) - 11 + 113 : \
+ (x) - 0 + 81)
+
+/**
+ * Set the SEND(C) message descriptor immediate.
+ *
+ * This doesn't include the SFID nor the EOT field that were considered to be
+ * part of the message descriptor by ancient versions of the BSpec, because
+ * they are present in the instruction even if the message descriptor is
+ * provided indirectly in the address register, so we want to specify them
+ * separately.
+ */
+static inline void
+brw_inst_set_send_desc(const struct gen_device_info *devinfo,
+ brw_inst *inst, uint32_t value)
+{
+ if (devinfo->gen >= 12) {
+ brw_inst_set_bits(inst, 123, 122, GET_BITS(value, 31, 30));
+ brw_inst_set_bits(inst, 71, 67, GET_BITS(value, 29, 25));
+ brw_inst_set_bits(inst, 55, 51, GET_BITS(value, 24, 20));
+ brw_inst_set_bits(inst, 121, 113, GET_BITS(value, 19, 11));
+ brw_inst_set_bits(inst, 91, 81, GET_BITS(value, 10, 0));
+ } else if (devinfo->gen >= 9) {
+ brw_inst_set_bits(inst, 126, 96, value);
+ assert(value >> 31 == 0);
+ } else if (devinfo->gen >= 5) {
+ brw_inst_set_bits(inst, 124, 96, value);
+ assert(value >> 29 == 0);
+ } else {
+ brw_inst_set_bits(inst, 119, 96, value);
+ assert(value >> 24 == 0);
+ }
+}
+
+/**
+ * Get the SEND(C) message descriptor immediate.
+ *
+ * \sa brw_inst_set_send_desc().
+ */
+static inline uint32_t
+brw_inst_send_desc(const struct gen_device_info *devinfo, const brw_inst *inst)
+{
+ if (devinfo->gen >= 12) {
+ return (brw_inst_bits(inst, 123, 122) << 30 |
+ brw_inst_bits(inst, 71, 67) << 25 |
+ brw_inst_bits(inst, 55, 51) << 20 |
+ brw_inst_bits(inst, 121, 113) << 11 |
+ brw_inst_bits(inst, 91, 81));
+ } else if (devinfo->gen >= 9) {
+ return brw_inst_bits(inst, 126, 96);
+ } else if (devinfo->gen >= 5) {
+ return brw_inst_bits(inst, 124, 96);
+ } else {
+ return brw_inst_bits(inst, 119, 96);
+ }
+}
+
+/**
+ * Set the SEND(C) message extended descriptor immediate.
+ *
+ * This doesn't include the SFID nor the EOT field that were considered to be
+ * part of the extended message descriptor by some versions of the BSpec,
+ * because they are present in the instruction even if the extended message
+ * descriptor is provided indirectly in a register, so we want to specify them
+ * separately.
+ */
+static inline void
+brw_inst_set_send_ex_desc(const struct gen_device_info *devinfo,
+ brw_inst *inst, uint32_t value)
+{
+ if (devinfo->gen >= 12) {
+ brw_inst_set_bits(inst, 127, 124, GET_BITS(value, 31, 28));
+ brw_inst_set_bits(inst, 97, 96, GET_BITS(value, 27, 26));
+ brw_inst_set_bits(inst, 65, 64, GET_BITS(value, 25, 24));
+ brw_inst_set_bits(inst, 47, 35, GET_BITS(value, 23, 11));
+ brw_inst_set_bits(inst, 103, 99, GET_BITS(value, 10, 6));
+ assert(GET_BITS(value, 5, 0) == 0);
+ } else {
+ assert(devinfo->gen >= 9);
+ brw_inst_set_bits(inst, 94, 91, GET_BITS(value, 31, 28));
+ brw_inst_set_bits(inst, 88, 85, GET_BITS(value, 27, 24));
+ brw_inst_set_bits(inst, 83, 80, GET_BITS(value, 23, 20));
+ brw_inst_set_bits(inst, 67, 64, GET_BITS(value, 19, 16));
+ assert(GET_BITS(value, 15, 0) == 0);
+ }
+}
+
+/**
+ * Set the SENDS(C) message extended descriptor immediate.
+ *
+ * This doesn't include the SFID nor the EOT field that were considered to be
+ * part of the extended message descriptor by some versions of the BSpec,
+ * because they are present in the instruction even if the extended message
+ * descriptor is provided indirectly in a register, so we want to specify them
+ * separately.
+ */
+static inline void
+brw_inst_set_sends_ex_desc(const struct gen_device_info *devinfo,
+ brw_inst *inst, uint32_t value)
+{
+ if (devinfo->gen >= 12) {
+ brw_inst_set_send_ex_desc(devinfo, inst, value);
+ } else {
+ brw_inst_set_bits(inst, 95, 80, GET_BITS(value, 31, 16));
+ assert(GET_BITS(value, 15, 10) == 0);
+ brw_inst_set_bits(inst, 67, 64, GET_BITS(value, 9, 6));
+ assert(GET_BITS(value, 5, 0) == 0);
+ }
+}
+
+/**
+ * Get the SEND(C) message extended descriptor immediate.
+ *
+ * \sa brw_inst_set_send_ex_desc().
+ */
+static inline uint32_t
+brw_inst_send_ex_desc(const struct gen_device_info *devinfo,
+ const brw_inst *inst)
+{
+ if (devinfo->gen >= 12) {
+ return (brw_inst_bits(inst, 127, 124) << 28 |
+ brw_inst_bits(inst, 97, 96) << 26 |
+ brw_inst_bits(inst, 65, 64) << 24 |
+ brw_inst_bits(inst, 47, 35) << 11 |
+ brw_inst_bits(inst, 103, 99) << 6);
+ } else {
+ assert(devinfo->gen >= 9);
+ return (brw_inst_bits(inst, 94, 91) << 28 |
+ brw_inst_bits(inst, 88, 85) << 24 |
+ brw_inst_bits(inst, 83, 80) << 20 |
+ brw_inst_bits(inst, 67, 64) << 16);
+ }
+}
+
+/**
+ * Get the SENDS(C) message extended descriptor immediate.
+ *
+ * \sa brw_inst_set_send_ex_desc().
+ */
+static inline uint32_t
+brw_inst_sends_ex_desc(const struct gen_device_info *devinfo,
+ const brw_inst *inst)
+{
+ if (devinfo->gen >= 12) {
+ return brw_inst_send_ex_desc(devinfo, inst);
+ } else {
+ return (brw_inst_bits(inst, 95, 80) << 16 |
+ brw_inst_bits(inst, 67, 64) << 6);
+ }
+}
/**
* Fields for SEND messages:
* @{
*/
-F(eot, 127, 127)
+F(eot, /* 4+ */ 127, 127, /* 12+ */ 34, 34)
FF(mlen,
/* 4: */ 119, 116,
/* 4.5: */ 119, 116,
/* 5: */ 124, 121,
/* 6: */ 124, 121,
/* 7: */ 124, 121,
- /* 8: */ 124, 121);
+ /* 8: */ 124, 121,
+ /* 12: */ MD12(28), MD12(25));
FF(rlen,
/* 4: */ 115, 112,
/* 4.5: */ 115, 112,
/* 5: */ 120, 116,
/* 6: */ 120, 116,
/* 7: */ 120, 116,
- /* 8: */ 120, 116);
+ /* 8: */ 120, 116,
+ /* 12: */ MD12(24), MD12(20));
FF(header_present,
/* 4: doesn't exist */ -1, -1, -1, -1,
/* 5: */ 115, 115,
/* 6: */ 115, 115,
/* 7: */ 115, 115,
- /* 8: */ 115, 115)
-F(gateway_notify, MD(16), MD(15))
-FF(function_control,
+ /* 8: */ 115, 115,
+ /* 12: */ MD12(19), MD12(19))
+F(gateway_notify, /* 4+ */ MD(16), MD(15), /* 12+ */ -1, -1)
+FD(function_control,
/* 4: */ 111, 96,
/* 4.5: */ 111, 96,
/* 5: */ 114, 96,
/* 6: */ 114, 96,
/* 7: */ 114, 96,
- /* 8: */ 114, 96)
+ /* 8: */ 114, 96,
+ /* 12: */ MD12(18), MD12(11), MD12(10), MD12(0))
FF(gateway_subfuncid,
/* 4: */ MD(1), MD(0),
/* 4.5: */ MD(1), MD(0),
/* 5: */ MD(1), MD(0), /* 2:0, but bit 2 is reserved MBZ */
/* 6: */ MD(2), MD(0),
/* 7: */ MD(2), MD(0),
- /* 8: */ MD(2), MD(0))
+ /* 8: */ MD(2), MD(0),
+ /* 12: */ MD12(2), MD12(0))
FF(sfid,
/* 4: */ 123, 120, /* called msg_target */
/* 4.5 */ 123, 120,
/* 5: */ 95, 92,
/* 6: */ 27, 24,
/* 7: */ 27, 24,
- /* 8: */ 27, 24)
-FC(base_mrf, 27, 24, devinfo->gen < 6);
+ /* 8: */ 27, 24,
+ /* 12: */ 95, 92)
+FF(null_rt,
+ /* 4-7: */ -1, -1, -1, -1, -1, -1, -1, -1, -1, -1,
+ /* 8: */ 80, 80,
+ /* 12: */ 44, 44) /* actually only Gen11+ */
+FC(base_mrf, /* 4+ */ 27, 24, /* 12+ */ -1, -1, devinfo->gen < 6);
+FF(send_rta_index,
+ /* 4: */ -1, -1,
+ /* 4.5 */ -1, -1,
+ /* 5: */ -1, -1,
+ /* 6: */ -1, -1,
+ /* 7: */ -1, -1,
+ /* 8: */ -1, -1,
+ /* 12: */ 38, 36)
/** @} */
/**
FF(urb_per_slot_offset,
/* 4-6: */ -1, -1, -1, -1, -1, -1, -1, -1,
/* 7: */ MD(16), MD(16),
- /* 8: */ MD(17), MD(17))
-FC(urb_channel_mask_present, MD(15), MD(15), devinfo->gen >= 8)
-FC(urb_complete, MD(15), MD(15), devinfo->gen < 8)
-FC(urb_used, MD(14), MD(14), devinfo->gen < 7)
-FC(urb_allocate, MD(13), MD(13), devinfo->gen < 7)
+ /* 8: */ MD(17), MD(17),
+ /* 12: */ MD12(17), MD12(17))
+FC(urb_channel_mask_present, /* 4+ */ MD(15), MD(15), /* 12+ */ MD12(15), MD12(15), devinfo->gen >= 8)
+FC(urb_complete, /* 4+ */ MD(15), MD(15), /* 12+ */ -1, -1, devinfo->gen < 8)
+FC(urb_used, /* 4+ */ MD(14), MD(14), /* 12+ */ -1, -1, devinfo->gen < 7)
+FC(urb_allocate, /* 4+ */ MD(13), MD(13), /* 12+ */ -1, -1, devinfo->gen < 7)
FF(urb_swizzle_control,
/* 4: */ MD(11), MD(10),
/* 4.5: */ MD(11), MD(10),
/* 5: */ MD(11), MD(10),
/* 6: */ MD(11), MD(10),
/* 7: */ MD(14), MD(14),
- /* 8: */ MD(15), MD(15))
-FF(urb_global_offset,
+ /* 8: */ MD(15), MD(15),
+ /* 12: */ -1, -1)
+FD(urb_global_offset,
/* 4: */ MD( 9), MD(4),
/* 4.5: */ MD( 9), MD(4),
/* 5: */ MD( 9), MD(4),
/* 6: */ MD( 9), MD(4),
/* 7: */ MD(13), MD(3),
- /* 8: */ MD(14), MD(4))
+ /* 8: */ MD(14), MD(4),
+ /* 12: */ MD12(14), MD12(11), MD12(10), MD12(4))
FF(urb_opcode,
/* 4: */ MD( 3), MD(0),
/* 4.5: */ MD( 3), MD(0),
/* 5: */ MD( 3), MD(0),
/* 6: */ MD( 3), MD(0),
/* 7: */ MD( 2), MD(0),
- /* 8: */ MD( 3), MD(0))
+ /* 8: */ MD( 3), MD(0),
+ /* 12: */ MD12(3), MD12(0))
/** @} */
/**
* Gen4-5 math messages:
* @{
*/
-FC(math_msg_data_type, MD(7), MD(7), devinfo->gen < 6)
-FC(math_msg_saturate, MD(6), MD(6), devinfo->gen < 6)
-FC(math_msg_precision, MD(5), MD(5), devinfo->gen < 6)
-FC(math_msg_signed_int, MD(4), MD(4), devinfo->gen < 6)
-FC(math_msg_function, MD(3), MD(0), devinfo->gen < 6)
+FC(math_msg_data_type, /* 4+ */ MD(7), MD(7), /* 12+ */ -1, -1, devinfo->gen < 6)
+FC(math_msg_saturate, /* 4+ */ MD(6), MD(6), /* 12+ */ -1, -1, devinfo->gen < 6)
+FC(math_msg_precision, /* 4+ */ MD(5), MD(5), /* 12+ */ -1, -1, devinfo->gen < 6)
+FC(math_msg_signed_int, /* 4+ */ MD(4), MD(4), /* 12+ */ -1, -1, devinfo->gen < 6)
+FC(math_msg_function, /* 4+ */ MD(3), MD(0), /* 12+ */ -1, -1, devinfo->gen < 6)
/** @} */
/**
/* 5: */ MD(17), MD(16),
/* 6: */ MD(17), MD(16),
/* 7: */ MD(18), MD(17),
- /* 8: */ MD(18), MD(17))
+ /* 8: */ MD(18), MD(17),
+ /* 12: */ MD12(18), MD12(17))
FF(sampler_msg_type,
/* 4: */ MD(15), MD(14),
/* 4.5: */ MD(15), MD(12),
/* 5: */ MD(15), MD(12),
/* 6: */ MD(15), MD(12),
/* 7: */ MD(16), MD(12),
- /* 8: */ MD(16), MD(12))
-FC(sampler_return_format, MD(13), MD(12), devinfo->gen == 4 && !devinfo->is_g4x)
-F(sampler, MD(11), MD(8))
-F(binding_table_index, MD( 7), MD(0)) /* also used by other messages */
+ /* 8: */ MD(16), MD(12),
+ /* 12: */ MD12(16), MD12(12))
+FC(sampler_return_format, /* 4+ */ MD(13), MD(12), /* 12+ */ -1, -1, devinfo->gen == 4 && !devinfo->is_g4x)
+FD(sampler,
+ /* 4: */ MD(11), MD(8),
+ /* 4.5: */ MD(11), MD(8),
+ /* 5: */ MD(11), MD(8),
+ /* 6: */ MD(11), MD(8),
+ /* 7: */ MD(11), MD(8),
+ /* 8: */ MD(11), MD(8),
+ /* 12: */ MD12(11), MD12(11), MD12(10), MD12(8))
+F(binding_table_index, /* 4+ */ MD(7), MD(0), /* 12+ */ MD12(7), MD12(0)) /* also used by other messages */
/** @} */
/**
* Data port message function control bits:
* @{
*/
-FC(dp_category, MD(18), MD(18), devinfo->gen >= 7)
+FC(dp_category, /* 4+ */ MD(18), MD(18), /* 12+ */ MD12(18), MD12(18), devinfo->gen >= 7)
/* Gen4-5 store fields in different bits for read/write messages. */
FF(dp_read_msg_type,
/* 5: */ MD(13), MD(11),
/* 6: */ MD(16), MD(13),
/* 7: */ MD(17), MD(14),
- /* 8: */ MD(17), MD(14))
+ /* 8: */ MD(17), MD(14),
+ /* 12: */ MD12(17), MD12(14))
FF(dp_write_msg_type,
/* 4: */ MD(14), MD(12),
/* 4.5: */ MD(14), MD(12),
/* 5: */ MD(14), MD(12),
/* 6: */ MD(16), MD(13),
/* 7: */ MD(17), MD(14),
- /* 8: */ MD(17), MD(14))
-FF(dp_read_msg_control,
+ /* 8: */ MD(17), MD(14),
+ /* 12: */ MD12(17), MD12(14))
+FD(dp_read_msg_control,
/* 4: */ MD(11), MD( 8),
/* 4.5: */ MD(10), MD( 8),
/* 5: */ MD(10), MD( 8),
/* 6: */ MD(12), MD( 8),
/* 7: */ MD(13), MD( 8),
- /* 8: */ MD(13), MD( 8))
-FF(dp_write_msg_control,
+ /* 8: */ MD(13), MD( 8),
+ /* 12: */ MD12(13), MD12(11), MD12(10), MD12(8))
+FD(dp_write_msg_control,
/* 4: */ MD(11), MD( 8),
/* 4.5: */ MD(11), MD( 8),
/* 5: */ MD(11), MD( 8),
/* 6: */ MD(12), MD( 8),
/* 7: */ MD(13), MD( 8),
- /* 8: */ MD(13), MD( 8))
-FC(dp_read_target_cache, MD(15), MD(14), devinfo->gen < 6);
+ /* 8: */ MD(13), MD( 8),
+ /* 12: */ MD12(13), MD12(11), MD12(10), MD12(8))
+FC(dp_read_target_cache, /* 4+ */ MD(15), MD(14), /* 12+ */ -1, -1, devinfo->gen < 6);
FF(dp_write_commit,
/* 4: */ MD(15), MD(15),
/* 4.5: */ MD(15), MD(15),
/* 5: */ MD(15), MD(15),
/* 6: */ MD(17), MD(17),
- /* 7+: does not exist */ -1, -1, -1, -1)
+ /* 7+: does not exist */ -1, -1, -1, -1,
+ /* 12: */ -1, -1)
/* Gen6+ use the same bit locations for everything. */
FF(dp_msg_type,
-1, -1, -1, -1, -1, -1,
/* 6: */ MD(16), MD(13),
/* 7: */ MD(17), MD(14),
- /* 8: */ MD(17), MD(14))
-FF(dp_msg_control,
+ /* 8: */ MD(18), MD(14),
+ /* 12: */ MD12(18), MD12(14))
+FD(dp_msg_control,
/* 4: */ MD(11), MD( 8),
/* 4.5-5: use dp_read_msg_control or dp_write_msg_control */ -1, -1, -1, -1,
/* 6: */ MD(12), MD( 8),
/* 7: */ MD(13), MD( 8),
- /* 8: */ MD(13), MD( 8))
+ /* 8: */ MD(13), MD( 8),
+ /* 12: */ MD12(13), MD12(11), MD12(10), MD12(8))
/** @} */
/**
* Scratch message bits (Gen7+):
* @{
*/
-FC(scratch_read_write, MD(17), MD(17), devinfo->gen >= 7) /* 0 = read, 1 = write */
-FC(scratch_type, MD(16), MD(16), devinfo->gen >= 7) /* 0 = OWord, 1 = DWord */
-FC(scratch_invalidate_after_read, MD(15), MD(15), devinfo->gen >= 7)
-FC(scratch_block_size, MD(13), MD(12), devinfo->gen >= 7)
-FC(scratch_addr_offset, MD(11), MD( 0), devinfo->gen >= 7)
+FC(scratch_read_write, /* 4+ */ MD(17), MD(17), /* 12+ */ MD12(17), MD12(17), devinfo->gen >= 7) /* 0 = read, 1 = write */
+FC(scratch_type, /* 4+ */ MD(16), MD(16), /* 12+ */ -1, -1, devinfo->gen >= 7) /* 0 = OWord, 1 = DWord */
+FC(scratch_invalidate_after_read, /* 4+ */ MD(15), MD(15), /* 12+ */ MD12(15), MD12(15), devinfo->gen >= 7)
+FC(scratch_block_size, /* 4+ */ MD(13), MD(12), /* 12+ */ MD12(13), MD12(12), devinfo->gen >= 7)
+FD(scratch_addr_offset,
+ /* 4: */ -1, -1,
+ /* 4.5: */ -1, -1,
+ /* 5: */ -1, -1,
+ /* 6: */ -1, -1,
+ /* 7: */ MD(11), MD(0),
+ /* 8: */ MD(11), MD(0),
+ /* 12: */ MD12(11), MD12(11), MD12(10), MD12(0))
/** @} */
/**
/* 5: */ MD(11), MD(11),
/* 6: */ MD(12), MD(12),
/* 7: */ MD(12), MD(12),
- /* 8: */ MD(12), MD(12))
-FC(rt_slot_group, MD(11), MD(11), devinfo->gen >= 6)
-F(rt_message_type, MD(10), MD( 8))
+ /* 8: */ MD(12), MD(12),
+ /* 12: */ MD12(12), MD12(12))
+FC(rt_slot_group, /* 4+ */ MD(11), MD(11), /* 12+ */ MD12(11), MD12(11), devinfo->gen >= 6)
+F(rt_message_type, /* 4+ */ MD(10), MD( 8), /* 12+ */ MD12(10), MD12(8))
/** @} */
/**
* Thread Spawn message function control bits:
* @{
*/
-F(ts_resource_select, MD( 4), MD( 4))
-F(ts_request_type, MD( 1), MD( 1))
-F(ts_opcode, MD( 0), MD( 0))
+FC(ts_resource_select, /* 4+ */ MD( 4), MD( 4), /* 12+ */ -1, -1, devinfo->gen < 11)
+FC(ts_request_type, /* 4+ */ MD( 1), MD( 1), /* 12+ */ -1, -1, devinfo->gen < 11)
+F(ts_opcode, /* 4+ */ MD( 0), MD( 0), /* 12+ */ MD12(0), MD12(0))
/** @} */
/**
* Pixel Interpolator message function control bits:
* @{
*/
-F(pi_simd_mode, MD(16), MD(16))
-F(pi_nopersp, MD(14), MD(14))
-F(pi_message_type, MD(13), MD(12))
-F(pi_slot_group, MD(11), MD(11))
-F(pi_message_data, MD(7), MD(0))
+F(pi_simd_mode, /* 4+ */ MD(16), MD(16), /* 12+ */ MD12(16), MD12(16))
+F(pi_nopersp, /* 4+ */ MD(14), MD(14), /* 12+ */ MD12(14), MD12(14))
+F(pi_message_type, /* 4+ */ MD(13), MD(12), /* 12+ */ MD12(13), MD12(12))
+F(pi_slot_group, /* 4+ */ MD(11), MD(11), /* 12+ */ MD12(11), MD12(11))
+F(pi_message_data, /* 4+ */ MD(7), MD(0), /* 12+ */ MD12(7), MD12(0))
/** @} */
/**
}
static inline uint64_t
-brw_inst_imm_uq(const struct gen_device_info *devinfo, const brw_inst *insn)
+brw_inst_imm_uq(ASSERTED const struct gen_device_info *devinfo,
+ const brw_inst *insn)
{
assert(devinfo->gen >= 8);
return brw_inst_bits(insn, 127, 64);
} dt;
(void) devinfo;
dt.d = value;
- brw_inst_set_bits(insn, 127, 64, dt.u);
+
+ if (devinfo->gen >= 12) {
+ brw_inst_set_bits(insn, 95, 64, dt.u >> 32);
+ brw_inst_set_bits(insn, 127, 96, dt.u & 0xFFFFFFFF);
+ } else {
+ brw_inst_set_bits(insn, 127, 64, dt.u);
+ }
}
static inline void
brw_inst *insn, uint64_t value)
{
(void) devinfo;
- brw_inst_set_bits(insn, 127, 64, value);
+ if (devinfo->gen >= 12) {
+ brw_inst_set_bits(insn, 95, 64, value >> 32);
+ brw_inst_set_bits(insn, 127, 96, value & 0xFFFFFFFF);
+ } else {
+ brw_inst_set_bits(insn, 127, 64, value);
+ }
}
/** @} */
const brw_inst *inst) \
{ \
unsigned file = __builtin_strcmp("dst", #reg) == 0 ? \
- BRW_GENERAL_REGISTER_FILE : \
+ (unsigned) BRW_GENERAL_REGISTER_FILE : \
brw_inst_##reg##_reg_file(devinfo, inst); \
unsigned hw_type = brw_inst_##reg##_reg_hw_type(devinfo, inst); \
return brw_hw_type_to_reg_type(devinfo, (enum brw_reg_file)file, hw_type); \
/* The AddrImm fields are split into two discontiguous sections on Gen8+ */
-#define BRW_IA1_ADDR_IMM(reg, g4_high, g4_low, g8_nine, g8_high, g8_low) \
+#define BRW_IA1_ADDR_IMM(reg, g4_high, g4_low, g8_nine, g8_high, g8_low, \
+ g12_high, g12_low) \
static inline void \
brw_inst_set_##reg##_ia1_addr_imm(const struct gen_device_info *devinfo, \
brw_inst *inst, \
unsigned value) \
{ \
assert((value & ~0x3ff) == 0); \
- if (devinfo->gen >= 8) { \
+ if (devinfo->gen >= 12) { \
+ brw_inst_set_bits(inst, g12_high, g12_low, value); \
+ } else if (devinfo->gen >= 8) { \
brw_inst_set_bits(inst, g8_high, g8_low, value & 0x1ff); \
brw_inst_set_bits(inst, g8_nine, g8_nine, value >> 9); \
} else { \
brw_inst_##reg##_ia1_addr_imm(const struct gen_device_info *devinfo, \
const brw_inst *inst) \
{ \
- if (devinfo->gen >= 8) { \
+ if (devinfo->gen >= 12) { \
+ return brw_inst_bits(inst, g12_high, g12_low); \
+ } else if (devinfo->gen >= 8) { \
return brw_inst_bits(inst, g8_high, g8_low) | \
(brw_inst_bits(inst, g8_nine, g8_nine) << 9); \
} else { \
} \
}
-/* AddrImm[9:0] for Align1 Indirect Addressing */
-/* -Gen 4- ----Gen8---- */
-BRW_IA1_ADDR_IMM(src1, 105, 96, 121, 104, 96)
-BRW_IA1_ADDR_IMM(src0, 73, 64, 95, 72, 64)
-BRW_IA1_ADDR_IMM(dst, 57, 48, 47, 56, 48)
+/* AddrImm[9:0] for Align1 Indirect Addressing */
+/* -Gen 4- ----Gen8---- -Gen12- */
+BRW_IA1_ADDR_IMM(src1, 105, 96, 121, 104, 96, 107, 98)
+BRW_IA1_ADDR_IMM(src0, 73, 64, 95, 72, 64, 75, 66)
+BRW_IA1_ADDR_IMM(dst, 57, 48, 47, 56, 48, 59, 50)
#define BRW_IA16_ADDR_IMM(reg, g4_high, g4_low, g8_nine, g8_high, g8_low) \
static inline void \
brw_inst_set_##reg##_ia16_addr_imm(const struct gen_device_info *devinfo, \
brw_inst *inst, unsigned value) \
{ \
+ assert(devinfo->gen < 12); \
assert((value & ~0x3ff) == 0); \
if (devinfo->gen >= 8) { \
- brw_inst_set_bits(inst, g8_high, g8_low, value & 0x1ff); \
- brw_inst_set_bits(inst, g8_nine, g8_nine, value >> 9); \
+ assert(GET_BITS(value, 3, 0) == 0); \
+ brw_inst_set_bits(inst, g8_high, g8_low, GET_BITS(value, 8, 4)); \
+ brw_inst_set_bits(inst, g8_nine, g8_nine, GET_BITS(value, 9, 9)); \
} else { \
- brw_inst_set_bits(inst, g4_high, g4_low, value >> 9); \
+ brw_inst_set_bits(inst, g4_high, g4_low, value); \
} \
} \
static inline unsigned \
brw_inst_##reg##_ia16_addr_imm(const struct gen_device_info *devinfo, \
const brw_inst *inst) \
{ \
+ assert(devinfo->gen < 12); \
if (devinfo->gen >= 8) { \
- return brw_inst_bits(inst, g8_high, g8_low) | \
+ return (brw_inst_bits(inst, g8_high, g8_low) << 4) | \
(brw_inst_bits(inst, g8_nine, g8_nine) << 9); \
} else { \
return brw_inst_bits(inst, g4_high, g4_low); \
* Compared to Align1, these are missing the low 4 bits.
* -Gen 4- ----Gen8----
*/
-BRW_IA16_ADDR_IMM(src1, 105, 96, 121, 104, 100)
-BRW_IA16_ADDR_IMM(src0, 73, 64, 95, 72, 68)
-BRW_IA16_ADDR_IMM(dst, 57, 52, 47, 56, 52)
+BRW_IA16_ADDR_IMM(src1, 105, 96, 121, 104, 100)
+BRW_IA16_ADDR_IMM(src0, 73, 64, 95, 72, 68)
+BRW_IA16_ADDR_IMM(dst, 57, 52, 47, 56, 52)
+BRW_IA16_ADDR_IMM(send_src0, -1, -1, 78, 72, 68)
+BRW_IA16_ADDR_IMM(send_dst, -1, -1, 62, 56, 52)
/**
* Fetch a set of contiguous bits from the instruction.
static inline uint64_t
brw_inst_bits(const brw_inst *inst, unsigned high, unsigned low)
{
+ assert(high < 128);
+ assert(high >= low);
/* We assume the field doesn't cross 64-bit boundaries. */
const unsigned word = high / 64;
assert(word == low / 64);
static inline void
brw_inst_set_bits(brw_inst *inst, unsigned high, unsigned low, uint64_t value)
{
+ assert(high < 128);
+ assert(high >= low);
const unsigned word = high / 64;
assert(word == low / 64);
inst->data = (inst->data & ~mask) | (value << low);
}
-#define FC(name, high, low, assertions) \
+#define FC(name, high, low, gen12_high, gen12_low, assertions) \
static inline void \
brw_compact_inst_set_##name(const struct gen_device_info *devinfo, \
brw_compact_inst *inst, unsigned v) \
{ \
assert(assertions); \
- (void) devinfo; \
- brw_compact_inst_set_bits(inst, high, low, v); \
+ if (devinfo->gen >= 12) \
+ brw_compact_inst_set_bits(inst, gen12_high, gen12_low, v); \
+ else \
+ brw_compact_inst_set_bits(inst, high, low, v); \
} \
static inline unsigned \
brw_compact_inst_##name(const struct gen_device_info *devinfo, \
const brw_compact_inst *inst) \
{ \
assert(assertions); \
- (void) devinfo; \
- return brw_compact_inst_bits(inst, high, low); \
-}
-
-/* A simple macro for fields which stay in the same place on all generations. */
-#define F(name, high, low) FC(name, high, low, true)
-
-F(src1_reg_nr, 63, 56)
-F(src0_reg_nr, 55, 48)
-F(dst_reg_nr, 47, 40)
-F(src1_index, 39, 35)
-F(src0_index, 34, 30)
-F(cmpt_control, 29, 29) /* Same location as brw_inst */
-FC(flag_subreg_nr, 28, 28, devinfo->gen <= 6)
-F(cond_modifier, 27, 24) /* Same location as brw_inst */
-FC(acc_wr_control, 23, 23, devinfo->gen >= 6)
-FC(mask_control_ex, 23, 23, devinfo->is_g4x || devinfo->gen == 5)
-F(subreg_index, 22, 18)
-F(datatype_index, 17, 13)
-F(control_index, 12, 8)
-F(debug_control, 7, 7)
-F(opcode, 6, 0) /* Same location as brw_inst */
+ if (devinfo->gen >= 12) \
+ return brw_compact_inst_bits(inst, gen12_high, gen12_low); \
+ else \
+ return brw_compact_inst_bits(inst, high, low); \
+}
+
+/* A simple macro for fields which stay in the same place on all generations
+ * except for Gen12.
+ */
+#define F(name, high, low, gen12_high, gen12_low) \
+ FC(name, high, low, gen12_high, gen12_low, true)
+
+F(src1_reg_nr, /* 4+ */ 63, 56, /* 12+ */ 63, 56)
+F(src0_reg_nr, /* 4+ */ 55, 48, /* 12+ */ 47, 40)
+F(dst_reg_nr, /* 4+ */ 47, 40, /* 12+ */ 23, 16)
+F(src1_index, /* 4+ */ 39, 35, /* 12+ */ 55, 52)
+F(src0_index, /* 4+ */ 34, 30, /* 12+ */ 51, 48)
+F(cmpt_control, /* 4+ */ 29, 29, /* 12+ */ 29, 29) /* Same location as brw_inst */
+FC(flag_subreg_nr, /* 4+ */ 28, 28, /* 12+ */ -1, -1, devinfo->gen <= 6)
+F(cond_modifier, /* 4+ */ 27, 24, /* 12+ */ -1, -1) /* Same location as brw_inst */
+FC(acc_wr_control, /* 4+ */ 23, 23, /* 12+ */ -1, -1, devinfo->gen >= 6)
+FC(mask_control_ex, /* 4+ */ 23, 23, /* 12+ */ -1, -1, devinfo->is_g4x || devinfo->gen == 5)
+F(subreg_index, /* 4+ */ 22, 18, /* 12+ */ 39, 35)
+F(datatype_index, /* 4+ */ 17, 13, /* 12+ */ 34, 30)
+F(control_index, /* 4+ */ 12, 8, /* 12+ */ 28, 24)
+FC(swsb, /* 4+ */ -1, -1, /* 12+ */ 15, 8, devinfo->gen >= 12)
+F(debug_control, /* 4+ */ 7, 7, /* 12+ */ 7, 7)
+F(hw_opcode, /* 4+ */ 6, 0, /* 12+ */ 6, 0) /* Same location as brw_inst */
+
+static inline unsigned
+brw_compact_inst_imm(const struct gen_device_info *devinfo,
+ const brw_compact_inst *inst)
+{
+ if (devinfo->gen >= 12) {
+ return brw_compact_inst_bits(inst, 63, 52);
+ } else {
+ return (brw_compact_inst_bits(inst, 39, 35) << 8) |
+ (brw_compact_inst_bits(inst, 63, 56));
+ }
+}
/**
* (Gen8+) Compacted three-source instructions:
* @{
*/
-FC(3src_src2_reg_nr, 63, 57, devinfo->gen >= 8)
-FC(3src_src1_reg_nr, 56, 50, devinfo->gen >= 8)
-FC(3src_src0_reg_nr, 49, 43, devinfo->gen >= 8)
-FC(3src_src2_subreg_nr, 42, 40, devinfo->gen >= 8)
-FC(3src_src1_subreg_nr, 39, 37, devinfo->gen >= 8)
-FC(3src_src0_subreg_nr, 36, 34, devinfo->gen >= 8)
-FC(3src_src2_rep_ctrl, 33, 33, devinfo->gen >= 8)
-FC(3src_src1_rep_ctrl, 32, 32, devinfo->gen >= 8)
-FC(3src_saturate, 31, 31, devinfo->gen >= 8)
-FC(3src_debug_control, 30, 30, devinfo->gen >= 8)
-FC(3src_cmpt_control, 29, 29, devinfo->gen >= 8)
-FC(3src_src0_rep_ctrl, 28, 28, devinfo->gen >= 8)
+FC(3src_src2_reg_nr, /* 4+ */ 63, 57, /* 12+ */ 55, 48, devinfo->gen >= 8)
+FC(3src_src1_reg_nr, /* 4+ */ 56, 50, /* 12+ */ 63, 56, devinfo->gen >= 8)
+FC(3src_src0_reg_nr, /* 4+ */ 49, 43, /* 12+ */ 47, 40, devinfo->gen >= 8)
+FC(3src_src2_subreg_nr, /* 4+ */ 42, 40, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_src1_subreg_nr, /* 4+ */ 39, 37, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_src0_subreg_nr, /* 4+ */ 36, 34, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_src2_rep_ctrl, /* 4+ */ 33, 33, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_src1_rep_ctrl, /* 4+ */ 32, 32, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_saturate, /* 4+ */ 31, 31, /* 12+ */ -1, -1, devinfo->gen >= 8)
+FC(3src_debug_control, /* 4+ */ 30, 30, /* 12+ */ 7, 7, devinfo->gen >= 8)
+FC(3src_cmpt_control, /* 4+ */ 29, 29, /* 12+ */ 29, 29, devinfo->gen >= 8)
+FC(3src_src0_rep_ctrl, /* 4+ */ 28, 28, /* 12+ */ -1, -1, devinfo->gen >= 8)
/* Reserved */
-FC(3src_dst_reg_nr, 18, 12, devinfo->gen >= 8)
-FC(3src_source_index, 11, 10, devinfo->gen >= 8)
-FC(3src_control_index, 9, 8, devinfo->gen >= 8)
+FC(3src_dst_reg_nr, /* 4+ */ 18, 12, /* 12+ */ 23, 16, devinfo->gen >= 8)
+FC(3src_source_index, /* 4+ */ 11, 10, /* 12+ */ 34, 30, devinfo->gen >= 8)
+FC(3src_subreg_index, /* 4+ */ -1, -1, /* 12+ */ 39, 35, devinfo->gen >= 12)
+FC(3src_control_index, /* 4+ */ 9, 8, /* 12+ */ 28, 24, devinfo->gen >= 8)
+FC(3src_swsb, /* 4+ */ -1, -1, /* 12+ */ 15, 8, devinfo->gen >= 8)
/* Bit 7 is Reserved (for future Opcode expansion) */
-FC(3src_opcode, 6, 0, devinfo->gen >= 8)
+FC(3src_hw_opcode, /* 4+ */ 6, 0, /* 12+ */ 6, 0, devinfo->gen >= 8)
/** @} */
#undef F