/*
+ * Copyright (c) 2014 Advanced Micro Devices, Inc.
* Copyright (c) 2003 The Regents of The University of Michigan
* All rights reserved.
*
* THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
- *
- * Authors: Steve Reinhardt
- * Ron Dreslinski
- * Ali Saidi
*/
/**
* @file
- * Definitions of page table.
+ * Definitions of functional page table.
*/
-#include <string>
-#include <map>
-#include <fstream>
-
-#include "arch/faults.hh"
-#include "base/bitfield.hh"
-#include "base/intmath.hh"
-#include "base/trace.hh"
-#include "config/the_isa.hh"
#include "mem/page_table.hh"
-#include "sim/process.hh"
-#include "sim/sim_object.hh"
-#include "sim/system.hh"
-
-using namespace std;
-using namespace TheISA;
-PageTable::PageTable(Process *_process, Addr _pageSize)
- : pageSize(_pageSize), offsetMask(mask(floorLog2(_pageSize))),
- process(_process)
-{
- assert(isPowerOf2(pageSize));
- pTableCache[0].vaddr = 0;
- pTableCache[1].vaddr = 0;
- pTableCache[2].vaddr = 0;
-}
+#include <string>
-PageTable::~PageTable()
-{
-}
+#include "base/compiler.hh"
+#include "base/trace.hh"
+#include "debug/MMU.hh"
+#include "sim/faults.hh"
+#include "sim/serialize.hh"
void
-PageTable::allocate(Addr vaddr, int64_t size)
+EmulationPageTable::map(Addr vaddr, Addr paddr, int64_t size, uint64_t flags)
{
+ bool clobber = flags & Clobber;
// starting address must be page aligned
assert(pageOffset(vaddr) == 0);
- DPRINTF(MMU, "Allocating Page: %#x-%#x\n", vaddr, vaddr+ size);
+ DPRINTF(MMU, "Allocating Page: %#x-%#x\n", vaddr, vaddr + size);
- for (; size > 0; size -= pageSize, vaddr += pageSize) {
- PTableItr iter = pTable.find(vaddr);
-
- if (iter != pTable.end()) {
+ while (size > 0) {
+ auto it = pTable.find(vaddr);
+ if (it != pTable.end()) {
// already mapped
- fatal("PageTable::allocate: address 0x%x already mapped",
- vaddr);
+ panic_if(!clobber,
+ "EmulationPageTable::allocate: addr %#x already mapped",
+ vaddr);
+ it->second = Entry(paddr, flags);
+ } else {
+ pTable.emplace(vaddr, Entry(paddr, flags));
}
- pTable[vaddr] = TheISA::TlbEntry(process->M5_pid, vaddr,
- process->system->new_page());
- updateCache(vaddr, pTable[vaddr]);
+ size -= _pageSize;
+ vaddr += _pageSize;
+ paddr += _pageSize;
}
}
void
-PageTable::remap(Addr vaddr, int64_t size, Addr new_vaddr)
+EmulationPageTable::remap(Addr vaddr, int64_t size, Addr new_vaddr)
{
assert(pageOffset(vaddr) == 0);
assert(pageOffset(new_vaddr) == 0);
DPRINTF(MMU, "moving pages from vaddr %08p to %08p, size = %d\n", vaddr,
new_vaddr, size);
- for (; size > 0; size -= pageSize, vaddr += pageSize, new_vaddr += pageSize) {
- PTableItr iter = pTable.find(vaddr);
-
- assert(iter != pTable.end());
+ while (size > 0) {
+ M5_VAR_USED auto new_it = pTable.find(new_vaddr);
+ auto old_it = pTable.find(vaddr);
+ assert(old_it != pTable.end() && new_it == pTable.end());
- pTable[new_vaddr] = pTable[vaddr];
- pTable.erase(vaddr);
- pTable[new_vaddr].updateVaddr(new_vaddr);
- updateCache(new_vaddr, pTable[new_vaddr]);
+ pTable.emplace(new_vaddr, old_it->second);
+ pTable.erase(old_it);
+ size -= _pageSize;
+ vaddr += _pageSize;
+ new_vaddr += _pageSize;
}
}
void
-PageTable::deallocate(Addr vaddr, int64_t size)
+EmulationPageTable::getMappings(std::vector<std::pair<Addr, Addr>> *addr_maps)
{
- assert(pageOffset(vaddr) == 0);
-
- DPRINTF(MMU, "Deallocating page: %#x-%#x\n", vaddr, vaddr+ size);
+ for (auto &iter : pTable)
+ addr_maps->push_back(std::make_pair(iter.first, iter.second.paddr));
+}
- for (; size > 0; size -= pageSize, vaddr += pageSize) {
- PTableItr iter = pTable.find(vaddr);
+void
+EmulationPageTable::unmap(Addr vaddr, int64_t size)
+{
+ assert(pageOffset(vaddr) == 0);
- assert(iter != pTable.end());
+ DPRINTF(MMU, "Unmapping page: %#x-%#x\n", vaddr, vaddr + size);
- pTable.erase(vaddr);
+ while (size > 0) {
+ auto it = pTable.find(vaddr);
+ assert(it != pTable.end());
+ pTable.erase(it);
+ size -= _pageSize;
+ vaddr += _pageSize;
}
-
}
bool
-PageTable::lookup(Addr vaddr, TheISA::TlbEntry &entry)
+EmulationPageTable::isUnmapped(Addr vaddr, int64_t size)
{
- Addr page_addr = pageAlign(vaddr);
-
- if (pTableCache[0].vaddr == page_addr) {
- entry = pTableCache[0].entry;
- return true;
- }
- if (pTableCache[1].vaddr == page_addr) {
- entry = pTableCache[1].entry;
- return true;
- }
- if (pTableCache[2].vaddr == page_addr) {
- entry = pTableCache[2].entry;
- return true;
- }
-
- PTableItr iter = pTable.find(page_addr);
+ // starting address must be page aligned
+ assert(pageOffset(vaddr) == 0);
- if (iter == pTable.end()) {
- return false;
- }
+ for (int64_t offset = 0; offset < size; offset += _pageSize)
+ if (pTable.find(vaddr + offset) != pTable.end())
+ return false;
- updateCache(page_addr, iter->second);
- entry = iter->second;
return true;
}
+const EmulationPageTable::Entry *
+EmulationPageTable::lookup(Addr vaddr)
+{
+ Addr page_addr = pageAlign(vaddr);
+ PTableItr iter = pTable.find(page_addr);
+ if (iter == pTable.end())
+ return nullptr;
+ return &(iter->second);
+}
+
bool
-PageTable::translate(Addr vaddr, Addr &paddr)
+EmulationPageTable::translate(Addr vaddr, Addr &paddr)
{
- TheISA::TlbEntry entry;
- if (!lookup(vaddr, entry)) {
+ const Entry *entry = lookup(vaddr);
+ if (!entry) {
DPRINTF(MMU, "Couldn't Translate: %#x\n", vaddr);
return false;
}
- paddr = pageOffset(vaddr) + entry.pageStart();
+ paddr = pageOffset(vaddr) + entry->paddr;
DPRINTF(MMU, "Translating: %#x->%#x\n", vaddr, paddr);
return true;
}
Fault
-PageTable::translate(RequestPtr req)
+EmulationPageTable::translate(const RequestPtr &req)
{
Addr paddr;
- assert(pageAlign(req->getVaddr() + req->getSize() - 1)
- == pageAlign(req->getVaddr()));
- if (!translate(req->getVaddr(), paddr)) {
+ assert(pageAlign(req->getVaddr() + req->getSize() - 1) ==
+ pageAlign(req->getVaddr()));
+ if (!translate(req->getVaddr(), paddr))
return Fault(new GenericPageTableFault(req->getVaddr()));
- }
req->setPaddr(paddr);
- if ((paddr & (pageSize - 1)) + req->getSize() > pageSize) {
+ if ((paddr & (_pageSize - 1)) + req->getSize() > _pageSize) {
panic("Request spans page boundaries!\n");
return NoFault;
}
}
void
-PageTable::serialize(std::ostream &os)
+EmulationPageTable::serialize(CheckpointOut &cp) const
{
- paramOut(os, "ptable.size", pTable.size());
+ ScopedCheckpointSection sec(cp, "ptable");
+ paramOut(cp, "size", pTable.size());
PTable::size_type count = 0;
+ for (auto &pte : pTable) {
+ ScopedCheckpointSection sec(cp, csprintf("Entry%d", count++));
- PTableItr iter = pTable.begin();
- PTableItr end = pTable.end();
- while (iter != end) {
- os << "\n[" << csprintf("%s.Entry%d", process->name(), count) << "]\n";
-
- paramOut(os, "vaddr", iter->first);
- iter->second.serialize(os);
-
- ++iter;
- ++count;
+ paramOut(cp, "vaddr", pte.first);
+ paramOut(cp, "paddr", pte.second.paddr);
+ paramOut(cp, "flags", pte.second.flags);
}
assert(count == pTable.size());
}
void
-PageTable::unserialize(Checkpoint *cp, const std::string §ion)
+EmulationPageTable::unserialize(CheckpointIn &cp)
{
- int i = 0, count;
- paramIn(cp, section, "ptable.size", count);
- Addr vaddr;
- TheISA::TlbEntry *entry;
-
- pTable.clear();
-
- while(i < count) {
- paramIn(cp, csprintf("%s.Entry%d", process->name(), i), "vaddr", vaddr);
- entry = new TheISA::TlbEntry();
- entry->unserialize(cp, csprintf("%s.Entry%d", process->name(), i));
- pTable[vaddr] = *entry;
- ++i;
+ int count;
+ ScopedCheckpointSection sec(cp, "ptable");
+ paramIn(cp, "size", count);
+
+ for (int i = 0; i < count; ++i) {
+ ScopedCheckpointSection sec(cp, csprintf("Entry%d", i));
+
+ Addr vaddr;
+ UNSERIALIZE_SCALAR(vaddr);
+ Addr paddr;
+ uint64_t flags;
+ UNSERIALIZE_SCALAR(paddr);
+ UNSERIALIZE_SCALAR(flags);
+
+ pTable.emplace(vaddr, Entry(paddr, flags));
}
}