X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;ds=sidebyside;f=resources.mdwn;h=4f71d55bc8bbfefb972fff03b2986768afd1acd1;hb=3ed062d0d8b9c91991e266306f251e77fb9edf66;hp=0d056d8e03e8833e967e7755f1eb8b8888580b34;hpb=bb96ef7966593490ced987d61cccdafe5056b8da;p=libreriscv.git diff --git a/resources.mdwn b/resources.mdwn index 0d056d8e0..4f71d55bc 100644 --- a/resources.mdwn +++ b/resources.mdwn @@ -4,6 +4,11 @@ This page aims to collect all the resources and specifications we need in one place for quick access. We will try our best to keep links here up-to-date. Feel free to add more links here. +# OpenPOWER ISA + +* +* + # RISC-V Instruction Set Architecture The Libre RISC-V Project is building a hybrid CPU/GPU SoC. As the name @@ -196,6 +201,49 @@ ZipCPU provides a comprehensive tutorial for beginners and many exercises/quizze * + +# Information Resources and Tutorials + +This section is primarily a series of useful links found online + +* FSiC2019 +* Fundamentals to learn to get started [[3d_gpu/tutorial]] +* +* +* +* +* +* +* Samuel's KC5 code +* +* +* +* - +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* Fundamentals of Modern VLSI Devices + +# Analog Simulation + +* +* +* +* + # Libre-RISC-V Standards This list auto-generated from a page tag "standards":