X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=3d_gpu.mdwn;h=41191640cb3398d51b0e9fc8185da9445eedd887;hb=b095dcce410c2037830307e5f3b5d26b3f0802bc;hp=b351fcc81971ad88c8086500de5e4b711df40711;hpb=d10b90c6cc5d5fbbab0cfde3227b93b02b064bec;p=libreriscv.git diff --git a/3d_gpu.mdwn b/3d_gpu.mdwn index b351fcc81..41191640c 100644 --- a/3d_gpu.mdwn +++ b/3d_gpu.mdwn @@ -2,24 +2,58 @@ Note: this is a **hybrid** CPU, VPU and GPU. It is not, as many news articles are implying, a "dedicated exclusive GPU". The option exists to **create** -a stand-alone GPU product. It is being *designed* to be a **complete** -all-in-one processor (System-on-a-Chip). +a stand-alone GPU product (contact us if this is a product that you want). +Our primary goal is to design a **complete** all-in-one processor +(System-on-a-Chip) that happens to include a libre-licensed VPU and GPU. We seek investors, sponsors, engineers and potential customers, who are -interested in the creation and use of an entirely libre low-power mobile -class system-on-a-chip. Comparative benchmark performance, pincount and -price is the Allwinner A64, except that the power budget target is 2.5 watts -in a 16x16mm 320 to 360 pin 0.8mm FBGA package. +interested, as a first product, in the creation and use of an entirely +libre low-power mobile class system-on-a-chip. Comparative benchmark +performance, pincount and price is the Allwinner A64, except that the +power budget target is 2.5 watts in a 16x16mm 320 to 360 pin 0.8mm +FBGA package. Instead of single-issue higher clock rate, the design is +multi-issue, aiming for around 800mhz. + +The lower pincount, lower power, and higher BGA pitch is all to reduce +the cost of product development when it comes to PCB design and layout: + +* Above 4 watts requires metal packages, greater attention to thermal + management in the PCB design and layout, and much pricier PMICs. +* 0.6mm pitch BGA and below requires much more expensive PCB manufacturing + equipment and more costly PCBA techniques. +* Above 600 pins begins to reduce production yields as well as increase + the cost of testing and packaging. + +We can look at larger higher-power ASICs either later or, if funding +is made available, immediately. See: -* [[libre_3d_gpu]] +* [[shakti/m_class/libre_3d_gpu]] * [[discussion]] -* -* +* [[resources]] +* Founding [[charter]] +* Mailing list +* Crowdsupply page +* Wiki +* Git repositories +* Bugtracker +* Kazan Vulkan Driver (including 3D engine) +* [NLNet 2019 Milestones](http://bugs.libre-riscv.org/buglist.cgi?columnlist=assigned_to%2Cbug_status%2Cresolution%2Cshort_desc%2Ccf_budget&f1=cf_nlnet_milestone&o1=equals&query_format=advanced&resolution=---&v1=NLnet.2019.02) +* NLNet Project Page +* [[nlnet_proposals]] Progress: +* Jul 2019: Sponsorship from Purism received. IEEE754 FP Mul, Add, DIV, + FCLASS and FCVT pipelines completed. +* Jun 2019: IEEE754 FP Mul, Add, and FSM "DIV" completed. +* May 2019: 6600-style scoreboard started +* Apr 2019: NLnet funding approved by independent review committee +* Mar 2019: NLnet funding application first and second phase passed +* Mar 2019: First successful nmigen pipeline milestone achieved with IEEE754 FADD +* Feb 2019: Conversion of John Dawson's IEEE754 FPU to nmigen started +* Jan 2019: Second version Simple-V preliminary proposal (suited to LLVM) * 2017 - Nov 2018: Simple-V specification preliminary draft completed * Aug 2018 - Nov 2018: spike-sv implementation of draft spec completed * Aug 2018: Kazan Vulkan Driver initiated @@ -43,3 +77,45 @@ Progress: * * * +* +* +* +* + +# Information Resources and Tutorials + +* +* +* +* +* +* +* +* +* +* +* - +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* +* Fundamentals of Modern VLSI Devices + +# Analog Simulation + +* +* +* +*