X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=cole.mdwn;h=2fe174ee3fd9fa4e4d30d50437e9456706189f0b;hb=474c45a232daacc3e2c9dc9acc553415ee38fc61;hp=e0deb1f421705c812605e78cf5713cd472b76c53;hpb=18c97a8422856c14d92b74302a9f21b393800e69;p=libreriscv.git diff --git a/cole.mdwn b/cole.mdwn index e0deb1f42..2fe174ee3 100644 --- a/cole.mdwn +++ b/cole.mdwn @@ -1,16 +1,88 @@ # Cole Poirier +Former Apprentice at Libre-SOC + * [Bugtracker assignments](https://bugs.libre-soc.org/buglist.cgi?email1=colepoirier%40gmail.com&emailassigned_to1=1&emailcc1=1&emailtype1=substring&resolution=---) -* +# Status tracking + +move things along from one stage to the next + +## Currently working on + +- Reach out to lu_zero of Gentoo about SV POWER binutils +- Script and document the setup and installation of microwatt dependency on the wiki-HDL_workflow page +- MUL tests + - shared with lkcl +- Write VHDL to expose CR and XER from Microwatt so single-stepping is possible + - shared with lkcl +- Create I-Cache from microwatt icache.vhdl + - shared with lkcl +- Create D-cache from microwatt dcache.vhdl + - shared with lkcl +- Create MMU from microwatt mmu.vhdl + - shared with lkcl +- Recruiting more engineers to the project +- First round of recruitment attempts +- Create wiki page for recruitment emails to point to +- bpermd tutorial +- Create bug report for each diagram to be converted to SVG +- Contact 'BlackParrot' RV64GC Multicore SoC devs +- Convert comp_unit_req_rel diagram to SVG + +## List of things that need more fleshed out bug reports: + +- Scoreboard documentation + - + + +- LDST documentation + - + + +## Completed but not yet submitted + +## Submitted for NLNet RFP + +submitted but not confirmed paid: + +## Paid + +### MOU coriolis2 2019-10-029, received payment on 2021-MAY-5 + +- determine SRAM block size and implement it + - EUR 50 + +### MOU wishbone 2019-10-043, received payment on 2021-MAY-5 + +- DMI JTAG TAP needed + - EUR 150 + +### MOU coriolis2 2019-10-029, received payment on 2020-DEC-20 + +- Coriolis2 tutorial + - EUR 500 + +### MOU wishbone 2019-10-043, received payment on 2020-OCT-01 + +- Convert 180nm Test ASIC Mem Layout diagram to SVG + - EUR 150 + +- Adding nmigen-soc as a dependency needs documentation updated + - EUR 100 + +- Tutorial and dev page needed for mesa driver + - EUR 100 + +- Trap pipe discussion + - EUR 500. shared. lkcl (60%, EUR 300), cole (20%, EUR 100), samuel (20%, EUR 100) + +- Virtual Regfile port + - EUR 200. shared, lkcl (50%, EUR 100), cole (50%, EUR 100) -List of things that need more fleshed out bug reports: +### MOU coriolis2 2019-10-029, received payment on 2020-OCT-01 -* Convert hand-drawn 180nm Test ASIC's Memory Layout diagram into editable SVG -* Bperm tutorial -* Bugseverywhere -* Competition to LS: Skywater 130nm production-ready PDK gets opensourced (http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2020-June/008254.html) -* Memory bus/L1/L2 Cache documentation (bug #397) -* Scoreboard documentation (http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2020-June/008287.html) -* LDST documentation (http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2020-June/008287.html) -* Follow up with graphics engineers, esp ones Yehowshua has already reached out to (http://lists.libre-riscv.org/pipermail/libre-riscv-dev/2020-June/008283.html) +- Coriolis2 documentation and setup scripts, (documentation budget, EUR 200) + - + - + -