X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=lkcl.mdwn;h=34b692d1e2445fd58c3a4df5a60eb10bad1e88a3;hb=611c2501633ef1d40552d454f3ce33ccc19a5c39;hp=e4f1406d42c9d57407333ece07d1316085e6da73;hpb=0b3a845188be7a3c18bdccad95a4bc25dd772a52;p=libreriscv.git
diff --git a/lkcl.mdwn b/lkcl.mdwn
index e4f1406d4..34b692d1e 100644
--- a/lkcl.mdwn
+++ b/lkcl.mdwn
@@ -4,6 +4,8 @@ Lead dev and Project Coordinator for Libre-SOC.
* [Bugtracker assignments](https://bugs.libre-soc.org/buglist.cgi?email1=lkcl&emailassigned_to1=1&emailtype1=substring&resolution=---)
* [180nm task list](https://bugs.libre-soc.org/showdependencytree.cgi?maxdepth=1&id=383&hide_resolved=1)
+* readthedocs link
+*
# Status tracking
@@ -12,16 +14,23 @@ move things along from one stage to the next
## Currently working on
- Project Management
- - AV Opcodes
- - EUR
- - SV Overview
+ - ISACaller supporting XLEN
+ - symbiflow shared with [[veera]]
+ - DCT FFT documentation
+ - SVSTATE extended to 64 bit
+ - OpenPOWER simulator
+ - ISACaller basic FP
+ - SVP64 simulation
+ - SVSTATE DMI
+ - SVP64 PowerDecoder2
+ - https://bugs.libre-soc.org/show_bug.cgi?id=575
+ - 3D Custom instructions
+ - Partitioning Proof
+ - Data merging FSM
+ - EUR
- SV Spec
- ISAMux writeup
- - HDL changes for coriolis2
- -
- - 3D MESA planning
- -
- -
+ - Create HDL MMU
- PartitionedSignal Module
- 6600 scoreboard
- branch prediction research
@@ -39,13 +48,8 @@ move things along from one stage to the next
- RA=0 tests
- misc opcodes
- FU multiple tasks
- - mul bug
- LD/ST cache-inhibit
- EUR 200
- - litex peripheral set
- - ls180 reset review
- - JTAG boot upload/init
- - JTAG IO Boundary test
- data handling API
- Formal proof of decoder
- donated
@@ -56,12 +60,75 @@ move things along from one stage to the next
- POWER9 ROTATE proof
- donated
- parent #195
+ - SVP64 test documentation
## Completed but not yet submitted:
+ - SVP64 preliminary decode
+ - EUR 800
+ - mul bug
+ - div errors
+ - mul overflow incorrect
+ - ISACaller RADIX MMU
+ - EUR 800 shared between:
+ - EUR 500 [[lkcl]]
+ - EUR 300 [[tplaten]]
+ - SVP64 Draft 0.1
+ - EUR 5500 shared between:
+ - EUR 3850 lkcl
+ - EUR 1650 Others
+ - DCT and FFT REMAP
+ - EUR 1600
+ - Matrix REMAP tests
+ - EUR 600
+ - SVP64 generator
+ - EUR 500
+ - 3D MESA planning
+ - litex peripheral set
+ - ls180 reset review
+ - JTAG boot upload/init
+ - JTAG IO Boundary test
+
+ - Logic pipe
+ - EUR 150
+ - donated
+ - CR pipe
+ - EUR 200
+ - donated
+ - Branch pipe
+ - EUR 150
+ - donated
+ - ALU pipe
+ - EUR 200
+ - donated
+ - coriolis2 tutorial
+ - EUR 700
+ - (lip6.fr donated)
+ - multi-clock example
+ - (total EUR 400 25% donated by LIP6)
+ - EUR 100 lkcl
+ - SV Overview
+ - EUR 900
+ - shared with [[lxo]]
+ - AV Opcode documentation
+ - EUR 1100
+ - shared with lauri, jacob
+ - Cocotb simulation
+ - EUR 1250
+ - Shared 50% with Staf
+ - 4k SRAM
+ - EUR 300
+ - Shared with Staf, cole
+ - IORing
+ - EUR 450
+ - Shared with Staf
+ - PowerDecoder2 simplification
+ - HDL changes for coriolis2
+ - EUR 3000
+ - shared with Staf 50%
- ULX3S boot
- - Project 2019-10-043 06dec2020 wishbone
- - EUR 0 (TBD)
+ - Project 2019-10-043 06dec2020 wishbone
+ - EUR (TBD)
### Project 2019-10-029 14mar2020 coriolis2
@@ -126,6 +193,8 @@ move things along from one stage to the next
submitted but not confirmed paid:
+ - HDL changes for coriolis2
+
### Project 2019-02-012 04sep2020 Core
- litex