X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=lkcl.mdwn;h=c7f06f0d9a6a90c55371f036aa3a181dc25a985f;hb=b1331f37e6b41ac133f4286486a4af27b3f7fc1a;hp=26aeb0da24922fba117c6ca7a4540f9284f78042;hpb=ed4b86ad91dd0af9098ecb7050799c0c613b1fbf;p=libreriscv.git diff --git a/lkcl.mdwn b/lkcl.mdwn index 26aeb0da2..c7f06f0d9 100644 --- a/lkcl.mdwn +++ b/lkcl.mdwn @@ -6,6 +6,12 @@ Lead dev and Project Coordinator for Libre-SOC. * [180nm task list](https://bugs.libre-soc.org/showdependencytree.cgi?maxdepth=1&id=383&hide_resolved=1) * readthedocs link * +* + +# Priority tasks to keep an eye on + +* 6600 proof + EUR 5000 # Status tracking @@ -14,11 +20,34 @@ move things along from one stage to the next ## Currently working on - Project Management + - PartitionedSignal RFC + - EUR 1500 + - nmigen c compiler + - ISANS letter + - ISA switch + - Compressed writeup + - SVP64 Primer + - svindex + - binutils draft instructions + - cr int draft instructions + - 3D MESA + - binutils magic + - SVP64 whitepaper + - Documentation SVP64 Proposals + - management, binutils + - donated, Simulator + - SV Encoding + - nextpnr-xilinx + - EUR 150 + - ls2 documentation + - EUR 150 + - SVP64 Branches + - EUR 1000 - Partitioned Logic - Partitioned Mux - EUR 250 - Partitioned Type 2 DSL - - EUR 1250 + - EUR 1000 of 1250 shared - Partitioned Logic docs - XLEN-16 fails - DCT FFT documentation @@ -36,7 +65,6 @@ move things along from one stage to the next - SV Spec - ISAMux writeup - Create HDL MMU - - PartitionedSignal Module - 6600 scoreboard - branch prediction research - LDST buffer @@ -45,7 +73,7 @@ move things along from one stage to the next - MUL proof - EUR 50, shared with samuel 10% - DIV proof - - SHIFTROT proof + - Compunit RA=0 test - SPR proof - EUR 50, shared with samuel (EUR 350) @@ -71,6 +99,21 @@ move things along from one stage to the next TO SORT +28feb2022 + + - icache + * EUR 1500 (shared with [[tplaten]]) + - dcache + * EUR 1500 (shared with [[tplaten]]) + - mmu + * EUR 1000 (shared with [[tplaten]]) + - MUL Formal (donated) + * EUR 500 (shared with [[programmerjake]]) + - SHIFTROT proof + * EUR 400 (shared with [[programmerjake]]) + +before that + - create Power ISA test API - EUR 1600 - EUR 800 shared with [[klehman]] @@ -123,9 +166,6 @@ TO SORT - EUR 450 - Shared with Staf - PowerDecoder2 simplification - - HDL changes for coriolis2 - - EUR 3000 - - shared with Staf 50% - ULX3S boot - Project 2019-10-043 06dec2020 wishbone - EUR (TBD) @@ -191,10 +231,6 @@ TO SORT ## Submitted for NLNet RFP -submitted but not confirmed paid: - - - HDL changes for coriolis2 - submitted 2021-dec-09 but not confirmed paid - better Partitioned eq (Assign) @@ -234,6 +270,12 @@ submitted 2021-dec-09 but not confirmed paid donation from NLNet confirmed received: +### coriolis2 2021-apr-04 + + - HDL changes for coriolis2 + - EUR 3000 + - shared with Staf 50% + ### 2019-10P-046 19-aug-2020 NLNet 2019-10-046 Formal Standards OpenPOWER -