X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=lkcl.mdwn;h=d6fd0cfadd94c880d7ba64f2b8a24dfbe2992717;hb=057c91119e5fae4f6ae667dd3b191a8a27fee490;hp=1767e5e1008987a9175ef5a45c55a62c3cd487c4;hpb=7a95126233e06f183c97edf1a2fdd84c34409994;p=libreriscv.git diff --git a/lkcl.mdwn b/lkcl.mdwn index 1767e5e10..d6fd0cfad 100644 --- a/lkcl.mdwn +++ b/lkcl.mdwn @@ -4,6 +4,8 @@ Lead dev and Project Coordinator for Libre-SOC. * [Bugtracker assignments](https://bugs.libre-soc.org/buglist.cgi?email1=lkcl&emailassigned_to1=1&emailtype1=substring&resolution=---) * [180nm task list](https://bugs.libre-soc.org/showdependencytree.cgi?maxdepth=1&id=383&hide_resolved=1) +* readthedocs link +* # Status tracking @@ -12,23 +14,33 @@ move things along from one stage to the next ## Currently working on - Project Management + - Partitioned Logic + - Partitioned Mux + - EUR 250 + - better Partitioned eq (Assign) + - EUR 300 + - Partitioned Cat + - EUR 250 + - Partitioned Type 2 DSL + - EUR 1250 + - Partitioned Logic docs + - XLEN-16 fails + - symbiflow shared with [[veera]] + - DCT FFT documentation + - SVSTATE extended to 64 bit + - OpenPOWER simulator + - ISACaller basic FP + - SVP64 simulation - SVSTATE DMI - SVP64 PowerDecoder2 - https://bugs.libre-soc.org/show_bug.cgi?id=575 - 3D Custom instructions - Partitioning Proof - - AV Opcode documrntation - - EUR - Data merging FSM - EUR - - SV Overview - SV Spec - ISAMux writeup - - HDL changes for coriolis2 - - - - 3D MESA planning - - - - + - Create HDL MMU - PartitionedSignal Module - 6600 scoreboard - branch prediction research @@ -46,13 +58,8 @@ move things along from one stage to the next - RA=0 tests - misc opcodes - FU multiple tasks - - mul bug - LD/ST cache-inhibit - EUR 200 - - litex peripheral set - - ls180 reset review - - JTAG boot upload/init - - JTAG IO Boundary test - data handling API - Formal proof of decoder - donated @@ -63,12 +70,77 @@ move things along from one stage to the next - POWER9 ROTATE proof - donated - parent #195 + - SVP64 test documentation ## Completed but not yet submitted: + - create Power ISA test API + - EUR 1600 + - EUR 800 shared with [[klehman]] + - EUR 800 shared with [[lkcl]] + - ISACaller supporting XLEN + - EUR 500 shared between: + - EUR 100 [[lkcl]] + - EUR 325 dmitry + - EUR 75 maciej + - SVP64 preliminary decode + - EUR 800 + - mul bug + - div errors + - mul overflow incorrect + - ISACaller RADIX MMU + - EUR 800 shared between: + - EUR 500 [[lkcl]] + - EUR 300 [[tplaten]] + - SVP64 Draft 0.1 + - EUR 5500 shared between: + - EUR 3850 lkcl + - EUR 1650 Others + - DCT and FFT REMAP + - EUR 1600 + - Matrix REMAP tests + - EUR 600 + - SVP64 generator + - EUR 500 + - 3D MESA planning + - litex peripheral set + - ls180 reset review + - JTAG boot upload/init + - JTAG IO Boundary test -- Cocotb simulation + + - Logic pipe + - EUR 150 + - donated + - CR pipe + - EUR 200 + - donated + - Branch pipe + - EUR 150 + - donated + - ALU pipe + - EUR 200 + - donated + - coriolis2 tutorial + - EUR 700 + - (lip6.fr donated) + - multi-clock example + - (total EUR 400 25% donated by LIP6) + - EUR 100 lkcl + - SV Overview + - EUR 900 + - shared with [[lxo]] + - AV Opcode documentation + - EUR 1100 + - shared with lauri, jacob + - Cocotb simulation - EUR 1250 - Shared 50% with Staf + - 4k SRAM + - EUR 300 + - Shared with Staf, cole + - IORing + - EUR 450 + - Shared with Staf - PowerDecoder2 simplification - HDL changes for coriolis2 - EUR 3000 @@ -140,6 +212,8 @@ move things along from one stage to the next submitted but not confirmed paid: + - HDL changes for coriolis2 + ### Project 2019-02-012 04sep2020 Core - litex