X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=riscv%2Finsns%2Fc_flwsp.h;fp=riscv%2Finsns%2Fc_flwsp.h;h=d1e14fe8631ae68f9f2d4abb87b65b221a8a32b8;hb=d336aee08ba9c5715d5d7836a39003e62ee4ada8;hp=79058c40a37d7b971640fc9877dc4be9ee91303b;hpb=d2e9a109e8f7b851fd153b469cc42a8519d85679;p=riscv-isa-sim.git diff --git a/riscv/insns/c_flwsp.h b/riscv/insns/c_flwsp.h index 79058c4..d1e14fe 100644 --- a/riscv/insns/c_flwsp.h +++ b/riscv/insns/c_flwsp.h @@ -4,6 +4,5 @@ if (xlen == 32) { require_fp; WRITE_FRD(f32(MMU.load_uint32(RVC_SP + insn.rvc_lwsp_imm()))); } else { // c.ldsp - require(insn.rvc_rd() != 0); WRITE_RD(MMU.load_int64(RVC_SP + insn.rvc_ldsp_imm())); }