X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=riscv%2Ftrap.h;fp=riscv%2Ftrap.h;h=6e80a7c7585eda1630cd227328e3cf7b607c2ae9;hb=2fa668a2d0a58165781ebec4f8e64e7a84fd4f6a;hp=bd7e0eeaef039f8e5f19828af74f0c5d9a739c10;hpb=bd9a5a429dad8ab54ae28d783eea6c3d7b6905f3;p=riscv-isa-sim.git diff --git a/riscv/trap.h b/riscv/trap.h index bd7e0ee..6e80a7c 100644 --- a/riscv/trap.h +++ b/riscv/trap.h @@ -42,18 +42,17 @@ class mem_trap_t : public trap_t const char* name() { return "trap_"#x; } \ }; -DECLARE_TRAP(0, instruction_address_misaligned) -DECLARE_TRAP(1, instruction_access_fault) -DECLARE_TRAP(2, illegal_instruction) -DECLARE_TRAP(3, privileged_instruction) -DECLARE_TRAP(4, fp_disabled) -DECLARE_TRAP(5, reserved0) -DECLARE_TRAP(6, syscall) -DECLARE_TRAP(7, breakpoint) -DECLARE_MEM_TRAP(8, load_address_misaligned) -DECLARE_MEM_TRAP(9, store_address_misaligned) -DECLARE_MEM_TRAP(10, load_access_fault) -DECLARE_MEM_TRAP(11, store_access_fault) -DECLARE_TRAP(12, accelerator_disabled) +DECLARE_TRAP(CAUSE_MISALIGNED_FETCH, instruction_address_misaligned) +DECLARE_TRAP(CAUSE_FAULT_FETCH, instruction_access_fault) +DECLARE_TRAP(CAUSE_ILLEGAL_INSTRUCTION, illegal_instruction) +DECLARE_TRAP(CAUSE_PRIVILEGED_INSTRUCTION, privileged_instruction) +DECLARE_TRAP(CAUSE_FP_DISABLED, fp_disabled) +DECLARE_TRAP(CAUSE_SYSCALL, syscall) +DECLARE_TRAP(CAUSE_BREAKPOINT, breakpoint) +DECLARE_MEM_TRAP(CAUSE_MISALIGNED_LOAD, load_address_misaligned) +DECLARE_MEM_TRAP(CAUSE_MISALIGNED_STORE, store_address_misaligned) +DECLARE_MEM_TRAP(CAUSE_FAULT_LOAD, load_access_fault) +DECLARE_MEM_TRAP(CAUSE_FAULT_STORE, store_access_fault) +DECLARE_TRAP(CAUSE_ACCELERATOR_DISABLED, accelerator_disabled) #endif