X-Git-Url: https://git.libre-soc.org/?a=blobdiff_plain;f=tests%2Flong%2Ffs%2F10.linux-boot%2Fref%2Fx86%2Flinux%2Fpc-o3-timing%2Fstats.txt;h=30d85e2f4857ee540d2ea113a8d0cf1175d4bb78;hb=b1623cb2087873f64197e503ab8894b5e4d4c7b4;hp=0f19127f8e6136bea282ef0101c8ba8cd44bd1d0;hpb=df8df4fd0a95763cb0658cbe77615e7deac391d3;p=gem5.git diff --git a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt index 0f19127f8..30d85e2f4 100644 --- a/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt +++ b/tests/long/fs/10.linux-boot/ref/x86/linux/pc-o3-timing/stats.txt @@ -1,132 +1,132 @@ ---------- Begin Simulation Statistics ---------- -sim_seconds 5.125948 # Number of seconds simulated -sim_ticks 5125948496500 # Number of ticks simulated -final_tick 5125948496500 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) +sim_seconds 5.230834 # Number of seconds simulated +sim_ticks 5230834315000 # Number of ticks simulated +final_tick 5230834315000 # Number of ticks from beginning of simulation (restored from checkpoints and never reset) sim_freq 1000000000000 # Frequency of simulated ticks -host_inst_rate 181287 # Simulator instruction rate (inst/s) -host_op_rate 358347 # Simulator op (including micro ops) rate (op/s) -host_tick_rate 2277524092 # Simulator tick rate (ticks/s) -host_mem_usage 808864 # Number of bytes of host memory used -host_seconds 2250.67 # Real time elapsed on the host -sim_insts 408017153 # Number of instructions simulated -sim_ops 806519171 # Number of ops (including micro ops) simulated +host_inst_rate 207627 # Simulator instruction rate (inst/s) +host_op_rate 410431 # Simulator op (including micro ops) rate (op/s) +host_tick_rate 2662189440 # Simulator tick rate (ticks/s) +host_mem_usage 751184 # Number of bytes of host memory used +host_seconds 1964.86 # Real time elapsed on the host +sim_insts 407959263 # Number of instructions simulated +sim_ops 806441023 # Number of ops (including micro ops) simulated system.voltage_domain.voltage 1 # Voltage in Volts system.clk_domain.clock 1000 # Clock period in ticks -system.physmem.bytes_read::cpu.dtb.walker 4160 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.itb.walker 384 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.inst 1048640 # Number of bytes read from this memory -system.physmem.bytes_read::cpu.data 10814912 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.dtb.walker 7872 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.itb.walker 448 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.inst 1022720 # Number of bytes read from this memory +system.physmem.bytes_read::cpu.data 10555840 # Number of bytes read from this memory system.physmem.bytes_read::pc.south_bridge.ide 28352 # Number of bytes read from this memory -system.physmem.bytes_read::total 11896448 # Number of bytes read from this memory -system.physmem.bytes_inst_read::cpu.inst 1048640 # Number of instructions bytes read from this memory -system.physmem.bytes_inst_read::total 1048640 # Number of instructions bytes read from this memory -system.physmem.bytes_written::writebacks 9598912 # Number of bytes written to this memory -system.physmem.bytes_written::total 9598912 # Number of bytes written to this memory -system.physmem.num_reads::cpu.dtb.walker 65 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.itb.walker 6 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.inst 16385 # Number of read requests responded to by this memory -system.physmem.num_reads::cpu.data 168983 # Number of read requests responded to by this memory +system.physmem.bytes_read::total 11615232 # Number of bytes read from this memory +system.physmem.bytes_inst_read::cpu.inst 1022720 # Number of instructions bytes read from this memory +system.physmem.bytes_inst_read::total 1022720 # Number of instructions bytes read from this memory +system.physmem.bytes_written::writebacks 9293760 # Number of bytes written to this memory +system.physmem.bytes_written::total 9293760 # Number of bytes written to this memory +system.physmem.num_reads::cpu.dtb.walker 123 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.itb.walker 7 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.inst 15980 # Number of read requests responded to by this memory +system.physmem.num_reads::cpu.data 164935 # Number of read requests responded to by this memory system.physmem.num_reads::pc.south_bridge.ide 443 # Number of read requests responded to by this memory -system.physmem.num_reads::total 185882 # Number of read requests responded to by this memory -system.physmem.num_writes::writebacks 149983 # Number of write requests responded to by this memory -system.physmem.num_writes::total 149983 # Number of write requests responded to by this memory -system.physmem.bw_read::cpu.dtb.walker 812 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.itb.walker 75 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.inst 204575 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::cpu.data 2109836 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::pc.south_bridge.ide 5531 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_read::total 2320829 # Total read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::cpu.inst 204575 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_inst_read::total 204575 # Instruction read bandwidth from this memory (bytes/s) -system.physmem.bw_write::writebacks 1872612 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_write::total 1872612 # Write bandwidth from this memory (bytes/s) -system.physmem.bw_total::writebacks 1872612 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.dtb.walker 812 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.itb.walker 75 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.inst 204575 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::cpu.data 2109836 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::pc.south_bridge.ide 5531 # Total bandwidth to/from this memory (bytes/s) -system.physmem.bw_total::total 4193440 # Total bandwidth to/from this memory (bytes/s) -system.physmem.readReqs 185882 # Number of read requests accepted -system.physmem.writeReqs 196703 # Number of write requests accepted -system.physmem.readBursts 185882 # Number of DRAM read bursts, including those serviced by the write queue -system.physmem.writeBursts 196703 # Number of DRAM write bursts, including those merged in the write queue -system.physmem.bytesReadDRAM 11884864 # Total number of bytes read from DRAM -system.physmem.bytesReadWrQ 11584 # Total number of bytes read from write queue -system.physmem.bytesWritten 12459008 # Total number of bytes written to DRAM -system.physmem.bytesReadSys 11896448 # Total read bytes from the system interface side -system.physmem.bytesWrittenSys 12588992 # Total written bytes from the system interface side -system.physmem.servicedByWrQ 181 # Number of DRAM read bursts serviced by the write queue -system.physmem.mergedWrBursts 2006 # Number of DRAM write bursts merged with an existing one -system.physmem.neitherReadNorWriteReqs 1725 # Number of requests that are neither read nor write -system.physmem.perBankRdBursts::0 11442 # Per bank write bursts -system.physmem.perBankRdBursts::1 11010 # Per bank write bursts -system.physmem.perBankRdBursts::2 11990 # Per bank write bursts -system.physmem.perBankRdBursts::3 11673 # Per bank write bursts -system.physmem.perBankRdBursts::4 12100 # Per bank write bursts -system.physmem.perBankRdBursts::5 11243 # Per bank write bursts -system.physmem.perBankRdBursts::6 11527 # Per bank write bursts -system.physmem.perBankRdBursts::7 11544 # Per bank write bursts -system.physmem.perBankRdBursts::8 11275 # Per bank write bursts -system.physmem.perBankRdBursts::9 11901 # Per bank write bursts -system.physmem.perBankRdBursts::10 11758 # Per bank write bursts -system.physmem.perBankRdBursts::11 11788 # Per bank write bursts -system.physmem.perBankRdBursts::12 11617 # Per bank write bursts -system.physmem.perBankRdBursts::13 12244 # Per bank write bursts -system.physmem.perBankRdBursts::14 11799 # Per bank write bursts -system.physmem.perBankRdBursts::15 10790 # Per bank write bursts -system.physmem.perBankWrBursts::0 14290 # Per bank write bursts -system.physmem.perBankWrBursts::1 13466 # Per bank write bursts -system.physmem.perBankWrBursts::2 12356 # Per bank write bursts -system.physmem.perBankWrBursts::3 11306 # Per bank write bursts -system.physmem.perBankWrBursts::4 11781 # Per bank write bursts -system.physmem.perBankWrBursts::5 11472 # Per bank write bursts -system.physmem.perBankWrBursts::6 11444 # Per bank write bursts -system.physmem.perBankWrBursts::7 11849 # Per bank write bursts -system.physmem.perBankWrBursts::8 11105 # Per bank write bursts -system.physmem.perBankWrBursts::9 11337 # Per bank write bursts -system.physmem.perBankWrBursts::10 12902 # Per bank write bursts -system.physmem.perBankWrBursts::11 12297 # Per bank write bursts -system.physmem.perBankWrBursts::12 12359 # Per bank write bursts -system.physmem.perBankWrBursts::13 12104 # Per bank write bursts -system.physmem.perBankWrBursts::14 12504 # Per bank write bursts -system.physmem.perBankWrBursts::15 12100 # Per bank write bursts +system.physmem.num_reads::total 181488 # Number of read requests responded to by this memory +system.physmem.num_writes::writebacks 145215 # Number of write requests responded to by this memory +system.physmem.num_writes::total 145215 # Number of write requests responded to by this memory +system.physmem.bw_read::cpu.dtb.walker 1505 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.itb.walker 86 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.inst 195518 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::cpu.data 2018003 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::pc.south_bridge.ide 5420 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_read::total 2220531 # Total read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::cpu.inst 195518 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_inst_read::total 195518 # Instruction read bandwidth from this memory (bytes/s) +system.physmem.bw_write::writebacks 1776726 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_write::total 1776726 # Write bandwidth from this memory (bytes/s) +system.physmem.bw_total::writebacks 1776726 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.dtb.walker 1505 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.itb.walker 86 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.inst 195518 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::cpu.data 2018003 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::pc.south_bridge.ide 5420 # Total bandwidth to/from this memory (bytes/s) +system.physmem.bw_total::total 3997258 # Total bandwidth to/from this memory (bytes/s) +system.physmem.readReqs 181488 # Number of read requests accepted +system.physmem.writeReqs 145215 # Number of write requests accepted +system.physmem.readBursts 181488 # Number of DRAM read bursts, including those serviced by the write queue +system.physmem.writeBursts 145215 # Number of DRAM write bursts, including those merged in the write queue +system.physmem.bytesReadDRAM 11596608 # Total number of bytes read from DRAM +system.physmem.bytesReadWrQ 18624 # Total number of bytes read from write queue +system.physmem.bytesWritten 9292096 # Total number of bytes written to DRAM +system.physmem.bytesReadSys 11615232 # Total read bytes from the system interface side +system.physmem.bytesWrittenSys 9293760 # Total written bytes from the system interface side +system.physmem.servicedByWrQ 291 # Number of DRAM read bursts serviced by the write queue +system.physmem.mergedWrBursts 0 # Number of DRAM write bursts merged with an existing one +system.physmem.neitherReadNorWriteReqs 0 # Number of requests that are neither read nor write +system.physmem.perBankRdBursts::0 11156 # Per bank write bursts +system.physmem.perBankRdBursts::1 11363 # Per bank write bursts +system.physmem.perBankRdBursts::2 11879 # Per bank write bursts +system.physmem.perBankRdBursts::3 11399 # Per bank write bursts +system.physmem.perBankRdBursts::4 11231 # Per bank write bursts +system.physmem.perBankRdBursts::5 10765 # Per bank write bursts +system.physmem.perBankRdBursts::6 10426 # Per bank write bursts +system.physmem.perBankRdBursts::7 10967 # Per bank write bursts +system.physmem.perBankRdBursts::8 10953 # Per bank write bursts +system.physmem.perBankRdBursts::9 10767 # Per bank write bursts +system.physmem.perBankRdBursts::10 11374 # Per bank write bursts +system.physmem.perBankRdBursts::11 11178 # Per bank write bursts +system.physmem.perBankRdBursts::12 12058 # Per bank write bursts +system.physmem.perBankRdBursts::13 12613 # Per bank write bursts +system.physmem.perBankRdBursts::14 11821 # Per bank write bursts +system.physmem.perBankRdBursts::15 11247 # Per bank write bursts +system.physmem.perBankWrBursts::0 9305 # Per bank write bursts +system.physmem.perBankWrBursts::1 9167 # Per bank write bursts +system.physmem.perBankWrBursts::2 9550 # Per bank write bursts +system.physmem.perBankWrBursts::3 8690 # Per bank write bursts +system.physmem.perBankWrBursts::4 9047 # Per bank write bursts +system.physmem.perBankWrBursts::5 8729 # Per bank write bursts +system.physmem.perBankWrBursts::6 8333 # Per bank write bursts +system.physmem.perBankWrBursts::7 8814 # Per bank write bursts +system.physmem.perBankWrBursts::8 9019 # Per bank write bursts +system.physmem.perBankWrBursts::9 9026 # Per bank write bursts +system.physmem.perBankWrBursts::10 9076 # Per bank write bursts +system.physmem.perBankWrBursts::11 9210 # Per bank write bursts +system.physmem.perBankWrBursts::12 9034 # Per bank write bursts +system.physmem.perBankWrBursts::13 9699 # Per bank write bursts +system.physmem.perBankWrBursts::14 9456 # Per bank write bursts +system.physmem.perBankWrBursts::15 9034 # Per bank write bursts system.physmem.numRdRetry 0 # Number of times read queue was full causing retry -system.physmem.numWrRetry 0 # Number of times write queue was full causing retry -system.physmem.totGap 5125948445000 # Total gap between requests +system.physmem.numWrRetry 10 # Number of times write queue was full causing retry +system.physmem.totGap 5230834265500 # Total gap between requests system.physmem.readPktSize::0 0 # Read request sizes (log2) system.physmem.readPktSize::1 0 # Read request sizes (log2) system.physmem.readPktSize::2 0 # Read request sizes (log2) system.physmem.readPktSize::3 0 # Read request sizes (log2) system.physmem.readPktSize::4 0 # Read request sizes (log2) system.physmem.readPktSize::5 0 # Read request sizes (log2) -system.physmem.readPktSize::6 185882 # Read request sizes (log2) +system.physmem.readPktSize::6 181488 # Read request sizes (log2) system.physmem.writePktSize::0 0 # Write request sizes (log2) system.physmem.writePktSize::1 0 # Write request sizes (log2) system.physmem.writePktSize::2 0 # Write request sizes (log2) system.physmem.writePktSize::3 0 # Write request sizes (log2) system.physmem.writePktSize::4 0 # Write request sizes (log2) system.physmem.writePktSize::5 0 # Write request sizes (log2) -system.physmem.writePktSize::6 196703 # Write request sizes (log2) -system.physmem.rdQLenPdf::0 170938 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::1 11974 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::2 2076 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::3 389 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::4 51 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::5 38 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::6 33 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::7 30 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::8 27 # What read queue length does an incoming req see +system.physmem.writePktSize::6 145215 # Write request sizes (log2) +system.physmem.rdQLenPdf::0 166675 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::1 11921 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::2 1850 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::3 432 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::4 37 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::5 34 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::6 32 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::7 39 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::8 28 # What read queue length does an incoming req see system.physmem.rdQLenPdf::9 28 # What read queue length does an incoming req see system.physmem.rdQLenPdf::10 28 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::11 28 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::12 25 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::11 29 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::12 26 # What read queue length does an incoming req see system.physmem.rdQLenPdf::13 25 # What read queue length does an incoming req see system.physmem.rdQLenPdf::14 7 # What read queue length does an incoming req see system.physmem.rdQLenPdf::15 2 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::16 1 # What read queue length does an incoming req see -system.physmem.rdQLenPdf::17 1 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::16 2 # What read queue length does an incoming req see +system.physmem.rdQLenPdf::17 2 # What read queue length does an incoming req see system.physmem.rdQLenPdf::18 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::19 0 # What read queue length does an incoming req see system.physmem.rdQLenPdf::20 0 # What read queue length does an incoming req see @@ -156,1460 +156,1455 @@ system.physmem.wrQLenPdf::11 1 # Wh system.physmem.wrQLenPdf::12 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::13 1 # What write queue length does an incoming req see system.physmem.wrQLenPdf::14 1 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::15 2565 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::16 4995 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::17 9658 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::18 11003 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::19 11503 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::20 12525 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::21 12987 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::22 14022 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::23 13789 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::24 14358 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::25 13266 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::26 12891 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::27 11326 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::28 10718 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::29 9007 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::30 8656 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::31 8564 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::32 8367 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::33 487 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::34 406 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::35 371 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::36 317 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::37 302 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::38 282 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::39 239 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::40 218 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::41 218 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::42 203 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::43 186 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::44 149 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::45 159 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::46 156 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::47 133 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::48 127 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::49 106 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::50 104 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::51 93 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::52 74 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::53 61 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::54 37 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::55 22 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::56 18 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::57 7 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::58 5 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::59 2 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::60 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::61 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::62 0 # What write queue length does an incoming req see -system.physmem.wrQLenPdf::63 0 # What write queue length does an incoming req see -system.physmem.bytesPerActivate::samples 75254 # Bytes accessed per row activation -system.physmem.bytesPerActivate::mean 323.488559 # Bytes accessed per row activation -system.physmem.bytesPerActivate::gmean 187.903299 # Bytes accessed per row activation -system.physmem.bytesPerActivate::stdev 341.428888 # Bytes accessed per row activation -system.physmem.bytesPerActivate::0-127 27891 37.06% 37.06% # Bytes accessed per row activation -system.physmem.bytesPerActivate::128-255 17298 22.99% 60.05% # Bytes accessed per row activation -system.physmem.bytesPerActivate::256-383 7596 10.09% 70.14% # Bytes accessed per row activation -system.physmem.bytesPerActivate::384-511 4208 5.59% 75.73% # Bytes accessed per row activation -system.physmem.bytesPerActivate::512-639 3159 4.20% 79.93% # Bytes accessed per row activation -system.physmem.bytesPerActivate::640-767 2000 2.66% 82.59% # Bytes accessed per row activation -system.physmem.bytesPerActivate::768-895 1345 1.79% 84.38% # Bytes accessed per row activation -system.physmem.bytesPerActivate::896-1023 1163 1.55% 85.92% # Bytes accessed per row activation -system.physmem.bytesPerActivate::1024-1151 10594 14.08% 100.00% # Bytes accessed per row activation -system.physmem.bytesPerActivate::total 75254 # Bytes accessed per row activation -system.physmem.rdPerTurnAround::samples 7808 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::mean 23.780866 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::stdev 544.702276 # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::0-2047 7807 99.99% 99.99% # Reads before turning the bus around for writes +system.physmem.wrQLenPdf::15 2267 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::16 3633 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::17 8265 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::18 7318 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::19 8380 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::20 7437 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::21 7226 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::22 7798 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::23 8440 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::24 8350 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::25 8614 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::26 9831 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::27 8582 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::28 9257 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::29 10500 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::30 8515 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::31 8071 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::32 8097 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::33 1363 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::34 260 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::35 207 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::36 202 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::37 196 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::38 190 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::39 169 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::40 124 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::41 166 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::42 93 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::43 102 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::44 132 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::45 195 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::46 74 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::47 135 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::48 94 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::49 86 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::50 82 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::51 75 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::52 66 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::53 60 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::54 91 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::55 53 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::56 46 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::57 81 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::58 53 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::59 45 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::60 53 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::61 75 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::62 22 # What write queue length does an incoming req see +system.physmem.wrQLenPdf::63 29 # What write queue length does an incoming req see +system.physmem.bytesPerActivate::samples 71822 # Bytes accessed per row activation +system.physmem.bytesPerActivate::mean 290.839019 # Bytes accessed per row activation +system.physmem.bytesPerActivate::gmean 172.771532 # Bytes accessed per row activation +system.physmem.bytesPerActivate::stdev 314.503983 # Bytes accessed per row activation +system.physmem.bytesPerActivate::0-127 28254 39.34% 39.34% # Bytes accessed per row activation +system.physmem.bytesPerActivate::128-255 17135 23.86% 63.20% # Bytes accessed per row activation +system.physmem.bytesPerActivate::256-383 7363 10.25% 73.45% # Bytes accessed per row activation +system.physmem.bytesPerActivate::384-511 4141 5.77% 79.21% # Bytes accessed per row activation +system.physmem.bytesPerActivate::512-639 2915 4.06% 83.27% # Bytes accessed per row activation +system.physmem.bytesPerActivate::640-767 2283 3.18% 86.45% # Bytes accessed per row activation +system.physmem.bytesPerActivate::768-895 1315 1.83% 88.28% # Bytes accessed per row activation +system.physmem.bytesPerActivate::896-1023 1115 1.55% 89.83% # Bytes accessed per row activation +system.physmem.bytesPerActivate::1024-1151 7301 10.17% 100.00% # Bytes accessed per row activation +system.physmem.bytesPerActivate::total 71822 # Bytes accessed per row activation +system.physmem.rdPerTurnAround::samples 6865 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::mean 26.391843 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::stdev 580.532608 # Reads before turning the bus around for writes +system.physmem.rdPerTurnAround::0-2047 6864 99.99% 99.99% # Reads before turning the bus around for writes system.physmem.rdPerTurnAround::47104-49151 1 0.01% 100.00% # Reads before turning the bus around for writes -system.physmem.rdPerTurnAround::total 7808 # Reads before turning the bus around for writes -system.physmem.wrPerTurnAround::samples 7808 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::mean 24.932377 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::gmean 20.361157 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::stdev 24.539970 # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::16-19 6379 81.70% 81.70% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::20-23 49 0.63% 82.33% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::24-27 9 0.12% 82.44% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::28-31 259 3.32% 85.76% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::32-35 187 2.39% 88.15% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::36-39 53 0.68% 88.83% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::40-43 34 0.44% 89.27% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::44-47 61 0.78% 90.05% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::48-51 178 2.28% 92.33% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::52-55 19 0.24% 92.57% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::56-59 13 0.17% 92.74% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::60-63 14 0.18% 92.92% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::64-67 27 0.35% 93.26% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::68-71 19 0.24% 93.51% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::72-75 6 0.08% 93.58% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::76-79 50 0.64% 94.22% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::80-83 97 1.24% 95.47% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::84-87 8 0.10% 95.57% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::88-91 3 0.04% 95.61% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::92-95 20 0.26% 95.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::96-99 156 2.00% 97.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::100-103 7 0.09% 97.95% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::104-107 10 0.13% 98.08% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::108-111 2 0.03% 98.10% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::112-115 29 0.37% 98.48% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::116-119 2 0.03% 98.50% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::120-123 11 0.14% 98.64% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::124-127 4 0.05% 98.69% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::128-131 16 0.20% 98.90% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::132-135 10 0.13% 99.03% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::136-139 4 0.05% 99.08% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::140-143 6 0.08% 99.15% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::144-147 7 0.09% 99.24% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::148-151 11 0.14% 99.39% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::152-155 1 0.01% 99.40% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::156-159 2 0.03% 99.42% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::160-163 10 0.13% 99.55% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::164-167 2 0.03% 99.58% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::168-171 2 0.03% 99.60% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::172-175 1 0.01% 99.62% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::176-179 7 0.09% 99.71% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::180-183 2 0.03% 99.73% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::184-187 1 0.01% 99.74% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::188-191 2 0.03% 99.77% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::192-195 1 0.01% 99.78% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::200-203 2 0.03% 99.81% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::204-207 2 0.03% 99.83% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::216-219 2 0.03% 99.86% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::220-223 4 0.05% 99.91% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::224-227 2 0.03% 99.94% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::228-231 2 0.03% 99.96% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::232-235 1 0.01% 99.97% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::248-251 2 0.03% 100.00% # Writes before turning the bus around for reads -system.physmem.wrPerTurnAround::total 7808 # Writes before turning the bus around for reads -system.physmem.totQLat 1993300749 # Total ticks spent queuing -system.physmem.totMemAccLat 5475194499 # Total ticks spent from burst creation until serviced by the DRAM -system.physmem.totBusLat 928505000 # Total ticks spent in databus transfers -system.physmem.avgQLat 10733.93 # Average queueing delay per DRAM burst +system.physmem.rdPerTurnAround::total 6865 # Reads before turning the bus around for writes +system.physmem.wrPerTurnAround::samples 6865 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::mean 21.149162 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::gmean 18.881845 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::stdev 15.152110 # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::16-19 5944 86.58% 86.58% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::20-23 183 2.67% 89.25% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::24-27 31 0.45% 89.70% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::28-31 44 0.64% 90.34% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::32-35 19 0.28% 90.62% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::36-39 17 0.25% 90.87% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::40-43 108 1.57% 92.44% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::44-47 6 0.09% 92.53% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::48-51 159 2.32% 94.84% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::52-55 12 0.17% 95.02% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::56-59 10 0.15% 95.16% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::60-63 18 0.26% 95.43% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::64-67 123 1.79% 97.22% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::68-71 3 0.04% 97.26% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::72-75 4 0.06% 97.32% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::76-79 32 0.47% 97.79% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::80-83 120 1.75% 99.53% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::96-99 1 0.01% 99.55% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::108-111 1 0.01% 99.56% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::112-115 1 0.01% 99.58% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::128-131 13 0.19% 99.77% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::132-135 1 0.01% 99.78% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::136-139 1 0.01% 99.80% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::140-143 5 0.07% 99.87% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::144-147 1 0.01% 99.88% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::148-151 1 0.01% 99.90% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::152-155 1 0.01% 99.91% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::156-159 2 0.03% 99.94% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::160-163 1 0.01% 99.96% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::176-179 3 0.04% 100.00% # Writes before turning the bus around for reads +system.physmem.wrPerTurnAround::total 6865 # Writes before turning the bus around for reads +system.physmem.totQLat 2046328821 # Total ticks spent queuing +system.physmem.totMemAccLat 5443772571 # Total ticks spent from burst creation until serviced by the DRAM +system.physmem.totBusLat 905985000 # Total ticks spent in databus transfers +system.physmem.avgQLat 11293.39 # Average queueing delay per DRAM burst system.physmem.avgBusLat 5000.00 # Average bus latency per DRAM burst -system.physmem.avgMemAccLat 29483.93 # Average memory access latency per DRAM burst -system.physmem.avgRdBW 2.32 # Average DRAM read bandwidth in MiByte/s -system.physmem.avgWrBW 2.43 # Average achieved write bandwidth in MiByte/s -system.physmem.avgRdBWSys 2.32 # Average system read bandwidth in MiByte/s -system.physmem.avgWrBWSys 2.46 # Average system write bandwidth in MiByte/s +system.physmem.avgMemAccLat 30043.39 # Average memory access latency per DRAM burst +system.physmem.avgRdBW 2.22 # Average DRAM read bandwidth in MiByte/s +system.physmem.avgWrBW 1.78 # Average achieved write bandwidth in MiByte/s +system.physmem.avgRdBWSys 2.22 # Average system read bandwidth in MiByte/s +system.physmem.avgWrBWSys 1.78 # Average system write bandwidth in MiByte/s system.physmem.peakBW 12800.00 # Theoretical peak bandwidth in MiByte/s -system.physmem.busUtil 0.04 # Data bus utilization in percentage +system.physmem.busUtil 0.03 # Data bus utilization in percentage system.physmem.busUtilRead 0.02 # Data bus utilization in percentage for reads -system.physmem.busUtilWrite 0.02 # Data bus utilization in percentage for writes -system.physmem.avgRdQLen 1.07 # Average read queue length when enqueuing -system.physmem.avgWrQLen 26.04 # Average write queue length when enqueuing -system.physmem.readRowHits 152642 # Number of row buffer hits during reads -system.physmem.writeRowHits 152476 # Number of row buffer hits during writes -system.physmem.readRowHitRate 82.20 # Row buffer hit rate for reads -system.physmem.writeRowHitRate 78.31 # Row buffer hit rate for writes -system.physmem.avgGap 13398195.03 # Average gap between requests -system.physmem.pageHitRate 80.21 # Row buffer hit rate, read and write combined -system.physmem_0.actEnergy 279704880 # Energy for activate commands per rank (pJ) -system.physmem_0.preEnergy 152616750 # Energy for precharge commands per rank (pJ) -system.physmem_0.readEnergy 721718400 # Energy for read commands per rank (pJ) -system.physmem_0.writeEnergy 634806720 # Energy for write commands per rank (pJ) -system.physmem_0.refreshEnergy 334801830480 # Energy for refresh commands per rank (pJ) -system.physmem_0.actBackEnergy 129444104115 # Energy for active background per rank (pJ) -system.physmem_0.preBackEnergy 2962019880750 # Energy for precharge background per rank (pJ) -system.physmem_0.totalEnergy 3428054662095 # Total energy per rank (pJ) -system.physmem_0.averagePower 668.765327 # Core power per rank (mW) -system.physmem_0.memoryStateTime::IDLE 4927513863750 # Time in different power states -system.physmem_0.memoryStateTime::REF 171166580000 # Time in different power states +system.physmem.busUtilWrite 0.01 # Data bus utilization in percentage for writes +system.physmem.avgRdQLen 1.02 # Average read queue length when enqueuing +system.physmem.avgWrQLen 22.32 # Average write queue length when enqueuing +system.physmem.readRowHits 147319 # Number of row buffer hits during reads +system.physmem.writeRowHits 107244 # Number of row buffer hits during writes +system.physmem.readRowHitRate 81.30 # Row buffer hit rate for reads +system.physmem.writeRowHitRate 73.85 # Row buffer hit rate for writes +system.physmem.avgGap 16010977.14 # Average gap between requests +system.physmem.pageHitRate 77.99 # Row buffer hit rate, read and write combined +system.physmem_0.actEnergy 266013720 # Energy for activate commands per rank (pJ) +system.physmem_0.preEnergy 145146375 # Energy for precharge commands per rank (pJ) +system.physmem_0.readEnergy 695643000 # Energy for read commands per rank (pJ) +system.physmem_0.writeEnergy 464194800 # Energy for write commands per rank (pJ) +system.physmem_0.refreshEnergy 341652642240 # Energy for refresh commands per rank (pJ) +system.physmem_0.actBackEnergy 136227969945 # Energy for active background per rank (pJ) +system.physmem_0.preBackEnergy 3019002265500 # Energy for precharge background per rank (pJ) +system.physmem_0.totalEnergy 3498453875580 # Total energy per rank (pJ) +system.physmem_0.averagePower 668.813765 # Core power per rank (mW) +system.physmem_0.memoryStateTime::IDLE 5022288614990 # Time in different power states +system.physmem_0.memoryStateTime::REF 174669040000 # Time in different power states system.physmem_0.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_0.memoryStateTime::ACT 27267949750 # Time in different power states +system.physmem_0.memoryStateTime::ACT 33876500010 # Time in different power states system.physmem_0.memoryStateTime::ACT_PDN 0 # Time in different power states -system.physmem_1.actEnergy 289215360 # Energy for activate commands per rank (pJ) -system.physmem_1.preEnergy 157806000 # Energy for precharge commands per rank (pJ) -system.physmem_1.readEnergy 726741600 # Energy for read commands per rank (pJ) -system.physmem_1.writeEnergy 626667840 # Energy for write commands per rank (pJ) -system.physmem_1.refreshEnergy 334801830480 # Energy for refresh commands per rank (pJ) -system.physmem_1.actBackEnergy 129734124390 # Energy for active background per rank (pJ) -system.physmem_1.preBackEnergy 2961765477000 # Energy for precharge background per rank (pJ) -system.physmem_1.totalEnergy 3428101862670 # Total energy per rank (pJ) -system.physmem_1.averagePower 668.774535 # Core power per rank (mW) -system.physmem_1.memoryStateTime::IDLE 4927089550750 # Time in different power states -system.physmem_1.memoryStateTime::REF 171166580000 # Time in different power states +system.physmem_1.actEnergy 276960600 # Energy for activate commands per rank (pJ) +system.physmem_1.preEnergy 151119375 # Energy for precharge commands per rank (pJ) +system.physmem_1.readEnergy 717685800 # Energy for read commands per rank (pJ) +system.physmem_1.writeEnergy 476629920 # Energy for write commands per rank (pJ) +system.physmem_1.refreshEnergy 341652642240 # Energy for refresh commands per rank (pJ) +system.physmem_1.actBackEnergy 136555945380 # Energy for active background per rank (pJ) +system.physmem_1.preBackEnergy 3018714567750 # Energy for precharge background per rank (pJ) +system.physmem_1.totalEnergy 3498545551065 # Total energy per rank (pJ) +system.physmem_1.averagePower 668.831291 # Core power per rank (mW) +system.physmem_1.memoryStateTime::IDLE 5021804288475 # Time in different power states +system.physmem_1.memoryStateTime::REF 174669040000 # Time in different power states system.physmem_1.memoryStateTime::PRE_PDN 0 # Time in different power states -system.physmem_1.memoryStateTime::ACT 27689450500 # Time in different power states +system.physmem_1.memoryStateTime::ACT 34360826525 # Time in different power states system.physmem_1.memoryStateTime::ACT_PDN 0 # Time in different power states -system.cpu.branchPred.lookups 86963954 # Number of BP lookups -system.cpu.branchPred.condPredicted 86963954 # Number of conditional branches predicted -system.cpu.branchPred.condIncorrect 905408 # Number of conditional branches incorrect -system.cpu.branchPred.BTBLookups 80060833 # Number of BTB lookups -system.cpu.branchPred.BTBHits 78220075 # Number of BTB hits +system.cpu.branchPred.lookups 94759510 # Number of BP lookups +system.cpu.branchPred.condPredicted 94759510 # Number of conditional branches predicted +system.cpu.branchPred.condIncorrect 2569243 # Number of conditional branches incorrect +system.cpu.branchPred.BTBLookups 91334471 # Number of BTB lookups +system.cpu.branchPred.BTBHits 0 # Number of BTB hits system.cpu.branchPred.BTBCorrect 0 # Number of correct BTB predictions (this stat may not work properly. -system.cpu.branchPred.BTBHitPct 97.700801 # BTB Hit Percentage -system.cpu.branchPred.usedRAS 1554669 # Number of times the RAS was used to get a target. -system.cpu.branchPred.RASInCorrect 179026 # Number of incorrect RAS predictions. +system.cpu.branchPred.BTBHitPct 0.000000 # BTB Hit Percentage +system.cpu.branchPred.usedRAS 2549727 # Number of times the RAS was used to get a target. +system.cpu.branchPred.RASInCorrect 537871 # Number of incorrect RAS predictions. +system.cpu.branchPred.indirectLookups 91334471 # Number of indirect predictor lookups. +system.cpu.branchPred.indirectHits 76457686 # Number of indirect target hits. +system.cpu.branchPred.indirectMisses 14876785 # Number of indirect misses. +system.cpu.branchPredindirectMispredicted 1743030 # Number of mispredicted indirect branches. system.cpu_clk_domain.clock 500 # Clock period in ticks system.cpu.apic_clk_domain.clock 8000 # Clock period in ticks -system.cpu.numCycles 449722784 # number of cpu cycles simulated +system.cpu.numCycles 480891878 # number of cpu cycles simulated system.cpu.numWorkItemsStarted 0 # number of work items this cpu started system.cpu.numWorkItemsCompleted 0 # number of work items this cpu completed -system.cpu.fetch.icacheStallCycles 27725020 # Number of cycles fetch is stalled on an Icache miss -system.cpu.fetch.Insts 429300438 # Number of instructions fetch has processed -system.cpu.fetch.Branches 86963954 # Number of branches that fetch encountered -system.cpu.fetch.predictedBranches 79774744 # Number of branches that fetch has predicted taken -system.cpu.fetch.Cycles 417978242 # Number of cycles fetch has run and was not squashing or blocked -system.cpu.fetch.SquashCycles 1899598 # Number of cycles fetch has spent squashing -system.cpu.fetch.TlbCycles 143976 # Number of cycles fetch has spent waiting for tlb -system.cpu.fetch.MiscStallCycles 49214 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs -system.cpu.fetch.PendingTrapStallCycles 212054 # Number of stall cycles due to pending traps -system.cpu.fetch.PendingQuiesceStallCycles 124897 # Number of stall cycles due to pending quiesce instructions -system.cpu.fetch.IcacheWaitRetryStallCycles 365 # Number of stall cycles due to full MSHR -system.cpu.fetch.CacheLines 9198894 # Number of cache lines fetched -system.cpu.fetch.IcacheSquashes 449574 # Number of outstanding Icache misses that were squashed -system.cpu.fetch.ItlbSquashes 4910 # Number of outstanding ITLB misses that were squashed -system.cpu.fetch.rateDist::samples 447183567 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::mean 1.894463 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::stdev 3.051838 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.icacheStallCycles 31923465 # Number of cycles fetch is stalled on an Icache miss +system.cpu.fetch.Insts 465887359 # Number of instructions fetch has processed +system.cpu.fetch.Branches 94759510 # Number of branches that fetch encountered +system.cpu.fetch.predictedBranches 79007413 # Number of branches that fetch has predicted taken +system.cpu.fetch.Cycles 440671990 # Number of cycles fetch has run and was not squashing or blocked +system.cpu.fetch.SquashCycles 5255038 # Number of cycles fetch has spent squashing +system.cpu.fetch.TlbCycles 191860 # Number of cycles fetch has spent waiting for tlb +system.cpu.fetch.MiscStallCycles 57153 # Number of cycles fetch has spent waiting on interrupts, or bad addresses, or out of MSHRs +system.cpu.fetch.PendingTrapStallCycles 353002 # Number of stall cycles due to pending traps +system.cpu.fetch.PendingQuiesceStallCycles 55 # Number of stall cycles due to pending quiesce instructions +system.cpu.fetch.IcacheWaitRetryStallCycles 773 # Number of stall cycles due to full MSHR +system.cpu.fetch.CacheLines 12757750 # Number of cache lines fetched +system.cpu.fetch.IcacheSquashes 1092264 # Number of outstanding Icache misses that were squashed +system.cpu.fetch.ItlbSquashes 5767 # Number of outstanding ITLB misses that were squashed +system.cpu.fetch.rateDist::samples 475825817 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::mean 1.921076 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::stdev 3.087709 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::underflows 0 0.00% 0.00% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::0 281562684 62.96% 62.96% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::1 2296710 0.51% 63.48% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::2 72185404 16.14% 79.62% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::3 1608090 0.36% 79.98% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::4 2152491 0.48% 80.46% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::5 2328628 0.52% 80.98% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::6 1534045 0.34% 81.32% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::7 1900420 0.42% 81.75% # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::8 81615095 18.25% 100.00% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::0 301327473 63.33% 63.33% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::1 2357212 0.50% 63.82% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::2 72486885 15.23% 79.06% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::3 1661724 0.35% 79.41% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::4 2316398 0.49% 79.89% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::5 2498634 0.53% 80.42% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::6 1681394 0.35% 80.77% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::7 2034597 0.43% 81.20% # Number of instructions fetched each cycle (Total) +system.cpu.fetch.rateDist::8 89461500 18.80% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::overflows 0 0.00% 100.00% # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::min_value 0 # Number of instructions fetched each cycle (Total) system.cpu.fetch.rateDist::max_value 8 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.rateDist::total 447183567 # Number of instructions fetched each cycle (Total) -system.cpu.fetch.branchRate 0.193372 # Number of branch fetches per cycle -system.cpu.fetch.rate 0.954589 # Number of inst fetches per cycle -system.cpu.decode.IdleCycles 23075597 # Number of cycles decode is idle -system.cpu.decode.BlockedCycles 264910108 # Number of cycles decode is blocked -system.cpu.decode.RunCycles 150816162 # Number of cycles decode is running -system.cpu.decode.UnblockCycles 7431901 # Number of cycles decode is unblocking -system.cpu.decode.SquashCycles 949799 # Number of cycles decode is squashing -system.cpu.decode.DecodedInsts 838865197 # Number of instructions handled by decode -system.cpu.rename.SquashCycles 949799 # Number of cycles rename is squashing -system.cpu.rename.IdleCycles 25926245 # Number of cycles rename is idle -system.cpu.rename.BlockCycles 223342995 # Number of cycles rename is blocking -system.cpu.rename.serializeStallCycles 13219671 # count of cycles rename stalled for serializing inst -system.cpu.rename.RunCycles 154710115 # Number of cycles rename is running -system.cpu.rename.UnblockCycles 29034742 # Number of cycles rename is unblocking -system.cpu.rename.RenamedInsts 835373495 # Number of instructions processed by rename -system.cpu.rename.ROBFullEvents 478818 # Number of times rename has blocked due to ROB full -system.cpu.rename.IQFullEvents 12412845 # Number of times rename has blocked due to IQ full -system.cpu.rename.LQFullEvents 182552 # Number of times rename has blocked due to LQ full -system.cpu.rename.SQFullEvents 13765619 # Number of times rename has blocked due to SQ full -system.cpu.rename.RenamedOperands 997850152 # Number of destination operands rename has renamed -system.cpu.rename.RenameLookups 1814454577 # Number of register rename lookups that rename has made -system.cpu.rename.int_rename_lookups 1115386152 # Number of integer rename lookups -system.cpu.rename.fp_rename_lookups 142 # Number of floating rename lookups -system.cpu.rename.CommittedMaps 964539686 # Number of HB maps that are committed -system.cpu.rename.UndoneMaps 33310464 # Number of HB maps that are undone due to squashing -system.cpu.rename.serializingInsts 468855 # count of serializing insts renamed -system.cpu.rename.tempSerializingInsts 472576 # count of temporary serializing insts renamed -system.cpu.rename.skidInsts 39019315 # count of insts added to the skid buffer -system.cpu.memDep0.insertedLoads 17353635 # Number of loads inserted to the mem dependence unit. -system.cpu.memDep0.insertedStores 10197147 # Number of stores inserted to the mem dependence unit. -system.cpu.memDep0.conflictingLoads 1310615 # Number of conflicting loads. -system.cpu.memDep0.conflictingStores 1095058 # Number of conflicting stores. -system.cpu.iq.iqInstsAdded 829813890 # Number of instructions added to the IQ (excludes non-spec) -system.cpu.iq.iqNonSpecInstsAdded 1210662 # Number of non-speculative instructions added to the IQ -system.cpu.iq.iqInstsIssued 824509848 # Number of instructions issued -system.cpu.iq.iqSquashedInstsIssued 239912 # Number of squashed instructions issued -system.cpu.iq.iqSquashedInstsExamined 23585262 # Number of squashed instructions iterated over during squash; mainly for profiling -system.cpu.iq.iqSquashedOperandsExamined 36379120 # Number of squashed operands that are examined and possibly removed from graph -system.cpu.iq.iqSquashedNonSpecRemoved 154680 # Number of squashed non-spec instructions that were removed -system.cpu.iq.issued_per_cycle::samples 447183567 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::mean 1.843784 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::stdev 2.418075 # Number of insts issued each cycle +system.cpu.fetch.rateDist::total 475825817 # Number of instructions fetched each cycle (Total) +system.cpu.fetch.branchRate 0.197050 # Number of branch fetches per cycle +system.cpu.fetch.rate 0.968799 # Number of inst fetches per cycle +system.cpu.decode.IdleCycles 27555997 # Number of cycles decode is idle +system.cpu.decode.BlockedCycles 279962496 # Number of cycles decode is blocked +system.cpu.decode.RunCycles 157784659 # Number of cycles decode is running +system.cpu.decode.UnblockCycles 7895146 # Number of cycles decode is unblocking +system.cpu.decode.SquashCycles 2627519 # Number of cycles decode is squashing +system.cpu.decode.DecodedInsts 893342997 # Number of instructions handled by decode +system.cpu.rename.SquashCycles 2627519 # Number of cycles rename is squashing +system.cpu.rename.IdleCycles 31132089 # Number of cycles rename is idle +system.cpu.rename.BlockCycles 232770175 # Number of cycles rename is blocking +system.cpu.rename.serializeStallCycles 13972853 # count of cycles rename stalled for serializing inst +system.cpu.rename.RunCycles 161343580 # Number of cycles rename is running +system.cpu.rename.UnblockCycles 33979601 # Number of cycles rename is unblocking +system.cpu.rename.RenamedInsts 881934442 # Number of instructions processed by rename +system.cpu.rename.ROBFullEvents 459863 # Number of times rename has blocked due to ROB full +system.cpu.rename.IQFullEvents 11536689 # Number of times rename has blocked due to IQ full +system.cpu.rename.LQFullEvents 128312 # Number of times rename has blocked due to LQ full +system.cpu.rename.SQFullEvents 19728876 # Number of times rename has blocked due to SQ full +system.cpu.rename.RenamedOperands 1046728889 # Number of destination operands rename has renamed +system.cpu.rename.RenameLookups 1924876453 # Number of register rename lookups that rename has made +system.cpu.rename.int_rename_lookups 1183291014 # Number of integer rename lookups +system.cpu.rename.fp_rename_lookups 238 # Number of floating rename lookups +system.cpu.rename.CommittedMaps 964344248 # Number of HB maps that are committed +system.cpu.rename.UndoneMaps 82384633 # Number of HB maps that are undone due to squashing +system.cpu.rename.serializingInsts 601367 # count of serializing insts renamed +system.cpu.rename.tempSerializingInsts 610252 # count of temporary serializing insts renamed +system.cpu.rename.skidInsts 38099382 # count of insts added to the skid buffer +system.cpu.memDep0.insertedLoads 22094008 # Number of loads inserted to the mem dependence unit. +system.cpu.memDep0.insertedStores 12941388 # Number of stores inserted to the mem dependence unit. +system.cpu.memDep0.conflictingLoads 1476239 # Number of conflicting loads. +system.cpu.memDep0.conflictingStores 1186105 # Number of conflicting stores. +system.cpu.iq.iqInstsAdded 863334374 # Number of instructions added to the IQ (excludes non-spec) +system.cpu.iq.iqNonSpecInstsAdded 1274378 # Number of non-speculative instructions added to the IQ +system.cpu.iq.iqInstsIssued 846301447 # Number of instructions issued +system.cpu.iq.iqSquashedInstsIssued 1080231 # Number of squashed instructions issued +system.cpu.iq.iqSquashedInstsExamined 58167725 # Number of squashed instructions iterated over during squash; mainly for profiling +system.cpu.iq.iqSquashedOperandsExamined 86490196 # Number of squashed operands that are examined and possibly removed from graph +system.cpu.iq.iqSquashedNonSpecRemoved 262880 # Number of squashed non-spec instructions that were removed +system.cpu.iq.issued_per_cycle::samples 475825817 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::mean 1.778595 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::stdev 2.407570 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::underflows 0 0.00% 0.00% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::0 262867260 58.78% 58.78% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::1 13875410 3.10% 61.89% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::2 10102524 2.26% 64.14% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::3 6917845 1.55% 65.69% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::4 74366987 16.63% 82.32% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::5 4460507 1.00% 83.32% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::6 72819289 16.28% 99.60% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::7 1200322 0.27% 99.87% # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::8 573423 0.13% 100.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::0 287398661 60.40% 60.40% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::1 14176451 2.98% 63.38% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::2 10047775 2.11% 65.49% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::3 7166598 1.51% 67.00% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::4 75162617 15.80% 82.79% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::5 5098284 1.07% 83.86% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::6 73991117 15.55% 99.41% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::7 1833450 0.39% 99.80% # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::8 950864 0.20% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::overflows 0 0.00% 100.00% # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::min_value 0 # Number of insts issued each cycle system.cpu.iq.issued_per_cycle::max_value 8 # Number of insts issued each cycle -system.cpu.iq.issued_per_cycle::total 447183567 # Number of insts issued each cycle +system.cpu.iq.issued_per_cycle::total 475825817 # Number of insts issued each cycle system.cpu.iq.fu_full::No_OpClass 0 0.00% 0.00% # attempts to use FU when none available -system.cpu.iq.fu_full::IntAlu 1986412 71.97% 71.97% # attempts to use FU when none available -system.cpu.iq.fu_full::IntMult 252 0.01% 71.98% # attempts to use FU when none available -system.cpu.iq.fu_full::IntDiv 1233 0.04% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatAdd 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCmp 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatCvt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatMult 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatDiv 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::FloatSqrt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAdd 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdAlu 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCmp 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdCvt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMisc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMult 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShift 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdSqrt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 72.02% # attempts to use FU when none available -system.cpu.iq.fu_full::MemRead 612541 22.19% 94.22% # attempts to use FU when none available -system.cpu.iq.fu_full::MemWrite 159591 5.78% 100.00% # attempts to use FU when none available +system.cpu.iq.fu_full::IntAlu 2341238 73.82% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::IntMult 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::IntDiv 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatAdd 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCmp 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatCvt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatMult 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatDiv 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::FloatSqrt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAdd 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAddAcc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdAlu 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCmp 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdCvt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMisc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMult 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdMultAcc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShift 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdShiftAcc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdSqrt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAdd 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatAlu 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCmp 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatCvt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatDiv 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMisc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMult 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatMultAcc 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::SimdFloatSqrt 0 0.00% 73.82% # attempts to use FU when none available +system.cpu.iq.fu_full::MemRead 650739 20.52% 94.34% # attempts to use FU when none available +system.cpu.iq.fu_full::MemWrite 179640 5.66% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::IprAccess 0 0.00% 100.00% # attempts to use FU when none available system.cpu.iq.fu_full::InstPrefetch 0 0.00% 100.00% # attempts to use FU when none available -system.cpu.iq.FU_type_0::No_OpClass 292966 0.04% 0.04% # Type of FU issued -system.cpu.iq.FU_type_0::IntAlu 796097417 96.55% 96.59% # Type of FU issued -system.cpu.iq.FU_type_0::IntMult 150721 0.02% 96.61% # Type of FU issued -system.cpu.iq.FU_type_0::IntDiv 125468 0.02% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatCvt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatMult 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMult 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShift 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.62% # Type of FU issued -system.cpu.iq.FU_type_0::MemRead 18437939 2.24% 98.86% # Type of FU issued -system.cpu.iq.FU_type_0::MemWrite 9405337 1.14% 100.00% # Type of FU issued +system.cpu.iq.FU_type_0::No_OpClass 356316 0.04% 0.04% # Type of FU issued +system.cpu.iq.FU_type_0::IntAlu 813370459 96.11% 96.15% # Type of FU issued +system.cpu.iq.FU_type_0::IntMult 158919 0.02% 96.17% # Type of FU issued +system.cpu.iq.FU_type_0::IntDiv 125217 0.01% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatAdd 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCmp 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatCvt 33 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatMult 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatDiv 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::FloatSqrt 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAdd 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAddAcc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdAlu 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCmp 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdCvt 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMisc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMult 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdMultAcc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShift 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdShiftAcc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdSqrt 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAdd 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatAlu 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCmp 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatCvt 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatDiv 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMisc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMult 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatMultAcc 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::SimdFloatSqrt 0 0.00% 96.18% # Type of FU issued +system.cpu.iq.FU_type_0::MemRead 21536842 2.54% 98.73% # Type of FU issued +system.cpu.iq.FU_type_0::MemWrite 10753661 1.27% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::IprAccess 0 0.00% 100.00% # Type of FU issued system.cpu.iq.FU_type_0::InstPrefetch 0 0.00% 100.00% # Type of FU issued -system.cpu.iq.FU_type_0::total 824509848 # Type of FU issued -system.cpu.iq.rate 1.833374 # Inst issue rate -system.cpu.iq.fu_busy_cnt 2760029 # FU busy when requested -system.cpu.iq.fu_busy_rate 0.003347 # FU busy rate (busy events/executed inst) -system.cpu.iq.int_inst_queue_reads 2099202980 # Number of integer instruction queue reads -system.cpu.iq.int_inst_queue_writes 854622338 # Number of integer instruction queue writes -system.cpu.iq.int_inst_queue_wakeup_accesses 819935754 # Number of integer instruction queue wakeup accesses -system.cpu.iq.fp_inst_queue_reads 223 # Number of floating instruction queue reads -system.cpu.iq.fp_inst_queue_writes 238 # Number of floating instruction queue writes -system.cpu.iq.fp_inst_queue_wakeup_accesses 62 # Number of floating instruction queue wakeup accesses -system.cpu.iq.int_alu_accesses 826976810 # Number of integer alu accesses -system.cpu.iq.fp_alu_accesses 101 # Number of floating point alu accesses -system.cpu.iew.lsq.thread0.forwLoads 1879265 # Number of loads that had data forwarded from stores +system.cpu.iq.FU_type_0::total 846301447 # Type of FU issued +system.cpu.iq.rate 1.759858 # Inst issue rate +system.cpu.iq.fu_busy_cnt 3171617 # FU busy when requested +system.cpu.iq.fu_busy_rate 0.003748 # FU busy rate (busy events/executed inst) +system.cpu.iq.int_inst_queue_reads 2172680182 # Number of integer instruction queue reads +system.cpu.iq.int_inst_queue_writes 922790965 # Number of integer instruction queue writes +system.cpu.iq.int_inst_queue_wakeup_accesses 836180835 # Number of integer instruction queue wakeup accesses +system.cpu.iq.fp_inst_queue_reads 376 # Number of floating instruction queue reads +system.cpu.iq.fp_inst_queue_writes 370 # Number of floating instruction queue writes +system.cpu.iq.fp_inst_queue_wakeup_accesses 124 # Number of floating instruction queue wakeup accesses +system.cpu.iq.int_alu_accesses 849116572 # Number of integer alu accesses +system.cpu.iq.fp_alu_accesses 176 # Number of floating point alu accesses +system.cpu.iew.lsq.thread0.forwLoads 1830080 # Number of loads that had data forwarded from stores system.cpu.iew.lsq.thread0.invAddrLoads 0 # Number of loads ignored due to an invalid address -system.cpu.iew.lsq.thread0.squashedLoads 3349902 # Number of loads squashed -system.cpu.iew.lsq.thread0.ignoredResponses 15405 # Number of memory responses ignored because the instruction is squashed -system.cpu.iew.lsq.thread0.memOrderViolation 14537 # Number of memory ordering violations -system.cpu.iew.lsq.thread0.squashedStores 1763571 # Number of stores squashed +system.cpu.iew.lsq.thread0.squashedLoads 8142730 # Number of loads squashed +system.cpu.iew.lsq.thread0.ignoredResponses 39108 # Number of memory responses ignored because the instruction is squashed +system.cpu.iew.lsq.thread0.memOrderViolation 18452 # Number of memory ordering violations +system.cpu.iew.lsq.thread0.squashedStores 4524667 # Number of stores squashed system.cpu.iew.lsq.thread0.invAddrSwpfs 0 # Number of software prefetches ignored due to an invalid address system.cpu.iew.lsq.thread0.blockedLoads 0 # Number of blocked loads due to partial load-store forwarding -system.cpu.iew.lsq.thread0.rescheduledLoads 2224753 # Number of loads that were rescheduled -system.cpu.iew.lsq.thread0.cacheBlocked 72078 # Number of times an access to memory failed due to the cache being blocked +system.cpu.iew.lsq.thread0.rescheduledLoads 2096489 # Number of loads that were rescheduled +system.cpu.iew.lsq.thread0.cacheBlocked 69686 # Number of times an access to memory failed due to the cache being blocked system.cpu.iew.iewIdleCycles 0 # Number of cycles IEW is idle -system.cpu.iew.iewSquashCycles 949799 # Number of cycles IEW is squashing -system.cpu.iew.iewBlockCycles 205606066 # Number of cycles IEW is blocking -system.cpu.iew.iewUnblockCycles 9444034 # Number of cycles IEW is unblocking -system.cpu.iew.iewDispatchedInsts 831024552 # Number of instructions dispatched to IQ -system.cpu.iew.iewDispSquashedInsts 186671 # Number of squashed instructions skipped by dispatch -system.cpu.iew.iewDispLoadInsts 17353635 # Number of dispatched load instructions -system.cpu.iew.iewDispStoreInsts 10197147 # Number of dispatched store instructions -system.cpu.iew.iewDispNonSpecInsts 713788 # Number of dispatched non-speculative instructions -system.cpu.iew.iewIQFullEvents 414805 # Number of times the IQ has become full, causing a stall -system.cpu.iew.iewLSQFullEvents 8129418 # Number of times the LSQ has become full, causing a stall -system.cpu.iew.memOrderViolationEvents 14537 # Number of memory order violations -system.cpu.iew.predictedTakenIncorrect 518368 # Number of branches that were predicted taken incorrectly -system.cpu.iew.predictedNotTakenIncorrect 539118 # Number of branches that were predicted not taken incorrectly -system.cpu.iew.branchMispredicts 1057486 # Number of branch mispredicts detected at execute -system.cpu.iew.iewExecutedInsts 822883825 # Number of executed instructions -system.cpu.iew.iewExecLoadInsts 18037381 # Number of load instructions executed -system.cpu.iew.iewExecSquashedInsts 1492626 # Number of squashed instructions skipped in execute +system.cpu.iew.iewSquashCycles 2627519 # Number of cycles IEW is squashing +system.cpu.iew.iewBlockCycles 209544850 # Number of cycles IEW is blocking +system.cpu.iew.iewUnblockCycles 15006849 # Number of cycles IEW is unblocking +system.cpu.iew.iewDispatchedInsts 864608752 # Number of instructions dispatched to IQ +system.cpu.iew.iewDispSquashedInsts 226211 # Number of squashed instructions skipped by dispatch +system.cpu.iew.iewDispLoadInsts 22094027 # Number of dispatched load instructions +system.cpu.iew.iewDispStoreInsts 12941388 # Number of dispatched store instructions +system.cpu.iew.iewDispNonSpecInsts 792823 # Number of dispatched non-speculative instructions +system.cpu.iew.iewIQFullEvents 380512 # Number of times the IQ has become full, causing a stall +system.cpu.iew.iewLSQFullEvents 13811616 # Number of times the LSQ has become full, causing a stall +system.cpu.iew.memOrderViolationEvents 18452 # Number of memory order violations +system.cpu.iew.predictedTakenIncorrect 814414 # Number of branches that were predicted taken incorrectly +system.cpu.iew.predictedNotTakenIncorrect 2555334 # Number of branches that were predicted not taken incorrectly +system.cpu.iew.branchMispredicts 3369748 # Number of branch mispredicts detected at execute +system.cpu.iew.iewExecutedInsts 840380811 # Number of executed instructions +system.cpu.iew.iewExecLoadInsts 20115901 # Number of load instructions executed +system.cpu.iew.iewExecSquashedInsts 5466441 # Number of squashed instructions skipped in execute system.cpu.iew.exec_swp 0 # number of swp insts executed system.cpu.iew.exec_nop 0 # number of nop insts executed -system.cpu.iew.exec_refs 27216272 # number of memory reference insts executed -system.cpu.iew.exec_branches 83330623 # Number of branches executed -system.cpu.iew.exec_stores 9178891 # Number of stores executed -system.cpu.iew.exec_rate 1.829758 # Inst execution rate -system.cpu.iew.wb_sent 822374066 # cumulative count of insts sent to commit -system.cpu.iew.wb_count 819935816 # cumulative count of insts written-back -system.cpu.iew.wb_producers 641195588 # num instructions producing a value -system.cpu.iew.wb_consumers 1050795800 # num instructions consuming a value -system.cpu.iew.wb_penalized 0 # number of instrctions required to write to 'other' IQ -system.cpu.iew.wb_rate 1.823203 # insts written-back per cycle -system.cpu.iew.wb_fanout 0.610200 # average fanout of values written-back -system.cpu.iew.wb_penalized_rate 0 # fraction of instructions written-back that wrote to 'other' IQ -system.cpu.commit.commitSquashedInsts 24410170 # The number of squashed insts skipped by commit -system.cpu.commit.commitNonSpecStalls 1055982 # The number of times commit has been forced to stall to communicate backwards -system.cpu.commit.branchMispredicts 917776 # The number of times a branch was mispredicted -system.cpu.commit.committed_per_cycle::samples 443513895 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::mean 1.818476 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::stdev 2.675053 # Number of insts commited each cycle +system.cpu.iew.exec_refs 30041341 # number of memory reference insts executed +system.cpu.iew.exec_branches 84810471 # Number of branches executed +system.cpu.iew.exec_stores 9925440 # Number of stores executed +system.cpu.iew.exec_rate 1.747546 # Inst execution rate +system.cpu.iew.wb_sent 839049436 # cumulative count of insts sent to commit +system.cpu.iew.wb_count 836180959 # cumulative count of insts written-back +system.cpu.iew.wb_producers 651539387 # num instructions producing a value +system.cpu.iew.wb_consumers 1065055120 # num instructions consuming a value +system.cpu.iew.wb_rate 1.738813 # insts written-back per cycle +system.cpu.iew.wb_fanout 0.611742 # average fanout of values written-back +system.cpu.commit.commitSquashedInsts 58084156 # The number of squashed insts skipped by commit +system.cpu.commit.commitNonSpecStalls 1011498 # The number of times commit has been forced to stall to communicate backwards +system.cpu.commit.branchMispredicts 2594633 # The number of times a branch was mispredicted +system.cpu.commit.committed_per_cycle::samples 466580325 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::mean 1.728408 # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::stdev 2.632712 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::underflows 0 0.00% 0.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::0 272662791 61.48% 61.48% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::1 11205596 2.53% 64.00% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::2 3584252 0.81% 64.81% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::3 74566158 16.81% 81.63% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::4 2433850 0.55% 82.17% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::5 1609395 0.36% 82.54% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::6 952580 0.21% 82.75% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::7 71045442 16.02% 98.77% # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::8 5453831 1.23% 100.00% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::0 295124018 63.25% 63.25% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::1 11517659 2.47% 65.72% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::2 3731538 0.80% 66.52% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::3 74584029 15.99% 82.51% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::4 2769867 0.59% 83.10% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::5 1676646 0.36% 83.46% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::6 1039317 0.22% 83.68% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::7 71088407 15.24% 98.92% # Number of insts commited each cycle +system.cpu.commit.committed_per_cycle::8 5048844 1.08% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::overflows 0 0.00% 100.00% # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::min_value 0 # Number of insts commited each cycle system.cpu.commit.committed_per_cycle::max_value 8 # Number of insts commited each cycle -system.cpu.commit.committed_per_cycle::total 443513895 # Number of insts commited each cycle -system.cpu.commit.committedInsts 408017153 # Number of instructions committed -system.cpu.commit.committedOps 806519171 # Number of ops (including micro ops) committed +system.cpu.commit.committed_per_cycle::total 466580325 # Number of insts commited each cycle +system.cpu.commit.committedInsts 407959263 # Number of instructions committed +system.cpu.commit.committedOps 806441023 # Number of ops (including micro ops) committed system.cpu.commit.swp_count 0 # Number of s/w prefetches committed -system.cpu.commit.refs 22437308 # Number of memory references committed -system.cpu.commit.loads 14003732 # Number of loads committed -system.cpu.commit.membars 475345 # Number of memory barriers committed -system.cpu.commit.branches 82208289 # Number of branches committed -system.cpu.commit.fp_insts 0 # Number of committed floating point instructions. -system.cpu.commit.int_insts 735327062 # Number of committed integer instructions. -system.cpu.commit.function_calls 1156001 # Number of function calls committed. -system.cpu.commit.op_class_0::No_OpClass 174296 0.02% 0.02% # Class of committed instruction -system.cpu.commit.op_class_0::IntAlu 783640915 97.16% 97.18% # Class of committed instruction -system.cpu.commit.op_class_0::IntMult 145051 0.02% 97.20% # Class of committed instruction -system.cpu.commit.op_class_0::IntDiv 121601 0.02% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatAdd 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCmp 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatCvt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatMult 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatDiv 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAdd 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdAlu 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCmp 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdCvt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMisc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMult 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShift 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 97.22% # Class of committed instruction -system.cpu.commit.op_class_0::MemRead 14003732 1.74% 98.95% # Class of committed instruction -system.cpu.commit.op_class_0::MemWrite 8433576 1.05% 100.00% # Class of committed instruction +system.cpu.commit.refs 22368017 # Number of memory references committed +system.cpu.commit.loads 13951296 # Number of loads committed +system.cpu.commit.membars 447981 # Number of memory barriers committed +system.cpu.commit.branches 82209281 # Number of branches committed +system.cpu.commit.fp_insts 48 # Number of committed floating point instructions. +system.cpu.commit.int_insts 735219945 # Number of committed integer instructions. +system.cpu.commit.function_calls 1155854 # Number of function calls committed. +system.cpu.commit.op_class_0::No_OpClass 172239 0.02% 0.02% # Class of committed instruction +system.cpu.commit.op_class_0::IntAlu 783638607 97.17% 97.19% # Class of committed instruction +system.cpu.commit.op_class_0::IntMult 143690 0.02% 97.21% # Class of committed instruction +system.cpu.commit.op_class_0::IntDiv 121021 0.02% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatAdd 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCmp 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatCvt 16 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatMult 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatDiv 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::FloatSqrt 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAdd 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAddAcc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdAlu 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCmp 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdCvt 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMisc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMult 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdMultAcc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShift 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdShiftAcc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdSqrt 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAdd 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatAlu 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCmp 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatCvt 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatDiv 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMisc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMult 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatMultAcc 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::SimdFloatSqrt 0 0.00% 97.23% # Class of committed instruction +system.cpu.commit.op_class_0::MemRead 13948729 1.73% 98.96% # Class of committed instruction +system.cpu.commit.op_class_0::MemWrite 8416721 1.04% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::IprAccess 0 0.00% 100.00% # Class of committed instruction system.cpu.commit.op_class_0::InstPrefetch 0 0.00% 100.00% # Class of committed instruction -system.cpu.commit.op_class_0::total 806519171 # Class of committed instruction -system.cpu.commit.bw_lim_events 5453831 # number cycles where commit BW limit reached -system.cpu.commit.bw_limited 0 # number of insts not committed due to BW limits -system.cpu.rob.rob_reads 1268911189 # The number of ROB reads -system.cpu.rob.rob_writes 1665544826 # The number of ROB writes -system.cpu.timesIdled 297395 # Number of times that the entire CPU went into an idle state and unscheduled itself -system.cpu.idleCycles 2539217 # Total number of cycles that the CPU has spent unscheduled due to idling -system.cpu.quiesceCycles 9802174458 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt -system.cpu.committedInsts 408017153 # Number of Instructions Simulated -system.cpu.committedOps 806519171 # Number of Ops (including micro ops) Simulated -system.cpu.cpi 1.102215 # CPI: Cycles Per Instruction -system.cpu.cpi_total 1.102215 # CPI: Total CPI of All Threads -system.cpu.ipc 0.907264 # IPC: Instructions Per Cycle -system.cpu.ipc_total 0.907264 # IPC: Total IPC of All Threads -system.cpu.int_regfile_reads 1092796597 # number of integer regfile reads -system.cpu.int_regfile_writes 656284247 # number of integer regfile writes -system.cpu.fp_regfile_reads 62 # number of floating regfile reads -system.cpu.cc_regfile_reads 416355955 # number of cc regfile reads -system.cpu.cc_regfile_writes 322152728 # number of cc regfile writes -system.cpu.misc_regfile_reads 265715662 # number of misc regfile reads -system.cpu.misc_regfile_writes 402877 # number of misc regfile writes -system.cpu.dcache.tags.replacements 1660514 # number of replacements -system.cpu.dcache.tags.tagsinuse 511.996956 # Cycle average of tags in use -system.cpu.dcache.tags.total_refs 19150908 # Total number of references to valid blocks. -system.cpu.dcache.tags.sampled_refs 1661026 # Sample count of references to valid blocks. -system.cpu.dcache.tags.avg_refs 11.529565 # Average number of references to valid blocks. -system.cpu.dcache.tags.warmup_cycle 37454250 # Cycle when the warmup percentage was hit. -system.cpu.dcache.tags.occ_blocks::cpu.data 511.996956 # Average occupied blocks per requestor -system.cpu.dcache.tags.occ_percent::cpu.data 0.999994 # Average percentage of cache occupancy -system.cpu.dcache.tags.occ_percent::total 0.999994 # Average percentage of cache occupancy +system.cpu.commit.op_class_0::total 806441023 # Class of committed instruction +system.cpu.commit.bw_lim_events 5048844 # number cycles where commit BW limit reached +system.cpu.rob.rob_reads 1325977641 # The number of ROB reads +system.cpu.rob.rob_writes 1738470998 # The number of ROB writes +system.cpu.timesIdled 409236 # Number of times that the entire CPU went into an idle state and unscheduled itself +system.cpu.idleCycles 5066061 # Total number of cycles that the CPU has spent unscheduled due to idling +system.cpu.quiesceCycles 9980774176 # Total number of cycles that CPU has spent quiesced or waiting for an interrupt +system.cpu.committedInsts 407959263 # Number of Instructions Simulated +system.cpu.committedOps 806441023 # Number of Ops (including micro ops) Simulated +system.cpu.cpi 1.178774 # CPI: Cycles Per Instruction +system.cpu.cpi_total 1.178774 # CPI: Total CPI of All Threads +system.cpu.ipc 0.848339 # IPC: Instructions Per Cycle +system.cpu.ipc_total 0.848339 # IPC: Total IPC of All Threads +system.cpu.int_regfile_reads 1112363546 # number of integer regfile reads +system.cpu.int_regfile_writes 669949193 # number of integer regfile writes +system.cpu.fp_regfile_reads 124 # number of floating regfile reads +system.cpu.cc_regfile_reads 420347609 # number of cc regfile reads +system.cpu.cc_regfile_writes 325273387 # number of cc regfile writes +system.cpu.misc_regfile_reads 273375214 # number of misc regfile reads +system.cpu.misc_regfile_writes 400822 # number of misc regfile writes +system.cpu.dcache.tags.replacements 1703381 # number of replacements +system.cpu.dcache.tags.tagsinuse 511.994824 # Cycle average of tags in use +system.cpu.dcache.tags.total_refs 21315243 # Total number of references to valid blocks. +system.cpu.dcache.tags.sampled_refs 1703893 # Sample count of references to valid blocks. +system.cpu.dcache.tags.avg_refs 12.509731 # Average number of references to valid blocks. +system.cpu.dcache.tags.warmup_cycle 65900500 # Cycle when the warmup percentage was hit. +system.cpu.dcache.tags.occ_blocks::cpu.data 511.994824 # Average occupied blocks per requestor +system.cpu.dcache.tags.occ_percent::cpu.data 0.999990 # Average percentage of cache occupancy +system.cpu.dcache.tags.occ_percent::total 0.999990 # Average percentage of cache occupancy system.cpu.dcache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::0 201 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::1 291 # Occupied blocks per task id -system.cpu.dcache.tags.age_task_id_blocks_1024::2 20 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::0 165 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::1 329 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::2 17 # Occupied blocks per task id +system.cpu.dcache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id system.cpu.dcache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.dcache.tags.tag_accesses 88414778 # Number of tag accesses -system.cpu.dcache.tags.data_accesses 88414778 # Number of data accesses -system.cpu.dcache.ReadReq_hits::cpu.data 10992291 # number of ReadReq hits -system.cpu.dcache.ReadReq_hits::total 10992291 # number of ReadReq hits -system.cpu.dcache.WriteReq_hits::cpu.data 8090245 # number of WriteReq hits -system.cpu.dcache.WriteReq_hits::total 8090245 # number of WriteReq hits -system.cpu.dcache.SoftPFReq_hits::cpu.data 65628 # number of SoftPFReq hits -system.cpu.dcache.SoftPFReq_hits::total 65628 # number of SoftPFReq hits -system.cpu.dcache.demand_hits::cpu.data 19082536 # number of demand (read+write) hits -system.cpu.dcache.demand_hits::total 19082536 # number of demand (read+write) hits -system.cpu.dcache.overall_hits::cpu.data 19148164 # number of overall hits -system.cpu.dcache.overall_hits::total 19148164 # number of overall hits -system.cpu.dcache.ReadReq_misses::cpu.data 1800200 # number of ReadReq misses -system.cpu.dcache.ReadReq_misses::total 1800200 # number of ReadReq misses -system.cpu.dcache.WriteReq_misses::cpu.data 333674 # number of WriteReq misses -system.cpu.dcache.WriteReq_misses::total 333674 # number of WriteReq misses -system.cpu.dcache.SoftPFReq_misses::cpu.data 406398 # number of SoftPFReq misses -system.cpu.dcache.SoftPFReq_misses::total 406398 # number of SoftPFReq misses -system.cpu.dcache.demand_misses::cpu.data 2133874 # number of demand (read+write) misses -system.cpu.dcache.demand_misses::total 2133874 # number of demand (read+write) misses -system.cpu.dcache.overall_misses::cpu.data 2540272 # number of overall misses -system.cpu.dcache.overall_misses::total 2540272 # number of overall misses -system.cpu.dcache.ReadReq_miss_latency::cpu.data 26575138519 # number of ReadReq miss cycles -system.cpu.dcache.ReadReq_miss_latency::total 26575138519 # number of ReadReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::cpu.data 12884484816 # number of WriteReq miss cycles -system.cpu.dcache.WriteReq_miss_latency::total 12884484816 # number of WriteReq miss cycles -system.cpu.dcache.demand_miss_latency::cpu.data 39459623335 # number of demand (read+write) miss cycles -system.cpu.dcache.demand_miss_latency::total 39459623335 # number of demand (read+write) miss cycles -system.cpu.dcache.overall_miss_latency::cpu.data 39459623335 # number of overall miss cycles -system.cpu.dcache.overall_miss_latency::total 39459623335 # number of overall miss cycles -system.cpu.dcache.ReadReq_accesses::cpu.data 12792491 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.ReadReq_accesses::total 12792491 # number of ReadReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::cpu.data 8423919 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.WriteReq_accesses::total 8423919 # number of WriteReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::cpu.data 472026 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.SoftPFReq_accesses::total 472026 # number of SoftPFReq accesses(hits+misses) -system.cpu.dcache.demand_accesses::cpu.data 21216410 # number of demand (read+write) accesses -system.cpu.dcache.demand_accesses::total 21216410 # number of demand (read+write) accesses -system.cpu.dcache.overall_accesses::cpu.data 21688436 # number of overall (read+write) accesses -system.cpu.dcache.overall_accesses::total 21688436 # number of overall (read+write) accesses -system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.140723 # miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_miss_rate::total 0.140723 # miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.039610 # miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_miss_rate::total 0.039610 # miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.860965 # miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_miss_rate::total 0.860965 # miss rate for SoftPFReq accesses -system.cpu.dcache.demand_miss_rate::cpu.data 0.100577 # miss rate for demand accesses -system.cpu.dcache.demand_miss_rate::total 0.100577 # miss rate for demand accesses -system.cpu.dcache.overall_miss_rate::cpu.data 0.117126 # miss rate for overall accesses -system.cpu.dcache.overall_miss_rate::total 0.117126 # miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 14762.325585 # average ReadReq miss latency -system.cpu.dcache.ReadReq_avg_miss_latency::total 14762.325585 # average ReadReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 38613.990949 # average WriteReq miss latency -system.cpu.dcache.WriteReq_avg_miss_latency::total 38613.990949 # average WriteReq miss latency -system.cpu.dcache.demand_avg_miss_latency::cpu.data 18492.011869 # average overall miss latency -system.cpu.dcache.demand_avg_miss_latency::total 18492.011869 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::cpu.data 15533.621335 # average overall miss latency -system.cpu.dcache.overall_avg_miss_latency::total 15533.621335 # average overall miss latency -system.cpu.dcache.blocked_cycles::no_mshrs 372367 # number of cycles access was blocked -system.cpu.dcache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.blocked::no_mshrs 40008 # number of cycles access was blocked -system.cpu.dcache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.dcache.avg_blocked_cycles::no_mshrs 9.307314 # average number of cycles each access was blocked -system.cpu.dcache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.dcache.fast_writes 0 # number of fast writes performed -system.cpu.dcache.cache_copies 0 # number of cache copies performed -system.cpu.dcache.writebacks::writebacks 1561114 # number of writebacks -system.cpu.dcache.writebacks::total 1561114 # number of writebacks -system.cpu.dcache.ReadReq_mshr_hits::cpu.data 829484 # number of ReadReq MSHR hits -system.cpu.dcache.ReadReq_mshr_hits::total 829484 # number of ReadReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::cpu.data 44098 # number of WriteReq MSHR hits -system.cpu.dcache.WriteReq_mshr_hits::total 44098 # number of WriteReq MSHR hits -system.cpu.dcache.demand_mshr_hits::cpu.data 873582 # number of demand (read+write) MSHR hits -system.cpu.dcache.demand_mshr_hits::total 873582 # number of demand (read+write) MSHR hits -system.cpu.dcache.overall_mshr_hits::cpu.data 873582 # number of overall MSHR hits -system.cpu.dcache.overall_mshr_hits::total 873582 # number of overall MSHR hits -system.cpu.dcache.ReadReq_mshr_misses::cpu.data 970716 # number of ReadReq MSHR misses -system.cpu.dcache.ReadReq_mshr_misses::total 970716 # number of ReadReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::cpu.data 289576 # number of WriteReq MSHR misses -system.cpu.dcache.WriteReq_mshr_misses::total 289576 # number of WriteReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 402937 # number of SoftPFReq MSHR misses -system.cpu.dcache.SoftPFReq_mshr_misses::total 402937 # number of SoftPFReq MSHR misses -system.cpu.dcache.demand_mshr_misses::cpu.data 1260292 # number of demand (read+write) MSHR misses -system.cpu.dcache.demand_mshr_misses::total 1260292 # number of demand (read+write) MSHR misses -system.cpu.dcache.overall_mshr_misses::cpu.data 1663229 # number of overall MSHR misses -system.cpu.dcache.overall_mshr_misses::total 1663229 # number of overall MSHR misses -system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 12259067013 # number of ReadReq MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_miss_latency::total 12259067013 # number of ReadReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 11217533642 # number of WriteReq MSHR miss cycles -system.cpu.dcache.WriteReq_mshr_miss_latency::total 11217533642 # number of WriteReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 5591612757 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 5591612757 # number of SoftPFReq MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::cpu.data 23476600655 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.demand_mshr_miss_latency::total 23476600655 # number of demand (read+write) MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::cpu.data 29068213412 # number of overall MSHR miss cycles -system.cpu.dcache.overall_mshr_miss_latency::total 29068213412 # number of overall MSHR miss cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 97390347000 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 97390347000 # number of ReadReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::cpu.data 2564142000 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.WriteReq_mshr_uncacheable_latency::total 2564142000 # number of WriteReq MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 99954489000 # number of overall MSHR uncacheable cycles -system.cpu.dcache.overall_mshr_uncacheable_latency::total 99954489000 # number of overall MSHR uncacheable cycles -system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.075882 # mshr miss rate for ReadReq accesses -system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.075882 # mshr miss rate for ReadReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034375 # mshr miss rate for WriteReq accesses -system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034375 # mshr miss rate for WriteReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.853633 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.853633 # mshr miss rate for SoftPFReq accesses -system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.059402 # mshr miss rate for demand accesses -system.cpu.dcache.demand_mshr_miss_rate::total 0.059402 # mshr miss rate for demand accesses -system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.076687 # mshr miss rate for overall accesses -system.cpu.dcache.overall_mshr_miss_rate::total 0.076687 # mshr miss rate for overall accesses -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 12628.891471 # average ReadReq mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 12628.891471 # average ReadReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 38737.787807 # average WriteReq mshr miss latency -system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 38737.787807 # average WriteReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 13877.138999 # average SoftPFReq mshr miss latency -system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 13877.138999 # average SoftPFReq mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 18627.905799 # average overall mshr miss latency -system.cpu.dcache.demand_avg_mshr_miss_latency::total 18627.905799 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 17476.976058 # average overall mshr miss latency -system.cpu.dcache.overall_avg_mshr_miss_latency::total 17476.976058 # average overall mshr miss latency -system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency -system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency -system.cpu.dcache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency -system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency -system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency -system.cpu.dcache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.dtb_walker_cache.tags.replacements 73235 # number of replacements -system.cpu.dtb_walker_cache.tags.tagsinuse 15.785723 # Cycle average of tags in use -system.cpu.dtb_walker_cache.tags.total_refs 116281 # Total number of references to valid blocks. -system.cpu.dtb_walker_cache.tags.sampled_refs 73250 # Sample count of references to valid blocks. -system.cpu.dtb_walker_cache.tags.avg_refs 1.587454 # Average number of references to valid blocks. -system.cpu.dtb_walker_cache.tags.warmup_cycle 219591309000 # Cycle when the warmup percentage was hit. -system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 15.785723 # Average occupied blocks per requestor -system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.986608 # Average percentage of cache occupancy -system.cpu.dtb_walker_cache.tags.occ_percent::total 0.986608 # Average percentage of cache occupancy +system.cpu.dcache.tags.tag_accesses 97435588 # Number of tag accesses +system.cpu.dcache.tags.data_accesses 97435588 # Number of data accesses +system.cpu.dcache.ReadReq_hits::cpu.data 13163533 # number of ReadReq hits +system.cpu.dcache.ReadReq_hits::total 13163533 # number of ReadReq hits +system.cpu.dcache.WriteReq_hits::cpu.data 8077773 # number of WriteReq hits +system.cpu.dcache.WriteReq_hits::total 8077773 # number of WriteReq hits +system.cpu.dcache.SoftPFReq_hits::cpu.data 71009 # number of SoftPFReq hits +system.cpu.dcache.SoftPFReq_hits::total 71009 # number of SoftPFReq hits +system.cpu.dcache.demand_hits::cpu.data 21241306 # number of demand (read+write) hits +system.cpu.dcache.demand_hits::total 21241306 # number of demand (read+write) hits +system.cpu.dcache.overall_hits::cpu.data 21312315 # number of overall hits +system.cpu.dcache.overall_hits::total 21312315 # number of overall hits +system.cpu.dcache.ReadReq_misses::cpu.data 1883327 # number of ReadReq misses +system.cpu.dcache.ReadReq_misses::total 1883327 # number of ReadReq misses +system.cpu.dcache.WriteReq_misses::cpu.data 329239 # number of WriteReq misses +system.cpu.dcache.WriteReq_misses::total 329239 # number of WriteReq misses +system.cpu.dcache.SoftPFReq_misses::cpu.data 408040 # number of SoftPFReq misses +system.cpu.dcache.SoftPFReq_misses::total 408040 # number of SoftPFReq misses +system.cpu.dcache.demand_misses::cpu.data 2212566 # number of demand (read+write) misses +system.cpu.dcache.demand_misses::total 2212566 # number of demand (read+write) misses +system.cpu.dcache.overall_misses::cpu.data 2620606 # number of overall misses +system.cpu.dcache.overall_misses::total 2620606 # number of overall misses +system.cpu.dcache.ReadReq_miss_latency::cpu.data 31677233500 # number of ReadReq miss cycles +system.cpu.dcache.ReadReq_miss_latency::total 31677233500 # number of ReadReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::cpu.data 20451778744 # number of WriteReq miss cycles +system.cpu.dcache.WriteReq_miss_latency::total 20451778744 # number of WriteReq miss cycles +system.cpu.dcache.demand_miss_latency::cpu.data 52129012244 # number of demand (read+write) miss cycles +system.cpu.dcache.demand_miss_latency::total 52129012244 # number of demand (read+write) miss cycles +system.cpu.dcache.overall_miss_latency::cpu.data 52129012244 # number of overall miss cycles +system.cpu.dcache.overall_miss_latency::total 52129012244 # number of overall miss cycles +system.cpu.dcache.ReadReq_accesses::cpu.data 15046860 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.ReadReq_accesses::total 15046860 # number of ReadReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::cpu.data 8407012 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.WriteReq_accesses::total 8407012 # number of WriteReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::cpu.data 479049 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.SoftPFReq_accesses::total 479049 # number of SoftPFReq accesses(hits+misses) +system.cpu.dcache.demand_accesses::cpu.data 23453872 # number of demand (read+write) accesses +system.cpu.dcache.demand_accesses::total 23453872 # number of demand (read+write) accesses +system.cpu.dcache.overall_accesses::cpu.data 23932921 # number of overall (read+write) accesses +system.cpu.dcache.overall_accesses::total 23932921 # number of overall (read+write) accesses +system.cpu.dcache.ReadReq_miss_rate::cpu.data 0.125164 # miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_miss_rate::total 0.125164 # miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_miss_rate::cpu.data 0.039162 # miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_miss_rate::total 0.039162 # miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::cpu.data 0.851771 # miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_miss_rate::total 0.851771 # miss rate for SoftPFReq accesses +system.cpu.dcache.demand_miss_rate::cpu.data 0.094337 # miss rate for demand accesses +system.cpu.dcache.demand_miss_rate::total 0.094337 # miss rate for demand accesses +system.cpu.dcache.overall_miss_rate::cpu.data 0.109498 # miss rate for overall accesses +system.cpu.dcache.overall_miss_rate::total 0.109498 # miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_miss_latency::cpu.data 16819.826562 # average ReadReq miss latency +system.cpu.dcache.ReadReq_avg_miss_latency::total 16819.826562 # average ReadReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::cpu.data 62118.335750 # average WriteReq miss latency +system.cpu.dcache.WriteReq_avg_miss_latency::total 62118.335750 # average WriteReq miss latency +system.cpu.dcache.demand_avg_miss_latency::cpu.data 23560.432658 # average overall miss latency +system.cpu.dcache.demand_avg_miss_latency::total 23560.432658 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::cpu.data 19891.968592 # average overall miss latency +system.cpu.dcache.overall_avg_miss_latency::total 19891.968592 # average overall miss latency +system.cpu.dcache.blocked_cycles::no_mshrs 529664 # number of cycles access was blocked +system.cpu.dcache.blocked_cycles::no_targets 193 # number of cycles access was blocked +system.cpu.dcache.blocked::no_mshrs 52278 # number of cycles access was blocked +system.cpu.dcache.blocked::no_targets 2 # number of cycles access was blocked +system.cpu.dcache.avg_blocked_cycles::no_mshrs 10.131681 # average number of cycles each access was blocked +system.cpu.dcache.avg_blocked_cycles::no_targets 96.500000 # average number of cycles each access was blocked +system.cpu.dcache.writebacks::writebacks 1592887 # number of writebacks +system.cpu.dcache.writebacks::total 1592887 # number of writebacks +system.cpu.dcache.ReadReq_mshr_hits::cpu.data 868287 # number of ReadReq MSHR hits +system.cpu.dcache.ReadReq_mshr_hits::total 868287 # number of ReadReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::cpu.data 42120 # number of WriteReq MSHR hits +system.cpu.dcache.WriteReq_mshr_hits::total 42120 # number of WriteReq MSHR hits +system.cpu.dcache.demand_mshr_hits::cpu.data 910407 # number of demand (read+write) MSHR hits +system.cpu.dcache.demand_mshr_hits::total 910407 # number of demand (read+write) MSHR hits +system.cpu.dcache.overall_mshr_hits::cpu.data 910407 # number of overall MSHR hits +system.cpu.dcache.overall_mshr_hits::total 910407 # number of overall MSHR hits +system.cpu.dcache.ReadReq_mshr_misses::cpu.data 1015040 # number of ReadReq MSHR misses +system.cpu.dcache.ReadReq_mshr_misses::total 1015040 # number of ReadReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::cpu.data 287119 # number of WriteReq MSHR misses +system.cpu.dcache.WriteReq_mshr_misses::total 287119 # number of WriteReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::cpu.data 404591 # number of SoftPFReq MSHR misses +system.cpu.dcache.SoftPFReq_mshr_misses::total 404591 # number of SoftPFReq MSHR misses +system.cpu.dcache.demand_mshr_misses::cpu.data 1302159 # number of demand (read+write) MSHR misses +system.cpu.dcache.demand_mshr_misses::total 1302159 # number of demand (read+write) MSHR misses +system.cpu.dcache.overall_mshr_misses::cpu.data 1706750 # number of overall MSHR misses +system.cpu.dcache.overall_mshr_misses::total 1706750 # number of overall MSHR misses +system.cpu.dcache.ReadReq_mshr_uncacheable::cpu.data 573476 # number of ReadReq MSHR uncacheable +system.cpu.dcache.ReadReq_mshr_uncacheable::total 573476 # number of ReadReq MSHR uncacheable +system.cpu.dcache.WriteReq_mshr_uncacheable::cpu.data 13974 # number of WriteReq MSHR uncacheable +system.cpu.dcache.WriteReq_mshr_uncacheable::total 13974 # number of WriteReq MSHR uncacheable +system.cpu.dcache.overall_mshr_uncacheable_misses::cpu.data 587450 # number of overall MSHR uncacheable misses +system.cpu.dcache.overall_mshr_uncacheable_misses::total 587450 # number of overall MSHR uncacheable misses +system.cpu.dcache.ReadReq_mshr_miss_latency::cpu.data 15261276000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_miss_latency::total 15261276000 # number of ReadReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::cpu.data 18535708244 # number of WriteReq MSHR miss cycles +system.cpu.dcache.WriteReq_mshr_miss_latency::total 18535708244 # number of WriteReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::cpu.data 6777922000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.SoftPFReq_mshr_miss_latency::total 6777922000 # number of SoftPFReq MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::cpu.data 33796984244 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.demand_mshr_miss_latency::total 33796984244 # number of demand (read+write) MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::cpu.data 40574906244 # number of overall MSHR miss cycles +system.cpu.dcache.overall_mshr_miss_latency::total 40574906244 # number of overall MSHR miss cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::cpu.data 98117221000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_uncacheable_latency::total 98117221000 # number of ReadReq MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::cpu.data 98117221000 # number of overall MSHR uncacheable cycles +system.cpu.dcache.overall_mshr_uncacheable_latency::total 98117221000 # number of overall MSHR uncacheable cycles +system.cpu.dcache.ReadReq_mshr_miss_rate::cpu.data 0.067459 # mshr miss rate for ReadReq accesses +system.cpu.dcache.ReadReq_mshr_miss_rate::total 0.067459 # mshr miss rate for ReadReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::cpu.data 0.034152 # mshr miss rate for WriteReq accesses +system.cpu.dcache.WriteReq_mshr_miss_rate::total 0.034152 # mshr miss rate for WriteReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::cpu.data 0.844571 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.SoftPFReq_mshr_miss_rate::total 0.844571 # mshr miss rate for SoftPFReq accesses +system.cpu.dcache.demand_mshr_miss_rate::cpu.data 0.055520 # mshr miss rate for demand accesses +system.cpu.dcache.demand_mshr_miss_rate::total 0.055520 # mshr miss rate for demand accesses +system.cpu.dcache.overall_mshr_miss_rate::cpu.data 0.071314 # mshr miss rate for overall accesses +system.cpu.dcache.overall_mshr_miss_rate::total 0.071314 # mshr miss rate for overall accesses +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::cpu.data 15035.147383 # average ReadReq mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_miss_latency::total 15035.147383 # average ReadReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::cpu.data 64557.581505 # average WriteReq mshr miss latency +system.cpu.dcache.WriteReq_avg_mshr_miss_latency::total 64557.581505 # average WriteReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::cpu.data 16752.527861 # average SoftPFReq mshr miss latency +system.cpu.dcache.SoftPFReq_avg_mshr_miss_latency::total 16752.527861 # average SoftPFReq mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::cpu.data 25954.575627 # average overall mshr miss latency +system.cpu.dcache.demand_avg_mshr_miss_latency::total 25954.575627 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::cpu.data 23773.198327 # average overall mshr miss latency +system.cpu.dcache.overall_avg_mshr_miss_latency::total 23773.198327 # average overall mshr miss latency +system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 171092.113707 # average ReadReq mshr uncacheable latency +system.cpu.dcache.ReadReq_avg_mshr_uncacheable_latency::total 171092.113707 # average ReadReq mshr uncacheable latency +system.cpu.dcache.overall_avg_mshr_uncacheable_latency::cpu.data 167022.250404 # average overall mshr uncacheable latency +system.cpu.dcache.overall_avg_mshr_uncacheable_latency::total 167022.250404 # average overall mshr uncacheable latency +system.cpu.dtb_walker_cache.tags.replacements 148390 # number of replacements +system.cpu.dtb_walker_cache.tags.tagsinuse 15.865349 # Cycle average of tags in use +system.cpu.dtb_walker_cache.tags.total_refs 319136 # Total number of references to valid blocks. +system.cpu.dtb_walker_cache.tags.sampled_refs 148405 # Sample count of references to valid blocks. +system.cpu.dtb_walker_cache.tags.avg_refs 2.150440 # Average number of references to valid blocks. +system.cpu.dtb_walker_cache.tags.warmup_cycle 195927668000 # Cycle when the warmup percentage was hit. +system.cpu.dtb_walker_cache.tags.occ_blocks::cpu.dtb.walker 15.865349 # Average occupied blocks per requestor +system.cpu.dtb_walker_cache.tags.occ_percent::cpu.dtb.walker 0.991584 # Average percentage of cache occupancy +system.cpu.dtb_walker_cache.tags.occ_percent::total 0.991584 # Average percentage of cache occupancy system.cpu.dtb_walker_cache.tags.occ_task_id_blocks::1024 15 # Occupied blocks per task id -system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::0 7 # Occupied blocks per task id -system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::1 5 # Occupied blocks per task id +system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::0 8 # Occupied blocks per task id +system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::1 4 # Occupied blocks per task id system.cpu.dtb_walker_cache.tags.age_task_id_blocks_1024::2 3 # Occupied blocks per task id system.cpu.dtb_walker_cache.tags.occ_task_id_percent::1024 0.937500 # Percentage of cache occupancy per task id -system.cpu.dtb_walker_cache.tags.tag_accesses 455451 # Number of tag accesses -system.cpu.dtb_walker_cache.tags.data_accesses 455451 # Number of data accesses -system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 116283 # number of ReadReq hits -system.cpu.dtb_walker_cache.ReadReq_hits::total 116283 # number of ReadReq hits -system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 116283 # number of demand (read+write) hits -system.cpu.dtb_walker_cache.demand_hits::total 116283 # number of demand (read+write) hits -system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 116283 # number of overall hits -system.cpu.dtb_walker_cache.overall_hits::total 116283 # number of overall hits -system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 74295 # number of ReadReq misses -system.cpu.dtb_walker_cache.ReadReq_misses::total 74295 # number of ReadReq misses -system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 74295 # number of demand (read+write) misses -system.cpu.dtb_walker_cache.demand_misses::total 74295 # number of demand (read+write) misses -system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 74295 # number of overall misses -system.cpu.dtb_walker_cache.overall_misses::total 74295 # number of overall misses -system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 915742192 # number of ReadReq miss cycles -system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 915742192 # number of ReadReq miss cycles -system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 915742192 # number of demand (read+write) miss cycles -system.cpu.dtb_walker_cache.demand_miss_latency::total 915742192 # number of demand (read+write) miss cycles -system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 915742192 # number of overall miss cycles -system.cpu.dtb_walker_cache.overall_miss_latency::total 915742192 # number of overall miss cycles -system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 190578 # number of ReadReq accesses(hits+misses) -system.cpu.dtb_walker_cache.ReadReq_accesses::total 190578 # number of ReadReq accesses(hits+misses) -system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 190578 # number of demand (read+write) accesses -system.cpu.dtb_walker_cache.demand_accesses::total 190578 # number of demand (read+write) accesses -system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 190578 # number of overall (read+write) accesses -system.cpu.dtb_walker_cache.overall_accesses::total 190578 # number of overall (read+write) accesses -system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.389840 # miss rate for ReadReq accesses -system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.389840 # miss rate for ReadReq accesses -system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.389840 # miss rate for demand accesses -system.cpu.dtb_walker_cache.demand_miss_rate::total 0.389840 # miss rate for demand accesses -system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.389840 # miss rate for overall accesses -system.cpu.dtb_walker_cache.overall_miss_rate::total 0.389840 # miss rate for overall accesses -system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 12325.758019 # average ReadReq miss latency -system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 12325.758019 # average ReadReq miss latency -system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 12325.758019 # average overall miss latency -system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 12325.758019 # average overall miss latency -system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 12325.758019 # average overall miss latency -system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 12325.758019 # average overall miss latency +system.cpu.dtb_walker_cache.tags.tag_accesses 1086216 # Number of tag accesses +system.cpu.dtb_walker_cache.tags.data_accesses 1086216 # Number of data accesses +system.cpu.dtb_walker_cache.ReadReq_hits::cpu.dtb.walker 319137 # number of ReadReq hits +system.cpu.dtb_walker_cache.ReadReq_hits::total 319137 # number of ReadReq hits +system.cpu.dtb_walker_cache.demand_hits::cpu.dtb.walker 319137 # number of demand (read+write) hits +system.cpu.dtb_walker_cache.demand_hits::total 319137 # number of demand (read+write) hits +system.cpu.dtb_walker_cache.overall_hits::cpu.dtb.walker 319137 # number of overall hits +system.cpu.dtb_walker_cache.overall_hits::total 319137 # number of overall hits +system.cpu.dtb_walker_cache.ReadReq_misses::cpu.dtb.walker 149314 # number of ReadReq misses +system.cpu.dtb_walker_cache.ReadReq_misses::total 149314 # number of ReadReq misses +system.cpu.dtb_walker_cache.demand_misses::cpu.dtb.walker 149314 # number of demand (read+write) misses +system.cpu.dtb_walker_cache.demand_misses::total 149314 # number of demand (read+write) misses +system.cpu.dtb_walker_cache.overall_misses::cpu.dtb.walker 149314 # number of overall misses +system.cpu.dtb_walker_cache.overall_misses::total 149314 # number of overall misses +system.cpu.dtb_walker_cache.ReadReq_miss_latency::cpu.dtb.walker 1956836500 # number of ReadReq miss cycles +system.cpu.dtb_walker_cache.ReadReq_miss_latency::total 1956836500 # number of ReadReq miss cycles +system.cpu.dtb_walker_cache.demand_miss_latency::cpu.dtb.walker 1956836500 # number of demand (read+write) miss cycles +system.cpu.dtb_walker_cache.demand_miss_latency::total 1956836500 # number of demand (read+write) miss cycles +system.cpu.dtb_walker_cache.overall_miss_latency::cpu.dtb.walker 1956836500 # number of overall miss cycles +system.cpu.dtb_walker_cache.overall_miss_latency::total 1956836500 # number of overall miss cycles +system.cpu.dtb_walker_cache.ReadReq_accesses::cpu.dtb.walker 468451 # number of ReadReq accesses(hits+misses) +system.cpu.dtb_walker_cache.ReadReq_accesses::total 468451 # number of ReadReq accesses(hits+misses) +system.cpu.dtb_walker_cache.demand_accesses::cpu.dtb.walker 468451 # number of demand (read+write) accesses +system.cpu.dtb_walker_cache.demand_accesses::total 468451 # number of demand (read+write) accesses +system.cpu.dtb_walker_cache.overall_accesses::cpu.dtb.walker 468451 # number of overall (read+write) accesses +system.cpu.dtb_walker_cache.overall_accesses::total 468451 # number of overall (read+write) accesses +system.cpu.dtb_walker_cache.ReadReq_miss_rate::cpu.dtb.walker 0.318740 # miss rate for ReadReq accesses +system.cpu.dtb_walker_cache.ReadReq_miss_rate::total 0.318740 # miss rate for ReadReq accesses +system.cpu.dtb_walker_cache.demand_miss_rate::cpu.dtb.walker 0.318740 # miss rate for demand accesses +system.cpu.dtb_walker_cache.demand_miss_rate::total 0.318740 # miss rate for demand accesses +system.cpu.dtb_walker_cache.overall_miss_rate::cpu.dtb.walker 0.318740 # miss rate for overall accesses +system.cpu.dtb_walker_cache.overall_miss_rate::total 0.318740 # miss rate for overall accesses +system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::cpu.dtb.walker 13105.512544 # average ReadReq miss latency +system.cpu.dtb_walker_cache.ReadReq_avg_miss_latency::total 13105.512544 # average ReadReq miss latency +system.cpu.dtb_walker_cache.demand_avg_miss_latency::cpu.dtb.walker 13105.512544 # average overall miss latency +system.cpu.dtb_walker_cache.demand_avg_miss_latency::total 13105.512544 # average overall miss latency +system.cpu.dtb_walker_cache.overall_avg_miss_latency::cpu.dtb.walker 13105.512544 # average overall miss latency +system.cpu.dtb_walker_cache.overall_avg_miss_latency::total 13105.512544 # average overall miss latency system.cpu.dtb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.dtb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.dtb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.dtb_walker_cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.dtb_walker_cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.dtb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.dtb_walker_cache.fast_writes 0 # number of fast writes performed -system.cpu.dtb_walker_cache.cache_copies 0 # number of cache copies performed -system.cpu.dtb_walker_cache.writebacks::writebacks 20236 # number of writebacks -system.cpu.dtb_walker_cache.writebacks::total 20236 # number of writebacks -system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 74295 # number of ReadReq MSHR misses -system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 74295 # number of ReadReq MSHR misses -system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 74295 # number of demand (read+write) MSHR misses -system.cpu.dtb_walker_cache.demand_mshr_misses::total 74295 # number of demand (read+write) MSHR misses -system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 74295 # number of overall MSHR misses -system.cpu.dtb_walker_cache.overall_mshr_misses::total 74295 # number of overall MSHR misses -system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 767004478 # number of ReadReq MSHR miss cycles -system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 767004478 # number of ReadReq MSHR miss cycles -system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 767004478 # number of demand (read+write) MSHR miss cycles -system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 767004478 # number of demand (read+write) MSHR miss cycles -system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 767004478 # number of overall MSHR miss cycles -system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 767004478 # number of overall MSHR miss cycles -system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.389840 # mshr miss rate for ReadReq accesses -system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.389840 # mshr miss rate for ReadReq accesses -system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.389840 # mshr miss rate for demand accesses -system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.389840 # mshr miss rate for demand accesses -system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.389840 # mshr miss rate for overall accesses -system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.389840 # mshr miss rate for overall accesses -system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 10323.769810 # average ReadReq mshr miss latency -system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 10323.769810 # average ReadReq mshr miss latency -system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 10323.769810 # average overall mshr miss latency -system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 10323.769810 # average overall mshr miss latency -system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 10323.769810 # average overall mshr miss latency -system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 10323.769810 # average overall mshr miss latency -system.cpu.dtb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.icache.tags.replacements 1000725 # number of replacements -system.cpu.icache.tags.tagsinuse 510.147155 # Cycle average of tags in use -system.cpu.icache.tags.total_refs 8133580 # Total number of references to valid blocks. -system.cpu.icache.tags.sampled_refs 1001237 # Sample count of references to valid blocks. -system.cpu.icache.tags.avg_refs 8.123531 # Average number of references to valid blocks. -system.cpu.icache.tags.warmup_cycle 147645528250 # Cycle when the warmup percentage was hit. -system.cpu.icache.tags.occ_blocks::cpu.inst 510.147155 # Average occupied blocks per requestor -system.cpu.icache.tags.occ_percent::cpu.inst 0.996381 # Average percentage of cache occupancy -system.cpu.icache.tags.occ_percent::total 0.996381 # Average percentage of cache occupancy +system.cpu.dtb_walker_cache.writebacks::writebacks 35466 # number of writebacks +system.cpu.dtb_walker_cache.writebacks::total 35466 # number of writebacks +system.cpu.dtb_walker_cache.ReadReq_mshr_misses::cpu.dtb.walker 149314 # number of ReadReq MSHR misses +system.cpu.dtb_walker_cache.ReadReq_mshr_misses::total 149314 # number of ReadReq MSHR misses +system.cpu.dtb_walker_cache.demand_mshr_misses::cpu.dtb.walker 149314 # number of demand (read+write) MSHR misses +system.cpu.dtb_walker_cache.demand_mshr_misses::total 149314 # number of demand (read+write) MSHR misses +system.cpu.dtb_walker_cache.overall_mshr_misses::cpu.dtb.walker 149314 # number of overall MSHR misses +system.cpu.dtb_walker_cache.overall_mshr_misses::total 149314 # number of overall MSHR misses +system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 1807522500 # number of ReadReq MSHR miss cycles +system.cpu.dtb_walker_cache.ReadReq_mshr_miss_latency::total 1807522500 # number of ReadReq MSHR miss cycles +system.cpu.dtb_walker_cache.demand_mshr_miss_latency::cpu.dtb.walker 1807522500 # number of demand (read+write) MSHR miss cycles +system.cpu.dtb_walker_cache.demand_mshr_miss_latency::total 1807522500 # number of demand (read+write) MSHR miss cycles +system.cpu.dtb_walker_cache.overall_mshr_miss_latency::cpu.dtb.walker 1807522500 # number of overall MSHR miss cycles +system.cpu.dtb_walker_cache.overall_mshr_miss_latency::total 1807522500 # number of overall MSHR miss cycles +system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.318740 # mshr miss rate for ReadReq accesses +system.cpu.dtb_walker_cache.ReadReq_mshr_miss_rate::total 0.318740 # mshr miss rate for ReadReq accesses +system.cpu.dtb_walker_cache.demand_mshr_miss_rate::cpu.dtb.walker 0.318740 # mshr miss rate for demand accesses +system.cpu.dtb_walker_cache.demand_mshr_miss_rate::total 0.318740 # mshr miss rate for demand accesses +system.cpu.dtb_walker_cache.overall_mshr_miss_rate::cpu.dtb.walker 0.318740 # mshr miss rate for overall accesses +system.cpu.dtb_walker_cache.overall_mshr_miss_rate::total 0.318740 # mshr miss rate for overall accesses +system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 12105.512544 # average ReadReq mshr miss latency +system.cpu.dtb_walker_cache.ReadReq_avg_mshr_miss_latency::total 12105.512544 # average ReadReq mshr miss latency +system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 12105.512544 # average overall mshr miss latency +system.cpu.dtb_walker_cache.demand_avg_mshr_miss_latency::total 12105.512544 # average overall mshr miss latency +system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 12105.512544 # average overall mshr miss latency +system.cpu.dtb_walker_cache.overall_avg_mshr_miss_latency::total 12105.512544 # average overall mshr miss latency +system.cpu.icache.tags.replacements 1273398 # number of replacements +system.cpu.icache.tags.tagsinuse 510.770567 # Cycle average of tags in use +system.cpu.icache.tags.total_refs 11313989 # Total number of references to valid blocks. +system.cpu.icache.tags.sampled_refs 1273910 # Sample count of references to valid blocks. +system.cpu.icache.tags.avg_refs 8.881310 # Average number of references to valid blocks. +system.cpu.icache.tags.warmup_cycle 150946764500 # Cycle when the warmup percentage was hit. +system.cpu.icache.tags.occ_blocks::cpu.inst 510.770567 # Average occupied blocks per requestor +system.cpu.icache.tags.occ_percent::cpu.inst 0.997599 # Average percentage of cache occupancy +system.cpu.icache.tags.occ_percent::total 0.997599 # Average percentage of cache occupancy system.cpu.icache.tags.occ_task_id_blocks::1024 512 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::0 118 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::1 203 # Occupied blocks per task id -system.cpu.icache.tags.age_task_id_blocks_1024::2 191 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::0 120 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::1 238 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::2 151 # Occupied blocks per task id +system.cpu.icache.tags.age_task_id_blocks_1024::3 3 # Occupied blocks per task id system.cpu.icache.tags.occ_task_id_percent::1024 1 # Percentage of cache occupancy per task id -system.cpu.icache.tags.tag_accesses 10200177 # Number of tag accesses -system.cpu.icache.tags.data_accesses 10200177 # Number of data accesses -system.cpu.icache.ReadReq_hits::cpu.inst 8133580 # number of ReadReq hits -system.cpu.icache.ReadReq_hits::total 8133580 # number of ReadReq hits -system.cpu.icache.demand_hits::cpu.inst 8133580 # number of demand (read+write) hits -system.cpu.icache.demand_hits::total 8133580 # number of demand (read+write) hits -system.cpu.icache.overall_hits::cpu.inst 8133580 # number of overall hits -system.cpu.icache.overall_hits::total 8133580 # number of overall hits -system.cpu.icache.ReadReq_misses::cpu.inst 1065313 # number of ReadReq misses -system.cpu.icache.ReadReq_misses::total 1065313 # number of ReadReq misses -system.cpu.icache.demand_misses::cpu.inst 1065313 # number of demand (read+write) misses -system.cpu.icache.demand_misses::total 1065313 # number of demand (read+write) misses -system.cpu.icache.overall_misses::cpu.inst 1065313 # number of overall misses -system.cpu.icache.overall_misses::total 1065313 # number of overall misses -system.cpu.icache.ReadReq_miss_latency::cpu.inst 14771324125 # number of ReadReq miss cycles -system.cpu.icache.ReadReq_miss_latency::total 14771324125 # number of ReadReq miss cycles -system.cpu.icache.demand_miss_latency::cpu.inst 14771324125 # number of demand (read+write) miss cycles -system.cpu.icache.demand_miss_latency::total 14771324125 # number of demand (read+write) miss cycles -system.cpu.icache.overall_miss_latency::cpu.inst 14771324125 # number of overall miss cycles -system.cpu.icache.overall_miss_latency::total 14771324125 # number of overall miss cycles -system.cpu.icache.ReadReq_accesses::cpu.inst 9198893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.ReadReq_accesses::total 9198893 # number of ReadReq accesses(hits+misses) -system.cpu.icache.demand_accesses::cpu.inst 9198893 # number of demand (read+write) accesses -system.cpu.icache.demand_accesses::total 9198893 # number of demand (read+write) accesses -system.cpu.icache.overall_accesses::cpu.inst 9198893 # number of overall (read+write) accesses -system.cpu.icache.overall_accesses::total 9198893 # number of overall (read+write) accesses -system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.115809 # miss rate for ReadReq accesses -system.cpu.icache.ReadReq_miss_rate::total 0.115809 # miss rate for ReadReq accesses -system.cpu.icache.demand_miss_rate::cpu.inst 0.115809 # miss rate for demand accesses -system.cpu.icache.demand_miss_rate::total 0.115809 # miss rate for demand accesses -system.cpu.icache.overall_miss_rate::cpu.inst 0.115809 # miss rate for overall accesses -system.cpu.icache.overall_miss_rate::total 0.115809 # miss rate for overall accesses -system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 13865.712823 # average ReadReq miss latency -system.cpu.icache.ReadReq_avg_miss_latency::total 13865.712823 # average ReadReq miss latency -system.cpu.icache.demand_avg_miss_latency::cpu.inst 13865.712823 # average overall miss latency -system.cpu.icache.demand_avg_miss_latency::total 13865.712823 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::cpu.inst 13865.712823 # average overall miss latency -system.cpu.icache.overall_avg_miss_latency::total 13865.712823 # average overall miss latency -system.cpu.icache.blocked_cycles::no_mshrs 6681 # number of cycles access was blocked -system.cpu.icache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.cpu.icache.blocked::no_mshrs 268 # number of cycles access was blocked -system.cpu.icache.blocked::no_targets 0 # number of cycles access was blocked -system.cpu.icache.avg_blocked_cycles::no_mshrs 24.929104 # average number of cycles each access was blocked -system.cpu.icache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.icache.fast_writes 0 # number of fast writes performed -system.cpu.icache.cache_copies 0 # number of cache copies performed -system.cpu.icache.ReadReq_mshr_hits::cpu.inst 64029 # number of ReadReq MSHR hits -system.cpu.icache.ReadReq_mshr_hits::total 64029 # number of ReadReq MSHR hits -system.cpu.icache.demand_mshr_hits::cpu.inst 64029 # number of demand (read+write) MSHR hits -system.cpu.icache.demand_mshr_hits::total 64029 # number of demand (read+write) MSHR hits -system.cpu.icache.overall_mshr_hits::cpu.inst 64029 # number of overall MSHR hits -system.cpu.icache.overall_mshr_hits::total 64029 # number of overall MSHR hits -system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1001284 # number of ReadReq MSHR misses -system.cpu.icache.ReadReq_mshr_misses::total 1001284 # number of ReadReq MSHR misses -system.cpu.icache.demand_mshr_misses::cpu.inst 1001284 # number of demand (read+write) MSHR misses -system.cpu.icache.demand_mshr_misses::total 1001284 # number of demand (read+write) MSHR misses -system.cpu.icache.overall_mshr_misses::cpu.inst 1001284 # number of overall MSHR misses -system.cpu.icache.overall_mshr_misses::total 1001284 # number of overall MSHR misses -system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 12122903243 # number of ReadReq MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_latency::total 12122903243 # number of ReadReq MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::cpu.inst 12122903243 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.demand_mshr_miss_latency::total 12122903243 # number of demand (read+write) MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::cpu.inst 12122903243 # number of overall MSHR miss cycles -system.cpu.icache.overall_mshr_miss_latency::total 12122903243 # number of overall MSHR miss cycles -system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.108848 # mshr miss rate for ReadReq accesses -system.cpu.icache.ReadReq_mshr_miss_rate::total 0.108848 # mshr miss rate for ReadReq accesses -system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.108848 # mshr miss rate for demand accesses -system.cpu.icache.demand_mshr_miss_rate::total 0.108848 # mshr miss rate for demand accesses -system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.108848 # mshr miss rate for overall accesses -system.cpu.icache.overall_mshr_miss_rate::total 0.108848 # mshr miss rate for overall accesses -system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 12107.357396 # average ReadReq mshr miss latency -system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 12107.357396 # average ReadReq mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 12107.357396 # average overall mshr miss latency -system.cpu.icache.demand_avg_mshr_miss_latency::total 12107.357396 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 12107.357396 # average overall mshr miss latency -system.cpu.icache.overall_avg_mshr_miss_latency::total 12107.357396 # average overall mshr miss latency -system.cpu.icache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.itb_walker_cache.tags.replacements 14176 # number of replacements -system.cpu.itb_walker_cache.tags.tagsinuse 6.015804 # Cycle average of tags in use -system.cpu.itb_walker_cache.tags.total_refs 26673 # Total number of references to valid blocks. -system.cpu.itb_walker_cache.tags.sampled_refs 14191 # Sample count of references to valid blocks. -system.cpu.itb_walker_cache.tags.avg_refs 1.879572 # Average number of references to valid blocks. -system.cpu.itb_walker_cache.tags.warmup_cycle 5101167924000 # Cycle when the warmup percentage was hit. -system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 6.015804 # Average occupied blocks per requestor -system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.375988 # Average percentage of cache occupancy -system.cpu.itb_walker_cache.tags.occ_percent::total 0.375988 # Average percentage of cache occupancy -system.cpu.itb_walker_cache.tags.occ_task_id_blocks::1024 15 # Occupied blocks per task id -system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::0 7 # Occupied blocks per task id -system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::1 4 # Occupied blocks per task id -system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::2 4 # Occupied blocks per task id -system.cpu.itb_walker_cache.tags.occ_task_id_percent::1024 0.937500 # Percentage of cache occupancy per task id -system.cpu.itb_walker_cache.tags.tag_accesses 98532 # Number of tag accesses -system.cpu.itb_walker_cache.tags.data_accesses 98532 # Number of data accesses -system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 26674 # number of ReadReq hits -system.cpu.itb_walker_cache.ReadReq_hits::total 26674 # number of ReadReq hits +system.cpu.icache.tags.tag_accesses 14031709 # Number of tag accesses +system.cpu.icache.tags.data_accesses 14031709 # Number of data accesses +system.cpu.icache.ReadReq_hits::cpu.inst 11313989 # number of ReadReq hits +system.cpu.icache.ReadReq_hits::total 11313989 # number of ReadReq hits +system.cpu.icache.demand_hits::cpu.inst 11313989 # number of demand (read+write) hits +system.cpu.icache.demand_hits::total 11313989 # number of demand (read+write) hits +system.cpu.icache.overall_hits::cpu.inst 11313989 # number of overall hits +system.cpu.icache.overall_hits::total 11313989 # number of overall hits +system.cpu.icache.ReadReq_misses::cpu.inst 1443748 # number of ReadReq misses +system.cpu.icache.ReadReq_misses::total 1443748 # number of ReadReq misses +system.cpu.icache.demand_misses::cpu.inst 1443748 # number of demand (read+write) misses +system.cpu.icache.demand_misses::total 1443748 # number of demand (read+write) misses +system.cpu.icache.overall_misses::cpu.inst 1443748 # number of overall misses +system.cpu.icache.overall_misses::total 1443748 # number of overall misses +system.cpu.icache.ReadReq_miss_latency::cpu.inst 20254966986 # number of ReadReq miss cycles +system.cpu.icache.ReadReq_miss_latency::total 20254966986 # number of ReadReq miss cycles +system.cpu.icache.demand_miss_latency::cpu.inst 20254966986 # number of demand (read+write) miss cycles +system.cpu.icache.demand_miss_latency::total 20254966986 # number of demand (read+write) miss cycles +system.cpu.icache.overall_miss_latency::cpu.inst 20254966986 # number of overall miss cycles +system.cpu.icache.overall_miss_latency::total 20254966986 # number of overall miss cycles +system.cpu.icache.ReadReq_accesses::cpu.inst 12757737 # number of ReadReq accesses(hits+misses) +system.cpu.icache.ReadReq_accesses::total 12757737 # number of ReadReq accesses(hits+misses) +system.cpu.icache.demand_accesses::cpu.inst 12757737 # number of demand (read+write) accesses +system.cpu.icache.demand_accesses::total 12757737 # number of demand (read+write) accesses +system.cpu.icache.overall_accesses::cpu.inst 12757737 # number of overall (read+write) accesses +system.cpu.icache.overall_accesses::total 12757737 # number of overall (read+write) accesses +system.cpu.icache.ReadReq_miss_rate::cpu.inst 0.113166 # miss rate for ReadReq accesses +system.cpu.icache.ReadReq_miss_rate::total 0.113166 # miss rate for ReadReq accesses +system.cpu.icache.demand_miss_rate::cpu.inst 0.113166 # miss rate for demand accesses +system.cpu.icache.demand_miss_rate::total 0.113166 # miss rate for demand accesses +system.cpu.icache.overall_miss_rate::cpu.inst 0.113166 # miss rate for overall accesses +system.cpu.icache.overall_miss_rate::total 0.113166 # miss rate for overall accesses +system.cpu.icache.ReadReq_avg_miss_latency::cpu.inst 14029.433797 # average ReadReq miss latency +system.cpu.icache.ReadReq_avg_miss_latency::total 14029.433797 # average ReadReq miss latency +system.cpu.icache.demand_avg_miss_latency::cpu.inst 14029.433797 # average overall miss latency +system.cpu.icache.demand_avg_miss_latency::total 14029.433797 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::cpu.inst 14029.433797 # average overall miss latency +system.cpu.icache.overall_avg_miss_latency::total 14029.433797 # average overall miss latency +system.cpu.icache.blocked_cycles::no_mshrs 10512 # number of cycles access was blocked +system.cpu.icache.blocked_cycles::no_targets 700 # number of cycles access was blocked +system.cpu.icache.blocked::no_mshrs 591 # number of cycles access was blocked +system.cpu.icache.blocked::no_targets 3 # number of cycles access was blocked +system.cpu.icache.avg_blocked_cycles::no_mshrs 17.786802 # average number of cycles each access was blocked +system.cpu.icache.avg_blocked_cycles::no_targets 233.333333 # average number of cycles each access was blocked +system.cpu.icache.writebacks::writebacks 1273398 # number of writebacks +system.cpu.icache.writebacks::total 1273398 # number of writebacks +system.cpu.icache.ReadReq_mshr_hits::cpu.inst 169776 # number of ReadReq MSHR hits +system.cpu.icache.ReadReq_mshr_hits::total 169776 # number of ReadReq MSHR hits +system.cpu.icache.demand_mshr_hits::cpu.inst 169776 # number of demand (read+write) MSHR hits +system.cpu.icache.demand_mshr_hits::total 169776 # number of demand (read+write) MSHR hits +system.cpu.icache.overall_mshr_hits::cpu.inst 169776 # number of overall MSHR hits +system.cpu.icache.overall_mshr_hits::total 169776 # number of overall MSHR hits +system.cpu.icache.ReadReq_mshr_misses::cpu.inst 1273972 # number of ReadReq MSHR misses +system.cpu.icache.ReadReq_mshr_misses::total 1273972 # number of ReadReq MSHR misses +system.cpu.icache.demand_mshr_misses::cpu.inst 1273972 # number of demand (read+write) MSHR misses +system.cpu.icache.demand_mshr_misses::total 1273972 # number of demand (read+write) MSHR misses +system.cpu.icache.overall_mshr_misses::cpu.inst 1273972 # number of overall MSHR misses +system.cpu.icache.overall_mshr_misses::total 1273972 # number of overall MSHR misses +system.cpu.icache.ReadReq_mshr_miss_latency::cpu.inst 17329222989 # number of ReadReq MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_latency::total 17329222989 # number of ReadReq MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::cpu.inst 17329222989 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.demand_mshr_miss_latency::total 17329222989 # number of demand (read+write) MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::cpu.inst 17329222989 # number of overall MSHR miss cycles +system.cpu.icache.overall_mshr_miss_latency::total 17329222989 # number of overall MSHR miss cycles +system.cpu.icache.ReadReq_mshr_miss_rate::cpu.inst 0.099859 # mshr miss rate for ReadReq accesses +system.cpu.icache.ReadReq_mshr_miss_rate::total 0.099859 # mshr miss rate for ReadReq accesses +system.cpu.icache.demand_mshr_miss_rate::cpu.inst 0.099859 # mshr miss rate for demand accesses +system.cpu.icache.demand_mshr_miss_rate::total 0.099859 # mshr miss rate for demand accesses +system.cpu.icache.overall_mshr_miss_rate::cpu.inst 0.099859 # mshr miss rate for overall accesses +system.cpu.icache.overall_mshr_miss_rate::total 0.099859 # mshr miss rate for overall accesses +system.cpu.icache.ReadReq_avg_mshr_miss_latency::cpu.inst 13602.514803 # average ReadReq mshr miss latency +system.cpu.icache.ReadReq_avg_mshr_miss_latency::total 13602.514803 # average ReadReq mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::cpu.inst 13602.514803 # average overall mshr miss latency +system.cpu.icache.demand_avg_mshr_miss_latency::total 13602.514803 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::cpu.inst 13602.514803 # average overall mshr miss latency +system.cpu.icache.overall_avg_mshr_miss_latency::total 13602.514803 # average overall mshr miss latency +system.cpu.itb_walker_cache.tags.replacements 15042 # number of replacements +system.cpu.itb_walker_cache.tags.tagsinuse 8.049036 # Cycle average of tags in use +system.cpu.itb_walker_cache.tags.total_refs 49432 # Total number of references to valid blocks. +system.cpu.itb_walker_cache.tags.sampled_refs 15055 # Sample count of references to valid blocks. +system.cpu.itb_walker_cache.tags.avg_refs 3.283427 # Average number of references to valid blocks. +system.cpu.itb_walker_cache.tags.warmup_cycle 5151195295500 # Cycle when the warmup percentage was hit. +system.cpu.itb_walker_cache.tags.occ_blocks::cpu.itb.walker 8.049036 # Average occupied blocks per requestor +system.cpu.itb_walker_cache.tags.occ_percent::cpu.itb.walker 0.503065 # Average percentage of cache occupancy +system.cpu.itb_walker_cache.tags.occ_percent::total 0.503065 # Average percentage of cache occupancy +system.cpu.itb_walker_cache.tags.occ_task_id_blocks::1024 13 # Occupied blocks per task id +system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::0 5 # Occupied blocks per task id +system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::1 5 # Occupied blocks per task id +system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::2 2 # Occupied blocks per task id +system.cpu.itb_walker_cache.tags.age_task_id_blocks_1024::3 1 # Occupied blocks per task id +system.cpu.itb_walker_cache.tags.occ_task_id_percent::1024 0.812500 # Percentage of cache occupancy per task id +system.cpu.itb_walker_cache.tags.tag_accesses 146624 # Number of tag accesses +system.cpu.itb_walker_cache.tags.data_accesses 146624 # Number of data accesses +system.cpu.itb_walker_cache.ReadReq_hits::cpu.itb.walker 49439 # number of ReadReq hits +system.cpu.itb_walker_cache.ReadReq_hits::total 49439 # number of ReadReq hits system.cpu.itb_walker_cache.WriteReq_hits::cpu.itb.walker 2 # number of WriteReq hits system.cpu.itb_walker_cache.WriteReq_hits::total 2 # number of WriteReq hits -system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 26676 # number of demand (read+write) hits -system.cpu.itb_walker_cache.demand_hits::total 26676 # number of demand (read+write) hits -system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 26676 # number of overall hits -system.cpu.itb_walker_cache.overall_hits::total 26676 # number of overall hits -system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 15060 # number of ReadReq misses -system.cpu.itb_walker_cache.ReadReq_misses::total 15060 # number of ReadReq misses -system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 15060 # number of demand (read+write) misses -system.cpu.itb_walker_cache.demand_misses::total 15060 # number of demand (read+write) misses -system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 15060 # number of overall misses -system.cpu.itb_walker_cache.overall_misses::total 15060 # number of overall misses -system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 174774993 # number of ReadReq miss cycles -system.cpu.itb_walker_cache.ReadReq_miss_latency::total 174774993 # number of ReadReq miss cycles -system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 174774993 # number of demand (read+write) miss cycles -system.cpu.itb_walker_cache.demand_miss_latency::total 174774993 # number of demand (read+write) miss cycles -system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 174774993 # number of overall miss cycles -system.cpu.itb_walker_cache.overall_miss_latency::total 174774993 # number of overall miss cycles -system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 41734 # number of ReadReq accesses(hits+misses) -system.cpu.itb_walker_cache.ReadReq_accesses::total 41734 # number of ReadReq accesses(hits+misses) +system.cpu.itb_walker_cache.demand_hits::cpu.itb.walker 49441 # number of demand (read+write) hits +system.cpu.itb_walker_cache.demand_hits::total 49441 # number of demand (read+write) hits +system.cpu.itb_walker_cache.overall_hits::cpu.itb.walker 49441 # number of overall hits +system.cpu.itb_walker_cache.overall_hits::total 49441 # number of overall hits +system.cpu.itb_walker_cache.ReadReq_misses::cpu.itb.walker 15914 # number of ReadReq misses +system.cpu.itb_walker_cache.ReadReq_misses::total 15914 # number of ReadReq misses +system.cpu.itb_walker_cache.demand_misses::cpu.itb.walker 15914 # number of demand (read+write) misses +system.cpu.itb_walker_cache.demand_misses::total 15914 # number of demand (read+write) misses +system.cpu.itb_walker_cache.overall_misses::cpu.itb.walker 15914 # number of overall misses +system.cpu.itb_walker_cache.overall_misses::total 15914 # number of overall misses +system.cpu.itb_walker_cache.ReadReq_miss_latency::cpu.itb.walker 193233000 # number of ReadReq miss cycles +system.cpu.itb_walker_cache.ReadReq_miss_latency::total 193233000 # number of ReadReq miss cycles +system.cpu.itb_walker_cache.demand_miss_latency::cpu.itb.walker 193233000 # number of demand (read+write) miss cycles +system.cpu.itb_walker_cache.demand_miss_latency::total 193233000 # number of demand (read+write) miss cycles +system.cpu.itb_walker_cache.overall_miss_latency::cpu.itb.walker 193233000 # number of overall miss cycles +system.cpu.itb_walker_cache.overall_miss_latency::total 193233000 # number of overall miss cycles +system.cpu.itb_walker_cache.ReadReq_accesses::cpu.itb.walker 65353 # number of ReadReq accesses(hits+misses) +system.cpu.itb_walker_cache.ReadReq_accesses::total 65353 # number of ReadReq accesses(hits+misses) system.cpu.itb_walker_cache.WriteReq_accesses::cpu.itb.walker 2 # number of WriteReq accesses(hits+misses) system.cpu.itb_walker_cache.WriteReq_accesses::total 2 # number of WriteReq accesses(hits+misses) -system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 41736 # number of demand (read+write) accesses -system.cpu.itb_walker_cache.demand_accesses::total 41736 # number of demand (read+write) accesses -system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 41736 # number of overall (read+write) accesses -system.cpu.itb_walker_cache.overall_accesses::total 41736 # number of overall (read+write) accesses -system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.360857 # miss rate for ReadReq accesses -system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.360857 # miss rate for ReadReq accesses -system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.360840 # miss rate for demand accesses -system.cpu.itb_walker_cache.demand_miss_rate::total 0.360840 # miss rate for demand accesses -system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.360840 # miss rate for overall accesses -system.cpu.itb_walker_cache.overall_miss_rate::total 0.360840 # miss rate for overall accesses -system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 11605.245219 # average ReadReq miss latency -system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 11605.245219 # average ReadReq miss latency -system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 11605.245219 # average overall miss latency -system.cpu.itb_walker_cache.demand_avg_miss_latency::total 11605.245219 # average overall miss latency -system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 11605.245219 # average overall miss latency -system.cpu.itb_walker_cache.overall_avg_miss_latency::total 11605.245219 # average overall miss latency +system.cpu.itb_walker_cache.demand_accesses::cpu.itb.walker 65355 # number of demand (read+write) accesses +system.cpu.itb_walker_cache.demand_accesses::total 65355 # number of demand (read+write) accesses +system.cpu.itb_walker_cache.overall_accesses::cpu.itb.walker 65355 # number of overall (read+write) accesses +system.cpu.itb_walker_cache.overall_accesses::total 65355 # number of overall (read+write) accesses +system.cpu.itb_walker_cache.ReadReq_miss_rate::cpu.itb.walker 0.243508 # miss rate for ReadReq accesses +system.cpu.itb_walker_cache.ReadReq_miss_rate::total 0.243508 # miss rate for ReadReq accesses +system.cpu.itb_walker_cache.demand_miss_rate::cpu.itb.walker 0.243501 # miss rate for demand accesses +system.cpu.itb_walker_cache.demand_miss_rate::total 0.243501 # miss rate for demand accesses +system.cpu.itb_walker_cache.overall_miss_rate::cpu.itb.walker 0.243501 # miss rate for overall accesses +system.cpu.itb_walker_cache.overall_miss_rate::total 0.243501 # miss rate for overall accesses +system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::cpu.itb.walker 12142.327510 # average ReadReq miss latency +system.cpu.itb_walker_cache.ReadReq_avg_miss_latency::total 12142.327510 # average ReadReq miss latency +system.cpu.itb_walker_cache.demand_avg_miss_latency::cpu.itb.walker 12142.327510 # average overall miss latency +system.cpu.itb_walker_cache.demand_avg_miss_latency::total 12142.327510 # average overall miss latency +system.cpu.itb_walker_cache.overall_avg_miss_latency::cpu.itb.walker 12142.327510 # average overall miss latency +system.cpu.itb_walker_cache.overall_avg_miss_latency::total 12142.327510 # average overall miss latency system.cpu.itb_walker_cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.itb_walker_cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.itb_walker_cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.itb_walker_cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.itb_walker_cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.itb_walker_cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.itb_walker_cache.fast_writes 0 # number of fast writes performed -system.cpu.itb_walker_cache.cache_copies 0 # number of cache copies performed -system.cpu.itb_walker_cache.writebacks::writebacks 2894 # number of writebacks -system.cpu.itb_walker_cache.writebacks::total 2894 # number of writebacks -system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 15060 # number of ReadReq MSHR misses -system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 15060 # number of ReadReq MSHR misses -system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 15060 # number of demand (read+write) MSHR misses -system.cpu.itb_walker_cache.demand_mshr_misses::total 15060 # number of demand (read+write) MSHR misses -system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 15060 # number of overall MSHR misses -system.cpu.itb_walker_cache.overall_mshr_misses::total 15060 # number of overall MSHR misses -system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 144633033 # number of ReadReq MSHR miss cycles -system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 144633033 # number of ReadReq MSHR miss cycles -system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 144633033 # number of demand (read+write) MSHR miss cycles -system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 144633033 # number of demand (read+write) MSHR miss cycles -system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 144633033 # number of overall MSHR miss cycles -system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 144633033 # number of overall MSHR miss cycles -system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.360857 # mshr miss rate for ReadReq accesses -system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.360857 # mshr miss rate for ReadReq accesses -system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.360840 # mshr miss rate for demand accesses -system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.360840 # mshr miss rate for demand accesses -system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.360840 # mshr miss rate for overall accesses -system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.360840 # mshr miss rate for overall accesses -system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 9603.787052 # average ReadReq mshr miss latency -system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 9603.787052 # average ReadReq mshr miss latency -system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 9603.787052 # average overall mshr miss latency -system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 9603.787052 # average overall mshr miss latency -system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 9603.787052 # average overall mshr miss latency -system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 9603.787052 # average overall mshr miss latency -system.cpu.itb_walker_cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.l2cache.tags.replacements 113005 # number of replacements -system.cpu.l2cache.tags.tagsinuse 64819.841328 # Cycle average of tags in use -system.cpu.l2cache.tags.total_refs 3843950 # Total number of references to valid blocks. -system.cpu.l2cache.tags.sampled_refs 177067 # Sample count of references to valid blocks. -system.cpu.l2cache.tags.avg_refs 21.709014 # Average number of references to valid blocks. +system.cpu.itb_walker_cache.writebacks::writebacks 3121 # number of writebacks +system.cpu.itb_walker_cache.writebacks::total 3121 # number of writebacks +system.cpu.itb_walker_cache.ReadReq_mshr_misses::cpu.itb.walker 15914 # number of ReadReq MSHR misses +system.cpu.itb_walker_cache.ReadReq_mshr_misses::total 15914 # number of ReadReq MSHR misses +system.cpu.itb_walker_cache.demand_mshr_misses::cpu.itb.walker 15914 # number of demand (read+write) MSHR misses +system.cpu.itb_walker_cache.demand_mshr_misses::total 15914 # number of demand (read+write) MSHR misses +system.cpu.itb_walker_cache.overall_mshr_misses::cpu.itb.walker 15914 # number of overall MSHR misses +system.cpu.itb_walker_cache.overall_mshr_misses::total 15914 # number of overall MSHR misses +system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::cpu.itb.walker 177319000 # number of ReadReq MSHR miss cycles +system.cpu.itb_walker_cache.ReadReq_mshr_miss_latency::total 177319000 # number of ReadReq MSHR miss cycles +system.cpu.itb_walker_cache.demand_mshr_miss_latency::cpu.itb.walker 177319000 # number of demand (read+write) MSHR miss cycles +system.cpu.itb_walker_cache.demand_mshr_miss_latency::total 177319000 # number of demand (read+write) MSHR miss cycles +system.cpu.itb_walker_cache.overall_mshr_miss_latency::cpu.itb.walker 177319000 # number of overall MSHR miss cycles +system.cpu.itb_walker_cache.overall_mshr_miss_latency::total 177319000 # number of overall MSHR miss cycles +system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.243508 # mshr miss rate for ReadReq accesses +system.cpu.itb_walker_cache.ReadReq_mshr_miss_rate::total 0.243508 # mshr miss rate for ReadReq accesses +system.cpu.itb_walker_cache.demand_mshr_miss_rate::cpu.itb.walker 0.243501 # mshr miss rate for demand accesses +system.cpu.itb_walker_cache.demand_mshr_miss_rate::total 0.243501 # mshr miss rate for demand accesses +system.cpu.itb_walker_cache.overall_mshr_miss_rate::cpu.itb.walker 0.243501 # mshr miss rate for overall accesses +system.cpu.itb_walker_cache.overall_mshr_miss_rate::total 0.243501 # mshr miss rate for overall accesses +system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 11142.327510 # average ReadReq mshr miss latency +system.cpu.itb_walker_cache.ReadReq_avg_mshr_miss_latency::total 11142.327510 # average ReadReq mshr miss latency +system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::cpu.itb.walker 11142.327510 # average overall mshr miss latency +system.cpu.itb_walker_cache.demand_avg_mshr_miss_latency::total 11142.327510 # average overall mshr miss latency +system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::cpu.itb.walker 11142.327510 # average overall mshr miss latency +system.cpu.itb_walker_cache.overall_avg_mshr_miss_latency::total 11142.327510 # average overall mshr miss latency +system.cpu.l2cache.tags.replacements 108236 # number of replacements +system.cpu.l2cache.tags.tagsinuse 64755.938748 # Cycle average of tags in use +system.cpu.l2cache.tags.total_refs 5712490 # Total number of references to valid blocks. +system.cpu.l2cache.tags.sampled_refs 172394 # Sample count of references to valid blocks. +system.cpu.l2cache.tags.avg_refs 33.136246 # Average number of references to valid blocks. system.cpu.l2cache.tags.warmup_cycle 0 # Cycle when the warmup percentage was hit. -system.cpu.l2cache.tags.occ_blocks::writebacks 50385.421591 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 17.865695 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 0.131540 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.inst 3266.822655 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_blocks::cpu.data 11149.599847 # Average occupied blocks per requestor -system.cpu.l2cache.tags.occ_percent::writebacks 0.768821 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000273 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000002 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.inst 0.049848 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::cpu.data 0.170129 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_percent::total 0.989072 # Average percentage of cache occupancy -system.cpu.l2cache.tags.occ_task_id_blocks::1024 64062 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::0 64 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_blocks::writebacks 48931.543804 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.dtb.walker 58.288371 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.itb.walker 3.037525 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.inst 3440.033923 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_blocks::cpu.data 12323.035126 # Average occupied blocks per requestor +system.cpu.l2cache.tags.occ_percent::writebacks 0.746636 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.dtb.walker 0.000889 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.itb.walker 0.000046 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.inst 0.052491 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::cpu.data 0.188035 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_percent::total 0.988097 # Average percentage of cache occupancy +system.cpu.l2cache.tags.occ_task_id_blocks::1024 64158 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::0 63 # Occupied blocks per task id system.cpu.l2cache.tags.age_task_id_blocks_1024::1 567 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::2 3385 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::3 7409 # Occupied blocks per task id -system.cpu.l2cache.tags.age_task_id_blocks_1024::4 52637 # Occupied blocks per task id -system.cpu.l2cache.tags.occ_task_id_percent::1024 0.977509 # Percentage of cache occupancy per task id -system.cpu.l2cache.tags.tag_accesses 35098786 # Number of tag accesses -system.cpu.l2cache.tags.data_accesses 35098786 # Number of data accesses -system.cpu.l2cache.ReadReq_hits::cpu.dtb.walker 67803 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.itb.walker 12549 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.inst 984793 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::cpu.data 1337105 # number of ReadReq hits -system.cpu.l2cache.ReadReq_hits::total 2402250 # number of ReadReq hits -system.cpu.l2cache.Writeback_hits::writebacks 1584244 # number of Writeback hits -system.cpu.l2cache.Writeback_hits::total 1584244 # number of Writeback hits -system.cpu.l2cache.UpgradeReq_hits::cpu.data 297 # number of UpgradeReq hits -system.cpu.l2cache.UpgradeReq_hits::total 297 # number of UpgradeReq hits -system.cpu.l2cache.ReadExReq_hits::cpu.data 153417 # number of ReadExReq hits -system.cpu.l2cache.ReadExReq_hits::total 153417 # number of ReadExReq hits -system.cpu.l2cache.demand_hits::cpu.dtb.walker 67803 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.itb.walker 12549 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.inst 984793 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::cpu.data 1490522 # number of demand (read+write) hits -system.cpu.l2cache.demand_hits::total 2555667 # number of demand (read+write) hits -system.cpu.l2cache.overall_hits::cpu.dtb.walker 67803 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.itb.walker 12549 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.inst 984793 # number of overall hits -system.cpu.l2cache.overall_hits::cpu.data 1490522 # number of overall hits -system.cpu.l2cache.overall_hits::total 2555667 # number of overall hits -system.cpu.l2cache.ReadReq_misses::cpu.dtb.walker 65 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.itb.walker 6 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.inst 16386 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::cpu.data 35860 # number of ReadReq misses -system.cpu.l2cache.ReadReq_misses::total 52317 # number of ReadReq misses -system.cpu.l2cache.UpgradeReq_misses::cpu.data 1462 # number of UpgradeReq misses -system.cpu.l2cache.UpgradeReq_misses::total 1462 # number of UpgradeReq misses -system.cpu.l2cache.ReadExReq_misses::cpu.data 134070 # number of ReadExReq misses -system.cpu.l2cache.ReadExReq_misses::total 134070 # number of ReadExReq misses -system.cpu.l2cache.demand_misses::cpu.dtb.walker 65 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.itb.walker 6 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.inst 16386 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::cpu.data 169930 # number of demand (read+write) misses -system.cpu.l2cache.demand_misses::total 186387 # number of demand (read+write) misses -system.cpu.l2cache.overall_misses::cpu.dtb.walker 65 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.itb.walker 6 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.inst 16386 # number of overall misses -system.cpu.l2cache.overall_misses::cpu.data 169930 # number of overall misses -system.cpu.l2cache.overall_misses::total 186387 # number of overall misses -system.cpu.l2cache.ReadReq_miss_latency::cpu.dtb.walker 6099500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.itb.walker 482500 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.inst 1248819000 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::cpu.data 2837713246 # number of ReadReq miss cycles -system.cpu.l2cache.ReadReq_miss_latency::total 4093114246 # number of ReadReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 17341312 # number of UpgradeReq miss cycles -system.cpu.l2cache.UpgradeReq_miss_latency::total 17341312 # number of UpgradeReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 9351037718 # number of ReadExReq miss cycles -system.cpu.l2cache.ReadExReq_miss_latency::total 9351037718 # number of ReadExReq miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 6099500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 482500 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.inst 1248819000 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::cpu.data 12188750964 # number of demand (read+write) miss cycles -system.cpu.l2cache.demand_miss_latency::total 13444151964 # number of demand (read+write) miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 6099500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 482500 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.inst 1248819000 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::cpu.data 12188750964 # number of overall miss cycles -system.cpu.l2cache.overall_miss_latency::total 13444151964 # number of overall miss cycles -system.cpu.l2cache.ReadReq_accesses::cpu.dtb.walker 67868 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.itb.walker 12555 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.inst 1001179 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::cpu.data 1372965 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.ReadReq_accesses::total 2454567 # number of ReadReq accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::writebacks 1584244 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.Writeback_accesses::total 1584244 # number of Writeback accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1759 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.UpgradeReq_accesses::total 1759 # number of UpgradeReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::cpu.data 287487 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.ReadExReq_accesses::total 287487 # number of ReadExReq accesses(hits+misses) -system.cpu.l2cache.demand_accesses::cpu.dtb.walker 67868 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.itb.walker 12555 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.inst 1001179 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::cpu.data 1660452 # number of demand (read+write) accesses -system.cpu.l2cache.demand_accesses::total 2742054 # number of demand (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.dtb.walker 67868 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.itb.walker 12555 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.inst 1001179 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::cpu.data 1660452 # number of overall (read+write) accesses -system.cpu.l2cache.overall_accesses::total 2742054 # number of overall (read+write) accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.dtb.walker 0.000958 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.itb.walker 0.000478 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.inst 0.016367 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::cpu.data 0.026119 # miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_miss_rate::total 0.021314 # miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.831154 # miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_miss_rate::total 0.831154 # miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.466352 # miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_miss_rate::total 0.466352 # miss rate for ReadExReq accesses -system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000958 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000478 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.inst 0.016367 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::cpu.data 0.102340 # miss rate for demand accesses -system.cpu.l2cache.demand_miss_rate::total 0.067973 # miss rate for demand accesses -system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000958 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000478 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.inst 0.016367 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::cpu.data 0.102340 # miss rate for overall accesses -system.cpu.l2cache.overall_miss_rate::total 0.067973 # miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.dtb.walker 93838.461538 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.itb.walker 80416.666667 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.inst 76212.559502 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::cpu.data 79133.107808 # average ReadReq miss latency -system.cpu.l2cache.ReadReq_avg_miss_latency::total 78236.791980 # average ReadReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 11861.362517 # average UpgradeReq miss latency -system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 11861.362517 # average UpgradeReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 69747.428343 # average ReadExReq miss latency -system.cpu.l2cache.ReadExReq_avg_miss_latency::total 69747.428343 # average ReadExReq miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 93838.461538 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 80416.666667 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 76212.559502 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::cpu.data 71728.070170 # average overall miss latency -system.cpu.l2cache.demand_avg_miss_latency::total 72130.309324 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 93838.461538 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 80416.666667 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 76212.559502 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::cpu.data 71728.070170 # average overall miss latency -system.cpu.l2cache.overall_avg_miss_latency::total 72130.309324 # average overall miss latency +system.cpu.l2cache.tags.age_task_id_blocks_1024::2 2466 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::3 3980 # Occupied blocks per task id +system.cpu.l2cache.tags.age_task_id_blocks_1024::4 57082 # Occupied blocks per task id +system.cpu.l2cache.tags.occ_task_id_percent::1024 0.978973 # Percentage of cache occupancy per task id +system.cpu.l2cache.tags.tag_accesses 49981831 # Number of tag accesses +system.cpu.l2cache.tags.data_accesses 49981831 # Number of data accesses +system.cpu.l2cache.WritebackDirty_hits::writebacks 1631474 # number of WritebackDirty hits +system.cpu.l2cache.WritebackDirty_hits::total 1631474 # number of WritebackDirty hits +system.cpu.l2cache.WritebackClean_hits::writebacks 1270391 # number of WritebackClean hits +system.cpu.l2cache.WritebackClean_hits::total 1270391 # number of WritebackClean hits +system.cpu.l2cache.UpgradeReq_hits::cpu.data 340 # number of UpgradeReq hits +system.cpu.l2cache.UpgradeReq_hits::total 340 # number of UpgradeReq hits +system.cpu.l2cache.ReadExReq_hits::cpu.data 157196 # number of ReadExReq hits +system.cpu.l2cache.ReadExReq_hits::total 157196 # number of ReadExReq hits +system.cpu.l2cache.ReadCleanReq_hits::cpu.inst 1257840 # number of ReadCleanReq hits +system.cpu.l2cache.ReadCleanReq_hits::total 1257840 # number of ReadCleanReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.dtb.walker 140642 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.itb.walker 13110 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::cpu.data 1380239 # number of ReadSharedReq hits +system.cpu.l2cache.ReadSharedReq_hits::total 1533991 # number of ReadSharedReq hits +system.cpu.l2cache.demand_hits::cpu.dtb.walker 140642 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.itb.walker 13110 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.inst 1257840 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::cpu.data 1537435 # number of demand (read+write) hits +system.cpu.l2cache.demand_hits::total 2949027 # number of demand (read+write) hits +system.cpu.l2cache.overall_hits::cpu.dtb.walker 140642 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.itb.walker 13110 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.inst 1257840 # number of overall hits +system.cpu.l2cache.overall_hits::cpu.data 1537435 # number of overall hits +system.cpu.l2cache.overall_hits::total 2949027 # number of overall hits +system.cpu.l2cache.UpgradeReq_misses::cpu.data 1498 # number of UpgradeReq misses +system.cpu.l2cache.UpgradeReq_misses::total 1498 # number of UpgradeReq misses +system.cpu.l2cache.ReadExReq_misses::cpu.data 127805 # number of ReadExReq misses +system.cpu.l2cache.ReadExReq_misses::total 127805 # number of ReadExReq misses +system.cpu.l2cache.ReadCleanReq_misses::cpu.inst 15982 # number of ReadCleanReq misses +system.cpu.l2cache.ReadCleanReq_misses::total 15982 # number of ReadCleanReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.dtb.walker 124 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.itb.walker 7 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::cpu.data 38662 # number of ReadSharedReq misses +system.cpu.l2cache.ReadSharedReq_misses::total 38793 # number of ReadSharedReq misses +system.cpu.l2cache.demand_misses::cpu.dtb.walker 124 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.itb.walker 7 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.inst 15982 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::cpu.data 166467 # number of demand (read+write) misses +system.cpu.l2cache.demand_misses::total 182580 # number of demand (read+write) misses +system.cpu.l2cache.overall_misses::cpu.dtb.walker 124 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.itb.walker 7 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.inst 15982 # number of overall misses +system.cpu.l2cache.overall_misses::cpu.data 166467 # number of overall misses +system.cpu.l2cache.overall_misses::total 182580 # number of overall misses +system.cpu.l2cache.UpgradeReq_miss_latency::cpu.data 60579000 # number of UpgradeReq miss cycles +system.cpu.l2cache.UpgradeReq_miss_latency::total 60579000 # number of UpgradeReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::cpu.data 16318726500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadExReq_miss_latency::total 16318726500 # number of ReadExReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::cpu.inst 2135667000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadCleanReq_miss_latency::total 2135667000 # number of ReadCleanReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.dtb.walker 17077500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.itb.walker 945500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::cpu.data 5106603500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.ReadSharedReq_miss_latency::total 5124626500 # number of ReadSharedReq miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.dtb.walker 17077500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.itb.walker 945500 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.inst 2135667000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::cpu.data 21425330000 # number of demand (read+write) miss cycles +system.cpu.l2cache.demand_miss_latency::total 23579020000 # number of demand (read+write) miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.dtb.walker 17077500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.itb.walker 945500 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.inst 2135667000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::cpu.data 21425330000 # number of overall miss cycles +system.cpu.l2cache.overall_miss_latency::total 23579020000 # number of overall miss cycles +system.cpu.l2cache.WritebackDirty_accesses::writebacks 1631474 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackDirty_accesses::total 1631474 # number of WritebackDirty accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::writebacks 1270391 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.WritebackClean_accesses::total 1270391 # number of WritebackClean accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::cpu.data 1838 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.UpgradeReq_accesses::total 1838 # number of UpgradeReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::cpu.data 285001 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadExReq_accesses::total 285001 # number of ReadExReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::cpu.inst 1273822 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadCleanReq_accesses::total 1273822 # number of ReadCleanReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.dtb.walker 140766 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.itb.walker 13117 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::cpu.data 1418901 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.ReadSharedReq_accesses::total 1572784 # number of ReadSharedReq accesses(hits+misses) +system.cpu.l2cache.demand_accesses::cpu.dtb.walker 140766 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.itb.walker 13117 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.inst 1273822 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::cpu.data 1703902 # number of demand (read+write) accesses +system.cpu.l2cache.demand_accesses::total 3131607 # number of demand (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.dtb.walker 140766 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.itb.walker 13117 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.inst 1273822 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::cpu.data 1703902 # number of overall (read+write) accesses +system.cpu.l2cache.overall_accesses::total 3131607 # number of overall (read+write) accesses +system.cpu.l2cache.UpgradeReq_miss_rate::cpu.data 0.815016 # miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_miss_rate::total 0.815016 # miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::cpu.data 0.448437 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_miss_rate::total 0.448437 # miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::cpu.inst 0.012546 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_miss_rate::total 0.012546 # miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.dtb.walker 0.000881 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.itb.walker 0.000534 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::cpu.data 0.027248 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_miss_rate::total 0.024665 # miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_miss_rate::cpu.dtb.walker 0.000881 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.itb.walker 0.000534 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.inst 0.012546 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::cpu.data 0.097698 # miss rate for demand accesses +system.cpu.l2cache.demand_miss_rate::total 0.058302 # miss rate for demand accesses +system.cpu.l2cache.overall_miss_rate::cpu.dtb.walker 0.000881 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.itb.walker 0.000534 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.inst 0.012546 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::cpu.data 0.097698 # miss rate for overall accesses +system.cpu.l2cache.overall_miss_rate::total 0.058302 # miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_avg_miss_latency::cpu.data 40439.919893 # average UpgradeReq miss latency +system.cpu.l2cache.UpgradeReq_avg_miss_latency::total 40439.919893 # average UpgradeReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::cpu.data 127684.570244 # average ReadExReq miss latency +system.cpu.l2cache.ReadExReq_avg_miss_latency::total 127684.570244 # average ReadExReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::cpu.inst 133629.520711 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadCleanReq_avg_miss_latency::total 133629.520711 # average ReadCleanReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.dtb.walker 137721.774194 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.itb.walker 135071.428571 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::cpu.data 132083.272981 # average ReadSharedReq miss latency +system.cpu.l2cache.ReadSharedReq_avg_miss_latency::total 132101.835383 # average ReadSharedReq miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.dtb.walker 137721.774194 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.itb.walker 135071.428571 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.inst 133629.520711 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::cpu.data 128706.169992 # average overall miss latency +system.cpu.l2cache.demand_avg_miss_latency::total 129143.498740 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.dtb.walker 137721.774194 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.itb.walker 135071.428571 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.inst 133629.520711 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::cpu.data 128706.169992 # average overall miss latency +system.cpu.l2cache.overall_avg_miss_latency::total 129143.498740 # average overall miss latency system.cpu.l2cache.blocked_cycles::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked_cycles::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_mshrs 0 # number of cycles access was blocked system.cpu.l2cache.blocked::no_targets 0 # number of cycles access was blocked system.cpu.l2cache.avg_blocked_cycles::no_mshrs nan # average number of cycles each access was blocked system.cpu.l2cache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.cpu.l2cache.fast_writes 0 # number of fast writes performed -system.cpu.l2cache.cache_copies 0 # number of cache copies performed -system.cpu.l2cache.writebacks::writebacks 103316 # number of writebacks -system.cpu.l2cache.writebacks::total 103316 # number of writebacks -system.cpu.l2cache.ReadReq_mshr_hits::cpu.inst 1 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::cpu.data 2 # number of ReadReq MSHR hits -system.cpu.l2cache.ReadReq_mshr_hits::total 3 # number of ReadReq MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.inst 1 # number of demand (read+write) MSHR hits -system.cpu.l2cache.demand_mshr_hits::cpu.data 2 # number of demand (read+write) MSHR hits +system.cpu.l2cache.writebacks::writebacks 98548 # number of writebacks +system.cpu.l2cache.writebacks::total 98548 # number of writebacks +system.cpu.l2cache.ReadCleanReq_mshr_hits::cpu.inst 2 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadCleanReq_mshr_hits::total 2 # number of ReadCleanReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::cpu.dtb.walker 1 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.ReadSharedReq_mshr_hits::total 1 # number of ReadSharedReq MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.dtb.walker 1 # number of demand (read+write) MSHR hits +system.cpu.l2cache.demand_mshr_hits::cpu.inst 2 # number of demand (read+write) MSHR hits system.cpu.l2cache.demand_mshr_hits::total 3 # number of demand (read+write) MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.inst 1 # number of overall MSHR hits -system.cpu.l2cache.overall_mshr_hits::cpu.data 2 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.dtb.walker 1 # number of overall MSHR hits +system.cpu.l2cache.overall_mshr_hits::cpu.inst 2 # number of overall MSHR hits system.cpu.l2cache.overall_mshr_hits::total 3 # number of overall MSHR hits -system.cpu.l2cache.ReadReq_mshr_misses::cpu.dtb.walker 65 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.itb.walker 6 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.inst 16385 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::cpu.data 35858 # number of ReadReq MSHR misses -system.cpu.l2cache.ReadReq_mshr_misses::total 52314 # number of ReadReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1462 # number of UpgradeReq MSHR misses -system.cpu.l2cache.UpgradeReq_mshr_misses::total 1462 # number of UpgradeReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 134070 # number of ReadExReq MSHR misses -system.cpu.l2cache.ReadExReq_mshr_misses::total 134070 # number of ReadExReq MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 65 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 6 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.inst 16385 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::cpu.data 169928 # number of demand (read+write) MSHR misses -system.cpu.l2cache.demand_mshr_misses::total 186384 # number of demand (read+write) MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 65 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 6 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.inst 16385 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::cpu.data 169928 # number of overall MSHR misses -system.cpu.l2cache.overall_mshr_misses::total 186384 # number of overall MSHR misses -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.dtb.walker 5296500 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.itb.walker 407000 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.inst 1043304250 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::cpu.data 2392591752 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_miss_latency::total 3441599502 # number of ReadReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 15547443 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 15547443 # number of UpgradeReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 7667598282 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 7667598282 # number of ReadExReq MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 5296500 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 407000 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1043304250 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 10060190034 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.demand_mshr_miss_latency::total 11109197784 # number of demand (read+write) MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 5296500 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 407000 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1043304250 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 10060190034 # number of overall MSHR miss cycles -system.cpu.l2cache.overall_mshr_miss_latency::total 11109197784 # number of overall MSHR miss cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 89275614000 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 89275614000 # number of ReadReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::cpu.data 2397124500 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.WriteReq_mshr_uncacheable_latency::total 2397124500 # number of WriteReq MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 91672738500 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.overall_mshr_uncacheable_latency::total 91672738500 # number of overall MSHR uncacheable cycles -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.dtb.walker 0.000958 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.itb.walker 0.000478 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.inst 0.016366 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::cpu.data 0.026117 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.ReadReq_mshr_miss_rate::total 0.021313 # mshr miss rate for ReadReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.831154 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.831154 # mshr miss rate for UpgradeReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.466352 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.466352 # mshr miss rate for ReadExReq accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000958 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000478 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.016366 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.102338 # mshr miss rate for demand accesses -system.cpu.l2cache.demand_mshr_miss_rate::total 0.067972 # mshr miss rate for demand accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000958 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000478 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.016366 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.102338 # mshr miss rate for overall accesses -system.cpu.l2cache.overall_mshr_miss_rate::total 0.067972 # mshr miss rate for overall accesses -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.dtb.walker 81484.615385 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.itb.walker 67833.333333 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.inst 63674.351541 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::cpu.data 66724.071393 # average ReadReq mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_miss_latency::total 65787.351416 # average ReadReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 10634.365937 # average UpgradeReq mshr miss latency -system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 10634.365937 # average UpgradeReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 57191.006802 # average ReadExReq mshr miss latency -system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 57191.006802 # average ReadExReq mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 81484.615385 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 67833.333333 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 63674.351541 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 59202.662504 # average overall mshr miss latency -system.cpu.l2cache.demand_avg_mshr_miss_latency::total 59603.816765 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 81484.615385 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 67833.333333 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 63674.351541 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 59202.662504 # average overall mshr miss latency -system.cpu.l2cache.overall_avg_mshr_miss_latency::total 59603.816765 # average overall mshr miss latency -system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data inf # average ReadReq mshr uncacheable latency -system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total inf # average ReadReq mshr uncacheable latency -system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::cpu.data inf # average WriteReq mshr uncacheable latency -system.cpu.l2cache.WriteReq_avg_mshr_uncacheable_latency::total inf # average WriteReq mshr uncacheable latency -system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data inf # average overall mshr uncacheable latency -system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total inf # average overall mshr uncacheable latency -system.cpu.l2cache.no_allocate_misses 0 # Number of misses that were no-allocate -system.cpu.toL2Bus.trans_dist::ReadReq 3074514 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadResp 3073974 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteReq 13889 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteResp 13889 # Transaction distribution -system.cpu.toL2Bus.trans_dist::Writeback 1584244 # Transaction distribution -system.cpu.toL2Bus.trans_dist::WriteInvalidateReq 46720 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeReq 2203 # Transaction distribution -system.cpu.toL2Bus.trans_dist::UpgradeResp 2203 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExReq 287497 # Transaction distribution -system.cpu.toL2Bus.trans_dist::ReadExResp 287497 # Transaction distribution -system.cpu.toL2Bus.trans_dist::BadAddressError 6 # Transaction distribution -system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 2002463 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6133560 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 30509 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 162399 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_count::total 8328931 # Packet count per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 64075456 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 207996475 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 988736 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 5638656 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.pkt_size::total 278699323 # Cumulative packet size per connected master and slave (bytes) -system.cpu.toL2Bus.snoops 58087 # Total snoops (count) -system.cpu.toL2Bus.snoop_fanout::samples 4385762 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::mean 3.010862 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::stdev 0.103651 # Request fanout histogram +system.cpu.l2cache.CleanEvict_mshr_misses::writebacks 2 # number of CleanEvict MSHR misses +system.cpu.l2cache.CleanEvict_mshr_misses::total 2 # number of CleanEvict MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::cpu.data 1498 # number of UpgradeReq MSHR misses +system.cpu.l2cache.UpgradeReq_mshr_misses::total 1498 # number of UpgradeReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::cpu.data 127805 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadExReq_mshr_misses::total 127805 # number of ReadExReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::cpu.inst 15980 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadCleanReq_mshr_misses::total 15980 # number of ReadCleanReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.dtb.walker 123 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.itb.walker 7 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::cpu.data 38662 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.ReadSharedReq_mshr_misses::total 38792 # number of ReadSharedReq MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.dtb.walker 123 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.itb.walker 7 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.inst 15980 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::cpu.data 166467 # number of demand (read+write) MSHR misses +system.cpu.l2cache.demand_mshr_misses::total 182577 # number of demand (read+write) MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.dtb.walker 123 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.itb.walker 7 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.inst 15980 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::cpu.data 166467 # number of overall MSHR misses +system.cpu.l2cache.overall_mshr_misses::total 182577 # number of overall MSHR misses +system.cpu.l2cache.ReadReq_mshr_uncacheable::cpu.data 573476 # number of ReadReq MSHR uncacheable +system.cpu.l2cache.ReadReq_mshr_uncacheable::total 573476 # number of ReadReq MSHR uncacheable +system.cpu.l2cache.WriteReq_mshr_uncacheable::cpu.data 13974 # number of WriteReq MSHR uncacheable +system.cpu.l2cache.WriteReq_mshr_uncacheable::total 13974 # number of WriteReq MSHR uncacheable +system.cpu.l2cache.overall_mshr_uncacheable_misses::cpu.data 587450 # number of overall MSHR uncacheable misses +system.cpu.l2cache.overall_mshr_uncacheable_misses::total 587450 # number of overall MSHR uncacheable misses +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::cpu.data 102897000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.UpgradeReq_mshr_miss_latency::total 102897000 # number of UpgradeReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::cpu.data 15040676500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadExReq_mshr_miss_latency::total 15040676500 # number of ReadExReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::cpu.inst 1975642505 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadCleanReq_mshr_miss_latency::total 1975642505 # number of ReadCleanReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.dtb.walker 15740000 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.itb.walker 875500 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::cpu.data 4799287008 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.ReadSharedReq_mshr_miss_latency::total 4815902508 # number of ReadSharedReq MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.dtb.walker 15740000 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.itb.walker 875500 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.inst 1975642505 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::cpu.data 19839963508 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.demand_mshr_miss_latency::total 21832221513 # number of demand (read+write) MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.dtb.walker 15740000 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.itb.walker 875500 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.inst 1975642505 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::cpu.data 19839963508 # number of overall MSHR miss cycles +system.cpu.l2cache.overall_mshr_miss_latency::total 21832221513 # number of overall MSHR miss cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::cpu.data 90948626000 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.ReadReq_mshr_uncacheable_latency::total 90948626000 # number of ReadReq MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::cpu.data 90948626000 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.overall_mshr_uncacheable_latency::total 90948626000 # number of overall MSHR uncacheable cycles +system.cpu.l2cache.CleanEvict_mshr_miss_rate::writebacks inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.CleanEvict_mshr_miss_rate::total inf # mshr miss rate for CleanEvict accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::cpu.data 0.815016 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.UpgradeReq_mshr_miss_rate::total 0.815016 # mshr miss rate for UpgradeReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::cpu.data 0.448437 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadExReq_mshr_miss_rate::total 0.448437 # mshr miss rate for ReadExReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::cpu.inst 0.012545 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadCleanReq_mshr_miss_rate::total 0.012545 # mshr miss rate for ReadCleanReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.dtb.walker 0.000874 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.itb.walker 0.000534 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::cpu.data 0.027248 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.ReadSharedReq_mshr_miss_rate::total 0.024665 # mshr miss rate for ReadSharedReq accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.dtb.walker 0.000874 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.itb.walker 0.000534 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.inst 0.012545 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::cpu.data 0.097698 # mshr miss rate for demand accesses +system.cpu.l2cache.demand_mshr_miss_rate::total 0.058301 # mshr miss rate for demand accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.dtb.walker 0.000874 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.itb.walker 0.000534 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.inst 0.012545 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::cpu.data 0.097698 # mshr miss rate for overall accesses +system.cpu.l2cache.overall_mshr_miss_rate::total 0.058301 # mshr miss rate for overall accesses +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::cpu.data 68689.586115 # average UpgradeReq mshr miss latency +system.cpu.l2cache.UpgradeReq_avg_mshr_miss_latency::total 68689.586115 # average UpgradeReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::cpu.data 117684.570244 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadExReq_avg_mshr_miss_latency::total 117684.570244 # average ReadExReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::cpu.inst 123632.196809 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadCleanReq_avg_mshr_miss_latency::total 123632.196809 # average ReadCleanReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.dtb.walker 127967.479675 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.itb.walker 125071.428571 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::cpu.data 124134.473333 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.ReadSharedReq_avg_mshr_miss_latency::total 124146.795937 # average ReadSharedReq mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.dtb.walker 127967.479675 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.itb.walker 125071.428571 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.inst 123632.196809 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::cpu.data 119182.561757 # average overall mshr miss latency +system.cpu.l2cache.demand_avg_mshr_miss_latency::total 119578.158875 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.dtb.walker 127967.479675 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.itb.walker 125071.428571 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.inst 123632.196809 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::cpu.data 119182.561757 # average overall mshr miss latency +system.cpu.l2cache.overall_avg_mshr_miss_latency::total 119578.158875 # average overall mshr miss latency +system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::cpu.data 158591.860863 # average ReadReq mshr uncacheable latency +system.cpu.l2cache.ReadReq_avg_mshr_uncacheable_latency::total 158591.860863 # average ReadReq mshr uncacheable latency +system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::cpu.data 154819.348030 # average overall mshr uncacheable latency +system.cpu.l2cache.overall_avg_mshr_uncacheable_latency::total 154819.348030 # average overall mshr uncacheable latency +system.cpu.toL2Bus.snoop_filter.tot_requests 6286174 # Total number of requests made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_requests 3130505 # Number of requests hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_requests 100234 # Number of requests hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.toL2Bus.snoop_filter.tot_snoops 1075 # Total number of snoops made to the snoop filter. +system.cpu.toL2Bus.snoop_filter.hit_single_snoops 1075 # Number of snoops hitting in the snoop filter with a single holder of the requested data. +system.cpu.toL2Bus.snoop_filter.hit_multi_snoops 0 # Number of snoops hitting in the snoop filter with multiple (>1) holders of the requested data. +system.cpu.toL2Bus.trans_dist::ReadReq 573476 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadResp 3431921 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteReq 13974 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WriteResp 13974 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackDirty 1776699 # Transaction distribution +system.cpu.toL2Bus.trans_dist::WritebackClean 1273398 # Transaction distribution +system.cpu.toL2Bus.trans_dist::CleanEvict 245932 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeReq 2248 # Transaction distribution +system.cpu.toL2Bus.trans_dist::UpgradeResp 2248 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExReq 285009 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadExResp 285009 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadCleanReq 1273972 # Transaction distribution +system.cpu.toL2Bus.trans_dist::ReadSharedReq 1585641 # Transaction distribution +system.cpu.toL2Bus.trans_dist::MessageReq 1666 # Transaction distribution +system.cpu.toL2Bus.trans_dist::BadAddressError 611 # Transaction distribution +system.cpu.toL2Bus.trans_dist::InvalidateReq 46720 # Transaction distribution +system.cpu.toL2Bus.pkt_count_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 3821192 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 6291134 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 44073 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 438470 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_count::total 10594869 # Packet count per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.icache.mem_side::system.cpu.l2cache.cpu_side 163022080 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dcache.mem_side::system.cpu.l2cache.cpu_side 212667383 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.itb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 1039232 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size_system.cpu.dtb_walker_cache.mem_side::system.cpu.l2cache.cpu_side 11278848 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.pkt_size::total 388007543 # Cumulative packet size per connected master and slave (bytes) +system.cpu.toL2Bus.snoops 217979 # Total snoops (count) +system.cpu.toL2Bus.snoop_fanout::samples 3938524 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::mean 0.026221 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::stdev 0.178796 # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::1 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::2 0 0.00% 0.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::3 4338126 98.91% 98.91% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::4 47636 1.09% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::0 3847922 97.70% 97.70% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::1 77931 1.98% 99.68% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::2 12671 0.32% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::3 0 0.00% 100.00% # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::4 0 0.00% 100.00% # Request fanout histogram system.cpu.toL2Bus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::min_value 3 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::max_value 4 # Request fanout histogram -system.cpu.toL2Bus.snoop_fanout::total 4385762 # Request fanout histogram -system.cpu.toL2Bus.reqLayer0.occupancy 4071958893 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoop_fanout::min_value 0 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::max_value 2 # Request fanout histogram +system.cpu.toL2Bus.snoop_fanout::total 3938524 # Request fanout histogram +system.cpu.toL2Bus.reqLayer0.occupancy 6348684473 # Layer occupancy (ticks) system.cpu.toL2Bus.reqLayer0.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.snoopLayer0.occupancy 573000 # Layer occupancy (ticks) +system.cpu.toL2Bus.snoopLayer0.occupancy 630788 # Layer occupancy (ticks) system.cpu.toL2Bus.snoopLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer0.occupancy 1506070002 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer0.occupancy 1913086215 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer0.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer1.occupancy 3144166318 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer1.occupancy 3138237012 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer1.utilization 0.1 # Layer utilization (%) -system.cpu.toL2Bus.respLayer2.occupancy 22600980 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer2.occupancy 23891458 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer2.utilization 0.0 # Layer utilization (%) -system.cpu.toL2Bus.respLayer3.occupancy 111516357 # Layer occupancy (ticks) +system.cpu.toL2Bus.respLayer3.occupancy 224120198 # Layer occupancy (ticks) system.cpu.toL2Bus.respLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.trans_dist::ReadReq 225687 # Transaction distribution -system.iobus.trans_dist::ReadResp 225687 # Transaction distribution -system.iobus.trans_dist::WriteReq 57721 # Transaction distribution -system.iobus.trans_dist::WriteResp 11001 # Transaction distribution -system.iobus.trans_dist::WriteInvalidateResp 46720 # Transaction distribution -system.iobus.trans_dist::MessageReq 1644 # Transaction distribution -system.iobus.trans_dist::MessageResp 1644 # Transaction distribution +system.iobus.trans_dist::ReadReq 212035 # Transaction distribution +system.iobus.trans_dist::ReadResp 212035 # Transaction distribution +system.iobus.trans_dist::WriteReq 57756 # Transaction distribution +system.iobus.trans_dist::WriteResp 57756 # Transaction distribution +system.iobus.trans_dist::MessageReq 1666 # Transaction distribution +system.iobus.trans_dist::MessageResp 1666 # Transaction distribution system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.cmos.pio 44 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.dma1.pio 6 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide.pio 11180 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.ide-pciconf 180 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.keyboard.pio 1364 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 78 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic1.pio 86 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pic2.pio 54 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.pit.pio 30 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 427356 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.speaker.pio 400004 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.south_bridge.io_apic.pio 1210 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.i_dont_exist1.pio 170 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.behind_pci.pio 2 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 27696 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.pc.com_1.pio 27824 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_2.pio 12 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_3.pio 12 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.fake_com_4.pio 12 # Packet count per connected master and slave (bytes) system.iobus.pkt_count_system.bridge.master::system.pc.fake_floppy.pio 10 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::system.pc.pciconfig.pio 2128 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.bridge.master::total 471544 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95272 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95272 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3288 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3288 # Packet count per connected master and slave (bytes) -system.iobus.pkt_count::total 570104 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::system.pc.pci_host.pio 2308 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.bridge.master::total 444328 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 95254 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.pc.south_bridge.ide.dma::total 95254 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 3332 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count_system.pc.south_bridge.io_apic.int_master::total 3332 # Packet count per connected master and slave (bytes) +system.iobus.pkt_count::total 542914 # Packet count per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.cmos.pio 22 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.dma1.pio 3 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide.pio 6738 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.ide-pciconf 221 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.keyboard.pio 682 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 39 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic1.pio 43 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pic2.pio 27 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.pit.pio 15 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 213678 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.speaker.pio 200002 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.south_bridge.io_apic.pio 2420 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.i_dont_exist1.pio 85 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.behind_pci.pio 1 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.pc.com_1.pio 13848 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::system.pc.com_1.pio 13912 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_2.pio 6 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_3.pio 6 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.fake_com_4.pio 6 # Cumulative packet size per connected master and slave (bytes) system.iobus.pkt_size_system.bridge.master::system.pc.fake_floppy.pio 5 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::system.pc.pciconfig.pio 4256 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.bridge.master::total 242058 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027872 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027872 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6576 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6576 # Cumulative packet size per connected master and slave (bytes) -system.iobus.pkt_size::total 3276506 # Cumulative packet size per connected master and slave (bytes) -system.iobus.reqLayer0.occupancy 3917656 # Layer occupancy (ticks) +system.iobus.pkt_size_system.bridge.master::system.pc.pci_host.pio 4477 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.bridge.master::total 228450 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.pc.south_bridge.ide.dma::system.iocache.cpu_side 3027800 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.pc.south_bridge.ide.dma::total 3027800 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::system.apicbridge.slave 6664 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size_system.pc.south_bridge.io_apic.int_master::total 6664 # Cumulative packet size per connected master and slave (bytes) +system.iobus.pkt_size::total 3262914 # Cumulative packet size per connected master and slave (bytes) +system.iobus.reqLayer0.occupancy 3997256 # Layer occupancy (ticks) system.iobus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer1.occupancy 34000 # Layer occupancy (ticks) +system.iobus.reqLayer1.occupancy 43000 # Layer occupancy (ticks) system.iobus.reqLayer1.utilization 0.0 # Layer utilization (%) system.iobus.reqLayer2.occupancy 6000 # Layer occupancy (ticks) system.iobus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer3.occupancy 8889000 # Layer occupancy (ticks) +system.iobus.reqLayer3.occupancy 10437000 # Layer occupancy (ticks) system.iobus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer4.occupancy 122000 # Layer occupancy (ticks) +system.iobus.reqLayer4.occupancy 990000 # Layer occupancy (ticks) system.iobus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer5.occupancy 891000 # Layer occupancy (ticks) +system.iobus.reqLayer5.occupancy 93500 # Layer occupancy (ticks) system.iobus.reqLayer5.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer6.occupancy 70000 # Layer occupancy (ticks) +system.iobus.reqLayer6.occupancy 59000 # Layer occupancy (ticks) system.iobus.reqLayer6.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer7.occupancy 50000 # Layer occupancy (ticks) +system.iobus.reqLayer7.occupancy 31000 # Layer occupancy (ticks) system.iobus.reqLayer7.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer8.occupancy 26000 # Layer occupancy (ticks) +system.iobus.reqLayer8.occupancy 300003500 # Layer occupancy (ticks) system.iobus.reqLayer8.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer9.occupancy 213679000 # Layer occupancy (ticks) +system.iobus.reqLayer9.occupancy 1177000 # Layer occupancy (ticks) system.iobus.reqLayer9.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer10.occupancy 1014000 # Layer occupancy (ticks) +system.iobus.reqLayer10.occupancy 212500 # Layer occupancy (ticks) system.iobus.reqLayer10.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer11.occupancy 170000 # Layer occupancy (ticks) -system.iobus.reqLayer11.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer13.occupancy 2000 # Layer occupancy (ticks) +system.iobus.reqLayer12.occupancy 2000 # Layer occupancy (ticks) +system.iobus.reqLayer12.utilization 0.0 # Layer utilization (%) +system.iobus.reqLayer13.occupancy 24512500 # Layer occupancy (ticks) system.iobus.reqLayer13.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer14.occupancy 20719000 # Layer occupancy (ticks) +system.iobus.reqLayer14.occupancy 11000 # Layer occupancy (ticks) system.iobus.reqLayer14.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer15.occupancy 9000 # Layer occupancy (ticks) +system.iobus.reqLayer15.occupancy 10000 # Layer occupancy (ticks) system.iobus.reqLayer15.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer16.occupancy 9000 # Layer occupancy (ticks) +system.iobus.reqLayer16.occupancy 12000 # Layer occupancy (ticks) system.iobus.reqLayer16.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer17.occupancy 9000 # Layer occupancy (ticks) +system.iobus.reqLayer17.occupancy 11500 # Layer occupancy (ticks) system.iobus.reqLayer17.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer18.occupancy 10000 # Layer occupancy (ticks) +system.iobus.reqLayer18.occupancy 242091318 # Layer occupancy (ticks) system.iobus.reqLayer18.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer19.occupancy 448361200 # Layer occupancy (ticks) +system.iobus.reqLayer19.occupancy 1227500 # Layer occupancy (ticks) system.iobus.reqLayer19.utilization 0.0 # Layer utilization (%) -system.iobus.reqLayer20.occupancy 1064000 # Layer occupancy (ticks) -system.iobus.reqLayer20.utilization 0.0 # Layer utilization (%) -system.iobus.respLayer0.occupancy 460543000 # Layer occupancy (ticks) +system.iobus.respLayer0.occupancy 433292000 # Layer occupancy (ticks) system.iobus.respLayer0.utilization 0.0 # Layer utilization (%) -system.iobus.respLayer1.occupancy 52371753 # Layer occupancy (ticks) +system.iobus.respLayer1.occupancy 50166000 # Layer occupancy (ticks) system.iobus.respLayer1.utilization 0.0 # Layer utilization (%) -system.iobus.respLayer2.occupancy 1644000 # Layer occupancy (ticks) +system.iobus.respLayer2.occupancy 1666000 # Layer occupancy (ticks) system.iobus.respLayer2.utilization 0.0 # Layer utilization (%) -system.iocache.tags.replacements 47581 # number of replacements -system.iocache.tags.tagsinuse 0.091546 # Cycle average of tags in use +system.iocache.tags.replacements 47572 # number of replacements +system.iocache.tags.tagsinuse 0.366690 # Cycle average of tags in use system.iocache.tags.total_refs 0 # Total number of references to valid blocks. -system.iocache.tags.sampled_refs 47597 # Sample count of references to valid blocks. +system.iocache.tags.sampled_refs 47588 # Sample count of references to valid blocks. system.iocache.tags.avg_refs 0 # Average number of references to valid blocks. -system.iocache.tags.warmup_cycle 4992992715000 # Cycle when the warmup percentage was hit. -system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.091546 # Average occupied blocks per requestor -system.iocache.tags.occ_percent::pc.south_bridge.ide 0.005722 # Average percentage of cache occupancy -system.iocache.tags.occ_percent::total 0.005722 # Average percentage of cache occupancy +system.iocache.tags.warmup_cycle 5003383592000 # Cycle when the warmup percentage was hit. +system.iocache.tags.occ_blocks::pc.south_bridge.ide 0.366690 # Average occupied blocks per requestor +system.iocache.tags.occ_percent::pc.south_bridge.ide 0.022918 # Average percentage of cache occupancy +system.iocache.tags.occ_percent::total 0.022918 # Average percentage of cache occupancy system.iocache.tags.occ_task_id_blocks::1023 16 # Occupied blocks per task id system.iocache.tags.age_task_id_blocks_1023::2 16 # Occupied blocks per task id system.iocache.tags.occ_task_id_percent::1023 1 # Percentage of cache occupancy per task id -system.iocache.tags.tag_accesses 428724 # Number of tag accesses -system.iocache.tags.data_accesses 428724 # Number of data accesses -system.iocache.ReadReq_misses::pc.south_bridge.ide 916 # number of ReadReq misses -system.iocache.ReadReq_misses::total 916 # number of ReadReq misses -system.iocache.WriteInvalidateReq_misses::pc.south_bridge.ide 46720 # number of WriteInvalidateReq misses -system.iocache.WriteInvalidateReq_misses::total 46720 # number of WriteInvalidateReq misses -system.iocache.demand_misses::pc.south_bridge.ide 916 # number of demand (read+write) misses -system.iocache.demand_misses::total 916 # number of demand (read+write) misses -system.iocache.overall_misses::pc.south_bridge.ide 916 # number of overall misses -system.iocache.overall_misses::total 916 # number of overall misses -system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 149161446 # number of ReadReq miss cycles -system.iocache.ReadReq_miss_latency::total 149161446 # number of ReadReq miss cycles -system.iocache.WriteInvalidateReq_miss_latency::pc.south_bridge.ide 12345702001 # number of WriteInvalidateReq miss cycles -system.iocache.WriteInvalidateReq_miss_latency::total 12345702001 # number of WriteInvalidateReq miss cycles -system.iocache.demand_miss_latency::pc.south_bridge.ide 149161446 # number of demand (read+write) miss cycles -system.iocache.demand_miss_latency::total 149161446 # number of demand (read+write) miss cycles -system.iocache.overall_miss_latency::pc.south_bridge.ide 149161446 # number of overall miss cycles -system.iocache.overall_miss_latency::total 149161446 # number of overall miss cycles -system.iocache.ReadReq_accesses::pc.south_bridge.ide 916 # number of ReadReq accesses(hits+misses) -system.iocache.ReadReq_accesses::total 916 # number of ReadReq accesses(hits+misses) -system.iocache.WriteInvalidateReq_accesses::pc.south_bridge.ide 46720 # number of WriteInvalidateReq accesses(hits+misses) -system.iocache.WriteInvalidateReq_accesses::total 46720 # number of WriteInvalidateReq accesses(hits+misses) -system.iocache.demand_accesses::pc.south_bridge.ide 916 # number of demand (read+write) accesses -system.iocache.demand_accesses::total 916 # number of demand (read+write) accesses -system.iocache.overall_accesses::pc.south_bridge.ide 916 # number of overall (read+write) accesses -system.iocache.overall_accesses::total 916 # number of overall (read+write) accesses +system.iocache.tags.tag_accesses 428643 # Number of tag accesses +system.iocache.tags.data_accesses 428643 # Number of data accesses +system.iocache.ReadReq_misses::pc.south_bridge.ide 907 # number of ReadReq misses +system.iocache.ReadReq_misses::total 907 # number of ReadReq misses +system.iocache.WriteLineReq_misses::pc.south_bridge.ide 46720 # number of WriteLineReq misses +system.iocache.WriteLineReq_misses::total 46720 # number of WriteLineReq misses +system.iocache.demand_misses::pc.south_bridge.ide 47627 # number of demand (read+write) misses +system.iocache.demand_misses::total 47627 # number of demand (read+write) misses +system.iocache.overall_misses::pc.south_bridge.ide 47627 # number of overall misses +system.iocache.overall_misses::total 47627 # number of overall misses +system.iocache.ReadReq_miss_latency::pc.south_bridge.ide 150838200 # number of ReadReq miss cycles +system.iocache.ReadReq_miss_latency::total 150838200 # number of ReadReq miss cycles +system.iocache.WriteLineReq_miss_latency::pc.south_bridge.ide 5868267118 # number of WriteLineReq miss cycles +system.iocache.WriteLineReq_miss_latency::total 5868267118 # number of WriteLineReq miss cycles +system.iocache.demand_miss_latency::pc.south_bridge.ide 6019105318 # number of demand (read+write) miss cycles +system.iocache.demand_miss_latency::total 6019105318 # number of demand (read+write) miss cycles +system.iocache.overall_miss_latency::pc.south_bridge.ide 6019105318 # number of overall miss cycles +system.iocache.overall_miss_latency::total 6019105318 # number of overall miss cycles +system.iocache.ReadReq_accesses::pc.south_bridge.ide 907 # number of ReadReq accesses(hits+misses) +system.iocache.ReadReq_accesses::total 907 # number of ReadReq accesses(hits+misses) +system.iocache.WriteLineReq_accesses::pc.south_bridge.ide 46720 # number of WriteLineReq accesses(hits+misses) +system.iocache.WriteLineReq_accesses::total 46720 # number of WriteLineReq accesses(hits+misses) +system.iocache.demand_accesses::pc.south_bridge.ide 47627 # number of demand (read+write) accesses +system.iocache.demand_accesses::total 47627 # number of demand (read+write) accesses +system.iocache.overall_accesses::pc.south_bridge.ide 47627 # number of overall (read+write) accesses +system.iocache.overall_accesses::total 47627 # number of overall (read+write) accesses system.iocache.ReadReq_miss_rate::pc.south_bridge.ide 1 # miss rate for ReadReq accesses system.iocache.ReadReq_miss_rate::total 1 # miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_miss_rate::total 1 # miss rate for WriteInvalidateReq accesses +system.iocache.WriteLineReq_miss_rate::pc.south_bridge.ide 1 # miss rate for WriteLineReq accesses +system.iocache.WriteLineReq_miss_rate::total 1 # miss rate for WriteLineReq accesses system.iocache.demand_miss_rate::pc.south_bridge.ide 1 # miss rate for demand accesses system.iocache.demand_miss_rate::total 1 # miss rate for demand accesses system.iocache.overall_miss_rate::pc.south_bridge.ide 1 # miss rate for overall accesses system.iocache.overall_miss_rate::total 1 # miss rate for overall accesses -system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 162840.006550 # average ReadReq miss latency -system.iocache.ReadReq_avg_miss_latency::total 162840.006550 # average ReadReq miss latency -system.iocache.WriteInvalidateReq_avg_miss_latency::pc.south_bridge.ide 264248.758583 # average WriteInvalidateReq miss latency -system.iocache.WriteInvalidateReq_avg_miss_latency::total 264248.758583 # average WriteInvalidateReq miss latency -system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 162840.006550 # average overall miss latency -system.iocache.demand_avg_miss_latency::total 162840.006550 # average overall miss latency -system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 162840.006550 # average overall miss latency -system.iocache.overall_avg_miss_latency::total 162840.006550 # average overall miss latency -system.iocache.blocked_cycles::no_mshrs 70237 # number of cycles access was blocked +system.iocache.ReadReq_avg_miss_latency::pc.south_bridge.ide 166304.520397 # average ReadReq miss latency +system.iocache.ReadReq_avg_miss_latency::total 166304.520397 # average ReadReq miss latency +system.iocache.WriteLineReq_avg_miss_latency::pc.south_bridge.ide 125605.032491 # average WriteLineReq miss latency +system.iocache.WriteLineReq_avg_miss_latency::total 125605.032491 # average WriteLineReq miss latency +system.iocache.demand_avg_miss_latency::pc.south_bridge.ide 126380.106200 # average overall miss latency +system.iocache.demand_avg_miss_latency::total 126380.106200 # average overall miss latency +system.iocache.overall_avg_miss_latency::pc.south_bridge.ide 126380.106200 # average overall miss latency +system.iocache.overall_avg_miss_latency::total 126380.106200 # average overall miss latency +system.iocache.blocked_cycles::no_mshrs 266 # number of cycles access was blocked system.iocache.blocked_cycles::no_targets 0 # number of cycles access was blocked -system.iocache.blocked::no_mshrs 9120 # number of cycles access was blocked +system.iocache.blocked::no_mshrs 20 # number of cycles access was blocked system.iocache.blocked::no_targets 0 # number of cycles access was blocked -system.iocache.avg_blocked_cycles::no_mshrs 7.701425 # average number of cycles each access was blocked +system.iocache.avg_blocked_cycles::no_mshrs 13.300000 # average number of cycles each access was blocked system.iocache.avg_blocked_cycles::no_targets nan # average number of cycles each access was blocked -system.iocache.fast_writes 0 # number of fast writes performed -system.iocache.cache_copies 0 # number of cache copies performed system.iocache.writebacks::writebacks 46667 # number of writebacks system.iocache.writebacks::total 46667 # number of writebacks -system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 916 # number of ReadReq MSHR misses -system.iocache.ReadReq_mshr_misses::total 916 # number of ReadReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteInvalidateReq MSHR misses -system.iocache.WriteInvalidateReq_mshr_misses::total 46720 # number of WriteInvalidateReq MSHR misses -system.iocache.demand_mshr_misses::pc.south_bridge.ide 916 # number of demand (read+write) MSHR misses -system.iocache.demand_mshr_misses::total 916 # number of demand (read+write) MSHR misses -system.iocache.overall_mshr_misses::pc.south_bridge.ide 916 # number of overall MSHR misses -system.iocache.overall_mshr_misses::total 916 # number of overall MSHR misses -system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 101504946 # number of ReadReq MSHR miss cycles -system.iocache.ReadReq_mshr_miss_latency::total 101504946 # number of ReadReq MSHR miss cycles -system.iocache.WriteInvalidateReq_mshr_miss_latency::pc.south_bridge.ide 9916256007 # number of WriteInvalidateReq MSHR miss cycles -system.iocache.WriteInvalidateReq_mshr_miss_latency::total 9916256007 # number of WriteInvalidateReq MSHR miss cycles -system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 101504946 # number of demand (read+write) MSHR miss cycles -system.iocache.demand_mshr_miss_latency::total 101504946 # number of demand (read+write) MSHR miss cycles -system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 101504946 # number of overall MSHR miss cycles -system.iocache.overall_mshr_miss_latency::total 101504946 # number of overall MSHR miss cycles +system.iocache.ReadReq_mshr_misses::pc.south_bridge.ide 907 # number of ReadReq MSHR misses +system.iocache.ReadReq_mshr_misses::total 907 # number of ReadReq MSHR misses +system.iocache.WriteLineReq_mshr_misses::pc.south_bridge.ide 46720 # number of WriteLineReq MSHR misses +system.iocache.WriteLineReq_mshr_misses::total 46720 # number of WriteLineReq MSHR misses +system.iocache.demand_mshr_misses::pc.south_bridge.ide 47627 # number of demand (read+write) MSHR misses +system.iocache.demand_mshr_misses::total 47627 # number of demand (read+write) MSHR misses +system.iocache.overall_mshr_misses::pc.south_bridge.ide 47627 # number of overall MSHR misses +system.iocache.overall_mshr_misses::total 47627 # number of overall MSHR misses +system.iocache.ReadReq_mshr_miss_latency::pc.south_bridge.ide 105488200 # number of ReadReq MSHR miss cycles +system.iocache.ReadReq_mshr_miss_latency::total 105488200 # number of ReadReq MSHR miss cycles +system.iocache.WriteLineReq_mshr_miss_latency::pc.south_bridge.ide 3530357439 # number of WriteLineReq MSHR miss cycles +system.iocache.WriteLineReq_mshr_miss_latency::total 3530357439 # number of WriteLineReq MSHR miss cycles +system.iocache.demand_mshr_miss_latency::pc.south_bridge.ide 3635845639 # number of demand (read+write) MSHR miss cycles +system.iocache.demand_mshr_miss_latency::total 3635845639 # number of demand (read+write) MSHR miss cycles +system.iocache.overall_mshr_miss_latency::pc.south_bridge.ide 3635845639 # number of overall MSHR miss cycles +system.iocache.overall_mshr_miss_latency::total 3635845639 # number of overall MSHR miss cycles system.iocache.ReadReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for ReadReq accesses system.iocache.ReadReq_mshr_miss_rate::total 1 # mshr miss rate for ReadReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteInvalidateReq accesses -system.iocache.WriteInvalidateReq_mshr_miss_rate::total 1 # mshr miss rate for WriteInvalidateReq accesses +system.iocache.WriteLineReq_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for WriteLineReq accesses +system.iocache.WriteLineReq_mshr_miss_rate::total 1 # mshr miss rate for WriteLineReq accesses system.iocache.demand_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for demand accesses system.iocache.demand_mshr_miss_rate::total 1 # mshr miss rate for demand accesses system.iocache.overall_mshr_miss_rate::pc.south_bridge.ide 1 # mshr miss rate for overall accesses system.iocache.overall_mshr_miss_rate::total 1 # mshr miss rate for overall accesses -system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 110813.259825 # average ReadReq mshr miss latency -system.iocache.ReadReq_avg_mshr_miss_latency::total 110813.259825 # average ReadReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::pc.south_bridge.ide 212248.630287 # average WriteInvalidateReq mshr miss latency -system.iocache.WriteInvalidateReq_avg_mshr_miss_latency::total 212248.630287 # average WriteInvalidateReq mshr miss latency -system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 110813.259825 # average overall mshr miss latency -system.iocache.demand_avg_mshr_miss_latency::total 110813.259825 # average overall mshr miss latency -system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 110813.259825 # average overall mshr miss latency -system.iocache.overall_avg_mshr_miss_latency::total 110813.259825 # average overall mshr miss latency -system.iocache.no_allocate_misses 0 # Number of misses that were no-allocate -system.membus.trans_dist::ReadReq 662646 # Transaction distribution -system.membus.trans_dist::ReadResp 662640 # Transaction distribution -system.membus.trans_dist::WriteReq 13889 # Transaction distribution -system.membus.trans_dist::WriteResp 13889 # Transaction distribution -system.membus.trans_dist::Writeback 149983 # Transaction distribution -system.membus.trans_dist::WriteInvalidateReq 46720 # Transaction distribution -system.membus.trans_dist::WriteInvalidateResp 46720 # Transaction distribution -system.membus.trans_dist::UpgradeReq 2187 # Transaction distribution -system.membus.trans_dist::UpgradeResp 1743 # Transaction distribution -system.membus.trans_dist::ReadExReq 133791 # Transaction distribution -system.membus.trans_dist::ReadExResp 133789 # Transaction distribution -system.membus.trans_dist::MessageReq 1644 # Transaction distribution -system.membus.trans_dist::MessageResp 1644 # Transaction distribution -system.membus.trans_dist::BadAddressError 6 # Transaction distribution -system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3288 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.apicbridge.master::total 3288 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 471544 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 775066 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 478766 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 12 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1725388 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 141466 # Packet count per connected master and slave (bytes) -system.membus.pkt_count_system.iocache.mem_side::total 141466 # Packet count per connected master and slave (bytes) -system.membus.pkt_count::total 1870142 # Packet count per connected master and slave (bytes) -system.membus.pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6576 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.apicbridge.master::total 6576 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 242058 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1550129 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 18480320 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.cpu.l2cache.mem_side::total 20272507 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 6005120 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size_system.iocache.mem_side::total 6005120 # Cumulative packet size per connected master and slave (bytes) -system.membus.pkt_size::total 26284203 # Cumulative packet size per connected master and slave (bytes) -system.membus.snoops 1595 # Total snoops (count) -system.membus.snoop_fanout::samples 385911 # Request fanout histogram -system.membus.snoop_fanout::mean 1 # Request fanout histogram -system.membus.snoop_fanout::stdev 0 # Request fanout histogram +system.iocache.ReadReq_avg_mshr_miss_latency::pc.south_bridge.ide 116304.520397 # average ReadReq mshr miss latency +system.iocache.ReadReq_avg_mshr_miss_latency::total 116304.520397 # average ReadReq mshr miss latency +system.iocache.WriteLineReq_avg_mshr_miss_latency::pc.south_bridge.ide 75564.157513 # average WriteLineReq mshr miss latency +system.iocache.WriteLineReq_avg_mshr_miss_latency::total 75564.157513 # average WriteLineReq mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::pc.south_bridge.ide 76340.009637 # average overall mshr miss latency +system.iocache.demand_avg_mshr_miss_latency::total 76340.009637 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::pc.south_bridge.ide 76340.009637 # average overall mshr miss latency +system.iocache.overall_avg_mshr_miss_latency::total 76340.009637 # average overall mshr miss latency +system.membus.trans_dist::ReadReq 573476 # Transaction distribution +system.membus.trans_dist::ReadResp 628544 # Transaction distribution +system.membus.trans_dist::WriteReq 13974 # Transaction distribution +system.membus.trans_dist::WriteResp 13974 # Transaction distribution +system.membus.trans_dist::WritebackDirty 145215 # Transaction distribution +system.membus.trans_dist::CleanEvict 10528 # Transaction distribution +system.membus.trans_dist::UpgradeReq 2175 # Transaction distribution +system.membus.trans_dist::UpgradeResp 20 # Transaction distribution +system.membus.trans_dist::ReadExReq 127539 # Transaction distribution +system.membus.trans_dist::ReadExResp 127538 # Transaction distribution +system.membus.trans_dist::ReadSharedReq 55679 # Transaction distribution +system.membus.trans_dist::MessageReq 1666 # Transaction distribution +system.membus.trans_dist::MessageResp 1666 # Transaction distribution +system.membus.trans_dist::BadAddressError 611 # Transaction distribution +system.membus.trans_dist::InvalidateReq 46720 # Transaction distribution +system.membus.pkt_count_system.apicbridge.master::system.cpu.interrupts.int_slave 3332 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.apicbridge.master::total 3332 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.bridge.slave 444328 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 730572 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.physmem.port 473091 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::system.membus.badaddr_responder.pio 1222 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.cpu.l2cache.mem_side::total 1649213 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::system.physmem.port 95642 # Packet count per connected master and slave (bytes) +system.membus.pkt_count_system.iocache.mem_side::total 95642 # Packet count per connected master and slave (bytes) +system.membus.pkt_count::total 1748187 # Packet count per connected master and slave (bytes) +system.membus.pkt_size_system.apicbridge.master::system.cpu.interrupts.int_slave 6664 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.apicbridge.master::total 6664 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.bridge.slave 228450 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.cpu.interrupts.pio 1461141 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::system.physmem.port 17893952 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.cpu.l2cache.mem_side::total 19583543 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::system.physmem.port 3015040 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size_system.iocache.mem_side::total 3015040 # Cumulative packet size per connected master and slave (bytes) +system.membus.pkt_size::total 22605247 # Cumulative packet size per connected master and slave (bytes) +system.membus.snoops 1549 # Total snoops (count) +system.membus.snoop_fanout::samples 976982 # Request fanout histogram +system.membus.snoop_fanout::mean 1.001705 # Request fanout histogram +system.membus.snoop_fanout::stdev 0.041259 # Request fanout histogram system.membus.snoop_fanout::underflows 0 0.00% 0.00% # Request fanout histogram system.membus.snoop_fanout::0 0 0.00% 0.00% # Request fanout histogram -system.membus.snoop_fanout::1 385911 100.00% 100.00% # Request fanout histogram -system.membus.snoop_fanout::2 0 0.00% 100.00% # Request fanout histogram +system.membus.snoop_fanout::1 975316 99.83% 99.83% # Request fanout histogram +system.membus.snoop_fanout::2 1666 0.17% 100.00% # Request fanout histogram system.membus.snoop_fanout::overflows 0 0.00% 100.00% # Request fanout histogram system.membus.snoop_fanout::min_value 1 # Request fanout histogram -system.membus.snoop_fanout::max_value 1 # Request fanout histogram -system.membus.snoop_fanout::total 385911 # Request fanout histogram -system.membus.reqLayer0.occupancy 251714500 # Layer occupancy (ticks) +system.membus.snoop_fanout::max_value 2 # Request fanout histogram +system.membus.snoop_fanout::total 976982 # Request fanout histogram +system.membus.reqLayer0.occupancy 338839000 # Layer occupancy (ticks) system.membus.reqLayer0.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer1.occupancy 583067000 # Layer occupancy (ticks) +system.membus.reqLayer1.occupancy 368956000 # Layer occupancy (ticks) system.membus.reqLayer1.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer2.occupancy 3288000 # Layer occupancy (ticks) +system.membus.reqLayer2.occupancy 3998744 # Layer occupancy (ticks) system.membus.reqLayer2.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer3.occupancy 1996777999 # Layer occupancy (ticks) +system.membus.reqLayer3.occupancy 991501459 # Layer occupancy (ticks) system.membus.reqLayer3.utilization 0.0 # Layer utilization (%) -system.membus.reqLayer4.occupancy 7500 # Layer occupancy (ticks) +system.membus.reqLayer4.occupancy 741500 # Layer occupancy (ticks) system.membus.reqLayer4.utilization 0.0 # Layer utilization (%) -system.membus.respLayer0.occupancy 1644000 # Layer occupancy (ticks) +system.membus.respLayer0.occupancy 2332744 # Layer occupancy (ticks) system.membus.respLayer0.utilization 0.0 # Layer utilization (%) -system.membus.respLayer2.occupancy 3163999272 # Layer occupancy (ticks) -system.membus.respLayer2.utilization 0.1 # Layer utilization (%) -system.membus.respLayer4.occupancy 54979247 # Layer occupancy (ticks) +system.membus.respLayer2.occupancy 2123206000 # Layer occupancy (ticks) +system.membus.respLayer2.utilization 0.0 # Layer utilization (%) +system.membus.respLayer4.occupancy 4681146 # Layer occupancy (ticks) system.membus.respLayer4.utilization 0.0 # Layer utilization (%) system.pc.south_bridge.ide.disks0.dma_read_full_pages 0 # Number of full page size DMA reads (not PRD). system.pc.south_bridge.ide.disks0.dma_read_bytes 34816 # Number of bytes transfered via DMA reads (not PRD).