+2015-07-05 Richard Sandiford <richard.sandiford@arm.com>
+
+ * target-insns.def (prefetch): New targetm instruction pattern.
+ * tree-ssa-loop-prefetch.c: Include targeth.
+ (tree_ssa_prefetch_arrays): Use prefetch targetm pattern instead
+ of HAVE_*/gen_* interface.
+ * builtins.c (expand_builtin_prefetch): Likewise.
+ * toplev.c (process_options): Likewise.
+
2015-07-05 Richard Sandiford <richard.sandiford@arm.com>
* target-insns.def (untyped_call, untyped_return): New targetm
op2 = const0_rtx;
}
-#ifdef HAVE_prefetch
- if (HAVE_prefetch)
+ if (targetm.have_prefetch ())
{
struct expand_operand ops[3];
create_address_operand (&ops[0], op0);
create_integer_operand (&ops[1], INTVAL (op1));
create_integer_operand (&ops[2], INTVAL (op2));
- if (maybe_expand_insn (CODE_FOR_prefetch, 3, ops))
+ if (maybe_expand_insn (targetm.code_for_prefetch, 3, ops))
return;
}
-#endif
/* Don't do anything with direct references to volatile memory, but
generate code to handle other side effects. */
DEF_TARGET_INSN (memory_barrier, (void))
DEF_TARGET_INSN (nonlocal_goto, (rtx x0, rtx x1, rtx x2, rtx x3))
DEF_TARGET_INSN (nonlocal_goto_receiver, (void))
+DEF_TARGET_INSN (prefetch, (rtx x0, rtx x1, rtx x2))
DEF_TARGET_INSN (prologue, (void))
DEF_TARGET_INSN (return, (void))
DEF_TARGET_INSN (sibcall_epilogue, (void))
}
}
-#ifndef HAVE_prefetch
- if (flag_prefetch_loop_arrays > 0)
+ if (flag_prefetch_loop_arrays > 0 && !targetm.code_for_prefetch)
{
warning (0, "-fprefetch-loop-arrays not supported for this target");
flag_prefetch_loop_arrays = 0;
}
-#else
- if (flag_prefetch_loop_arrays > 0 && !HAVE_prefetch)
+ else if (flag_prefetch_loop_arrays > 0 && !targetm.have_prefetch ())
{
warning (0, "-fprefetch-loop-arrays not supported for this target (try -march switches)");
flag_prefetch_loop_arrays = 0;
}
-#endif
/* This combination of options isn't handled for i386 targets and doesn't
make much sense anyway, so don't allow it. */
#include "langhooks.h"
#include "tree-inline.h"
#include "tree-data-ref.h"
+#include "target.h"
/* FIXME: Needed for optabs, but this should all be moved to a TBD interface
#define ACCEPTABLE_MISS_RATE 50
#endif
-#ifndef HAVE_prefetch
-#define HAVE_prefetch 0
-#endif
-
#define L1_CACHE_SIZE_BYTES ((unsigned) (L1_CACHE_SIZE * 1024))
#define L2_CACHE_SIZE_BYTES ((unsigned) (L2_CACHE_SIZE * 1024))
bool unrolled = false;
int todo_flags = 0;
- if (!HAVE_prefetch
+ if (!targetm.have_prefetch ()
/* It is possible to ask compiler for say -mtune=i486 -march=pentium4.
-mtune=i486 causes us having PREFETCH_BLOCK 0, since this is part
of processor costs and i486 does not have prefetch, but
- -march=pentium4 causes HAVE_prefetch to be true. Ugh. */
+ -march=pentium4 causes targetm.have_prefetch to be true. Ugh. */
|| PREFETCH_BLOCK == 0)
return 0;