}
-\frame{\frametitle{slide}
+\frame{\frametitle{Summary}
\begin{itemize}
- \item \vspace{10pt}
- \end{itemize}
- Considerations:\vspace{10pt}
- \begin{itemize}
- \item \vspace{10pt}
+ \item Designed for simplicity (graded levels of complexity)\vspace{10pt}
+ \item Fits RISC-V ethos: do more with less\vspace{10pt}
+ \item Reduces SIMD ISA proliferation by 3-4 orders of magnitude
+ (without SIMD downsides or sacrificing speed trade-off)\vspace{10pt}
+ \item Covers 98\% of RVV, allows RVV to fit "on top"\vspace{10pt}
+ \item Huge range of implementor freedom and flexibility\vspace{10pt}
+ \item Not designed for supercomputing (that's RVV), designed for
+ in between: DSPs, RV32E, Embedded 3D GPUs etc.\vspace{10pt}
\end{itemize}
}