import Chisel._
import chisel3.experimental.{withClockAndReset}
-import freechips.rocketchip.util.ShiftRegInit
+import freechips.rocketchip.util.SynchronizerShiftRegInit
import sifive.blocks.devices.pinctrl.{Pin, PinCtrl}
class I2CPins[T <: Pin](pingen: () => T) extends Bundle {
withClockAndReset(clock, reset) {
scl.outputPin(i2c.scl.out, pue=true.B, ie = true.B)
scl.o.oe := i2c.scl.oe
- i2c.scl.in := ShiftRegInit(scl.i.ival, syncStages, init = Bool(true))
+ i2c.scl.in := SynchronizerShiftRegInit(scl.i.ival, syncStages, init = Bool(true))
sda.outputPin(i2c.sda.out, pue=true.B, ie = true.B)
sda.o.oe := i2c.sda.oe
- i2c.sda.in := ShiftRegInit(sda.i.ival, syncStages, init = Bool(true))
+ i2c.sda.in := SynchronizerShiftRegInit(sda.i.ival, syncStages, init = Bool(true))
}
}
}
import Chisel._
import chisel3.experimental.{withClockAndReset}
import freechips.rocketchip.config.Field
-import freechips.rocketchip.util.ShiftRegInit
+import freechips.rocketchip.util.SynchronizerShiftRegInit
import freechips.rocketchip.coreplex.{HasPeripheryBus, PeripheryBusParams, HasInterruptBus}
import freechips.rocketchip.diplomacy.{LazyModule, LazyMultiIOModuleImp}
import sifive.blocks.devices.pinctrl.{Pin}
withClockAndReset(clock, reset) {
txd.outputPin(uart.txd)
val rxd_t = rxd.inputPin()
- uart.rxd := ShiftRegInit(rxd_t, n = syncStages, init = Bool(true))
+ uart.rxd := SynchronizerShiftRegInit(rxd_t, n = syncStages, init = Bool(true))
}
}
}