set (ignored) pc_i to 64 bit
remove mem_2.init cp
cp build/ls180/gateware/ls180.v .
cp build/ls180/gateware/mem.init .
cp build/ls180/gateware/mem_1.init .
- cp build/ls180/gateware/mem_2.init .
- cp build/ls180/gateware/mem_3.init .
- cp build/ls180/gateware/mem_4.init .
cp libresoc/libresoc.v .
yosys -p 'read_verilog libresoc.v' \
-p 'read_verilog ls180.v' \
if "testgpio" in variant:
self.simple_gpio = gpio = wb.Interface(data_width=32, adr_width=30)
if jtag_en:
- self.jtag_wb = jtag_wb = wb.Interface(data_width=64, adr_width=29)
+ self.jtag_wb = jtag_wb = wb.Interface(data_width=32, adr_width=30)
self.srams = srams = []
if "sram4k" in variant:
i_rst = ResetSignal() | self.reset,
# Monitoring / Debugging
- i_pc_i = 0,
+ i_pc_i = Signal(64),
i_pc_i_ok = 0,
i_core_bigendian_i = 0, # Signal(),
o_busy_o = Signal(), # not connected