Added hilomap command
authorClifford Wolf <clifford@clifford.at>
Sun, 19 Jan 2014 20:58:58 +0000 (21:58 +0100)
committerClifford Wolf <clifford@clifford.at>
Sun, 19 Jan 2014 20:58:58 +0000 (21:58 +0100)
passes/techmap/Makefile.inc
passes/techmap/hilomap.cc [new file with mode: 0644]

index 0a56932b7ff4a9944ae75a736467884030b99466..9751a47444a1b3e467b1df32cc1930b0e5bb11b8 100644 (file)
@@ -3,6 +3,7 @@ OBJS += passes/techmap/techmap.o
 OBJS += passes/techmap/simplemap.o
 OBJS += passes/techmap/dfflibmap.o
 OBJS += passes/techmap/iopadmap.o
+OBJS += passes/techmap/hilomap.o
 OBJS += passes/techmap/libparse.o
 
 GENFILES += passes/techmap/stdcells.inc
diff --git a/passes/techmap/hilomap.cc b/passes/techmap/hilomap.cc
new file mode 100644 (file)
index 0000000..bc5caa3
--- /dev/null
@@ -0,0 +1,129 @@
+/*
+ *  yosys -- Yosys Open SYnthesis Suite
+ *
+ *  Copyright (C) 2012  Clifford Wolf <clifford@clifford.at>
+ *  
+ *  Permission to use, copy, modify, and/or distribute this software for any
+ *  purpose with or without fee is hereby granted, provided that the above
+ *  copyright notice and this permission notice appear in all copies.
+ *  
+ *  THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
+ *  WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
+ *  MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
+ *  ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
+ *  WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
+ *  ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
+ *  OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
+ *
+ */
+
+#include "kernel/register.h"
+#include "kernel/rtlil.h"
+#include "kernel/log.h"
+
+static std::string hicell_celltype, hicell_portname;
+static std::string locell_celltype, locell_portname;
+static bool singleton_mode;
+
+static RTLIL::Module *module;
+static RTLIL::SigChunk last_hi, last_lo;
+
+void hilomap_worker(RTLIL::SigSpec &sig)
+{
+       sig.expand();
+       for (auto &c : sig.chunks) {
+               if (c.wire == NULL && (c.data.bits.at(0) == RTLIL::State::S1) && !hicell_celltype.empty()) {
+                       if (!singleton_mode || last_hi.width == 0) {
+                               last_hi = RTLIL::SigChunk(NEW_WIRE(module, 1));
+                               RTLIL::Cell *cell = new RTLIL::Cell;
+                               cell->name = NEW_ID;
+                               cell->type = RTLIL::escape_id(hicell_celltype);
+                               cell->connections[RTLIL::escape_id(hicell_portname)] = last_hi;
+                               module->add(cell);
+                       }
+                       c = last_hi;
+               }
+               if (c.wire == NULL && (c.data.bits.at(0) == RTLIL::State::S0) && !locell_celltype.empty()) {
+                       if (!singleton_mode || last_lo.width == 0) {
+                               last_lo = RTLIL::SigChunk(NEW_WIRE(module, 1));
+                               RTLIL::Cell *cell = new RTLIL::Cell;
+                               cell->name = NEW_ID;
+                               cell->type = RTLIL::escape_id(locell_celltype);
+                               cell->connections[RTLIL::escape_id(locell_portname)] = last_lo;
+                               module->add(cell);
+                       }
+                       c = last_lo;
+               }
+       }
+       sig.optimize();
+}
+
+struct HilomapPass : public Pass {
+       HilomapPass() : Pass("hilomap", "technology mapping of constant hi- and/or lo-drivers") { }
+       virtual void help()
+       {
+               log("\n");
+               log("    hilomap [options] [selection]\n");
+               log("\n");
+               log("Map module inputs/outputs to PAD cells from a library. This pass\n");
+               log("can only map to very simple PAD cells. Use 'techmap' to further map\n");
+               log("the resulting cells to more sophisticated PAD cells.\n");
+               log("\n");
+               log("    -hicell <celltype> <portname>\n");
+               log("        Replace constant hi bits with this cell.\n");
+               log("\n");
+               log("    -locell <celltype> <portname>\n");
+               log("        Replace constant lo bits with this cell.\n");
+               log("\n");
+               log("    -singleton\n");
+               log("        Create only one hi/lo cell and connect all constant bits\n");
+               log("        to that cell. Per default a separate cell is created for\n");
+               log("        each constant bit.\n");
+               log("\n");
+       }
+       virtual void execute(std::vector<std::string> args, RTLIL::Design *design)
+       {
+               log_header("Executing HILOPAD pass (mapping to constant drivers).\n");
+
+               hicell_celltype = std::string();
+               hicell_portname = std::string();
+               locell_celltype = std::string();
+               locell_portname = std::string();
+               singleton_mode = false;
+
+               size_t argidx;
+               for (argidx = 1; argidx < args.size(); argidx++)
+               {
+                       if (args[argidx] == "-hicell" && argidx+2 < args.size()) {
+                               hicell_celltype = args[++argidx];
+                               hicell_portname = args[++argidx];
+                               continue;
+                       }
+                       if (args[argidx] == "-locell" && argidx+2 < args.size()) {
+                               locell_celltype = args[++argidx];
+                               locell_portname = args[++argidx];
+                               continue;
+                       }
+                       if (args[argidx] == "-singleton") {
+                               singleton_mode = true;
+                               continue;
+                       }
+                       break;
+               }
+               extra_args(args, argidx, design);
+
+               for (auto &it : design->modules)
+               {
+                       module = it.second;
+
+                       if (!design->selected(module))
+                               continue;
+
+                       last_hi = RTLIL::SigChunk();
+                       last_lo = RTLIL::SigChunk();
+
+                       module->rewrite_sigspecs(hilomap_worker);
+               }
+       }
+} HilomapPass;