Add expected state to case_cmpl_microwatt_0_disasm in alu_cases unit test
authorR Veera Kumar <vklr@vkten.in>
Mon, 22 Nov 2021 04:45:01 +0000 (10:15 +0530)
committerR Veera Kumar <vklr@vkten.in>
Mon, 22 Nov 2021 04:45:01 +0000 (10:15 +0530)
src/openpower/test/alu/alu_cases.py

index 33c4e99ee91f2ce812c754c57464d59fbed9746b..db22567463f352a980ac0b98b5c5ebfd41d4d498 100644 (file)
@@ -333,11 +333,23 @@ class ALUTestCase(TestAccumulatorBase):
         XER = 0xe00c0000
         CR = 0x35055050
 
+        e = ExpectedState(pc=4)
+        e.intregs[10] = 0xfedf3fff0001c025
+        e.intregs[17] = 0x1c026
+        e.crregs[0] = 0x3
+        e.crregs[1] = 0x5
+        e.crregs[3] = 0x5
+        e.crregs[4] = 0x5
+        e.crregs[6] = 0x5
+        e.so = 0x1
+        e.ov = 0x3
+        e.ca = 0x3
+
         p = Program(lst, bigendian)
         p.assembly = '\n'.join(dis)+'\n'
         self.add_case(p, initial_regs,
                                 initial_sprs = {'XER': XER},
-                                initial_cr = CR)
+                                initial_cr = CR, expected=e)
 
     def case_cmplw_microwatt_1(self):
         """microwatt 1.bin: